ZHCSCU7D June 2014 – August 2018 MSP430FR5986 , MSP430FR5987 , MSP430FR5988 , MSP430FR5989 , MSP430FR59891 , MSP430FR6987 , MSP430FR6988 , MSP430FR6989 , MSP430FR69891
PRODUCTION DATA.
For the pin diagram, see Figure 6-2. Table 6-35 summarizes the selection of the pin function.
| PIN NAME (P8.x) | x | FUNCTION | CONTROL BITS AND SIGNALS (1) | |||
|---|---|---|---|---|---|---|
| P8DIR.x | P8SEL1.x | P8SEL0.x | LCDSz | |||
| P8.0/RTCCLK/Sz | 0 | P8.0 (I/O) | I: 0; O: 1 | 0 | 0 | 0 |
| N/A | 0 | 0 | 1 | 0 | ||
| Internally tied to DVSS | 1 | |||||
| N/A | 0 | 1 | 0 | 0 | ||
| Internally tied to DVSS | 1 | |||||
| N/A | 0 | 1 | 1 | 0 | ||
| RTCCLK | 1 | |||||
| Sz (1) | X | X | X | 1 | ||
| P8.1/DMAE0/Sz | 1 | P8.1 (I/O) | I: 0; O: 1 | 0 | 0 | 0 |
| N/A | 0 | 0 | 1 | 0 | ||
| Internally tied to DVSS | 1 | |||||
| N/A | 0 | 1 | 0 | 0 | ||
| Internally tied to DVSS | 1 | |||||
| DMA0E | 0 | 1 | 1 | 0 | ||
| Internally tied to DVSS | 1 | |||||
| Sz (1) | X | X | X | 1 | ||
| P8.2/Sz | 2 | P8.2 (I/O) | I: 0; O: 1 | 0 | 0 | 0 |
| N/A | 0 | 0 | 1 | 0 | ||
| Internally tied to DVSS | 1 | |||||
| N/A | 0 | 1 | 0 | 0 | ||
| Internally tied to DVSS | 1 | |||||
| N/A | 0 | 1 | 1 | 0 | ||
| Internally tied to DVSS | 1 | |||||
| Sz (1) | X | X | X | 1 | ||
| P8.3/MCLK/Sz | 3 | P8.3 (I/O) | I: 0; O: 1 | 0 | 0 | 0 |
| N/A | 0 | 0 | 1 | 0 | ||
| Internally tied to DVSS | 1 | |||||
| N/A | 0 | 1 | 0 | 0 | ||
| Internally tied to DVSS | 1 | |||||
| N/A | 0 | 1 | 1 | 0 | ||
| MCLK | 1 | |||||
| Sz (1) | X | X | X | 1 | ||