ZHCSDG4A February 2015 – October 2018 MSP430F6720A , MSP430F6721A , MSP430F6723A , MSP430F6724A , MSP430F6725A , MSP430F6726A , MSP430F6730A , MSP430F6731A , MSP430F6733A , MSP430F6734A , MSP430F6735A , MSP430F6736A
PRODUCTION DATA.
Figure 6-3 shows the port diagram. Table 6-18 summarizes the selection of the pin functions.
Figure 6-3 Port P1 (P1.2) Diagram (MSP430F67xxAIPZ and MSP430F67xxAIPN) | PIN NAME (P1.x) | x | FUNCTION | CONTROL BITS OR SIGNALS(2) | ||
|---|---|---|---|---|---|
| P1DIR.x | P1SEL.x | P1MAPx | |||
| P1.2/PM_UCA0RXD/
PM_UCA0SOMI/A0 |
2 | P1.2 (I/O) | I: 0; O: 1 | 0 | X |
| UCA0RXD/UCA0SOMI | X | 1 | default | ||
| A0(1) | X | 1 | = 31 | ||