SNVS661G June   2010  – September 2015 LMZ12001EXT

PRODUCTION DATA.  

  1. Features
  2. Applications
  3. Description
  4. Revision History
  5. Pin Configuration and Functions
  6. Specifications
    1. 6.1 Absolute Maximum Ratings
    2. 6.2 ESD Ratings
    3. 6.3 Recommended Operating Conditions
    4. 6.4 Thermal Information
    5. 6.5 Electrical Characteristics
    6. 6.6 Typical Characteristics
  7. Detailed Description
    1. 7.1 Overview
    2. 7.2 Functional Block Diagram
    3. 7.3 Feature Description
      1. 7.3.1 COT Control Circuit Overview
      2. 7.3.2 Output Overvoltage Comparator
      3. 7.3.3 Current Limit
      4. 7.3.4 Thermal Protection
      5. 7.3.5 Zero Coil Current Detection
      6. 7.3.6 Prebiased Start-Up
    4. 7.4 Device Functional Modes
      1. 7.4.1 Discontinuous Conduction and Continuous Conduction Modes
  8. Application and Implementation
    1. 8.1 Application Information
    2. 8.2 Typical Application
      1. 8.2.1 Design Requirements
      2. 8.2.2 Detailed Design Procedure
        1. 8.2.2.1 Enable Divider, RENT and RENB Selection
        2. 8.2.2.2 Output Voltage Selection
        3. 8.2.2.3 Soft-Start Capacitor Selection
        4. 8.2.2.4 CO Selection
        5. 8.2.2.5 CIN Selection
        6. 8.2.2.6 RON Resistor Selection
        7. 8.2.2.7 Discontinuous Conduction and Continuous Conduction Modes Selection
      3. 8.2.3 Application Curves
  9. Power Supply Recommendations
  10. 10Layout
    1. 10.1 Layout Guidelines
    2. 10.2 Layout Examples
    3. 10.3 Power Dissipation and Thermal Considerations
    4. 10.4 Power Module SMT Guidelines
  11. 11Device and Documentation Support
    1. 11.1 Device Support
      1. 11.1.1 Third-Party Products Disclaimer
      2. 11.1.2 Development Support
    2. 11.2 Documentation Support
      1. 11.2.1 Related Documentation
    3. 11.3 Community Resources
    4. 11.4 Trademarks
    5. 11.5 Electrostatic Discharge Caution
    6. 11.6 Glossary
  12. 12Mechanical, Packaging, and Orderable Information

封装选项

机械数据 (封装 | 引脚)
散热焊盘机械数据 (封装 | 引脚)

10 Layout

10.1 Layout Guidelines

PCB layout is an important part of DC-DC converter design. Poor board layout can disrupt the performance of a DC-DC converter and surrounding circuitry by contributing to EMI, ground bounce and resistive voltage drop in the traces. These can send erroneous signals to the DC-DC converter resulting in poor regulation or instability. Good layout can be implemented by following a few simple design rules.

  1. Minimize area of switched current loops.
  2. From an EMI reduction standpoint, it is imperative to minimize the high di/dt current paths during PCB layout. The high current loops that do not overlap have high di/dt content that will cause observable high frequency noise on the output pin if the input capacitor CIN1 is placed a distance away for the LMZ12001. Therefore physically place CIN1 as close as possible to the LMZ12001EXT VIN and GND exposed pad. This will minimize the high di/dt area and reduce radiated EMI. Additionally, grounding for both the input and output capacitor must consist of a localized top side plane that connects to the GND exposed pad (EP).

  3. Have a single point ground.
  4. The ground connections for the feedback, soft-start, and enable components must be routed to the GND pin of the device. This prevents any switched or load currents from flowing in the analog ground traces. If not properly handled, poor grounding can result in degraded load regulation or erratic output voltage ripple behavior. Provide the single point ground connection from pin 4 to EP.

  5. Minimize trace length to the FB pin.
  6. Both feedback resistors, RFBT and RFBB, and the feed forward capacitor CFF, must be located close to the FB pin. Since the FB node is high impedance, maintain the copper area as small as possible. The trace are from RFBT, RFBB, and CFF must be routed away from the body of the LMZ12001EXT to minimize noise.

  7. Make input and output bus connections as wide as possible.
  8. This reduces any voltage drops on the input or output of the converter and maximizes efficiency. To optimize voltage accuracy at the load, ensure that a separate feedback voltage sense trace is made to the load. Doing so will correct for voltage drops and provide optimum output accuracy.

  9. Provide adequate device heat-sinking.
  10. Use an array of heat-sinking vias to connect the exposed pad to the ground plane on the bottom PCB layer. If the PCB has a plurality of copper layers, these thermal vias can also be employed to make connection to inner layer heat-spreading ground planes. For best results use a 6 × 6 via array with a minimum via diameter of 8 mils thermal vias spaced 59 mils (1.5 mm). Ensure enough copper area is used for heat-sinking to keep the junction temperature below 125°C.

10.2 Layout Examples

LMZ12001EXT 30117311.gifFigure 42. Critical Current Loops to Minimize
LMZ12001EXT LMZ1420X_Layout.gifFigure 43. PCB Layout Guide
LMZ12001EXT 30117516.pngFigure 44. Top View of Evaluation PCB
LMZ12001EXT 30117517.pngFigure 45. Bottom View of Evaluation PCB

10.3 Power Dissipation and Thermal Considerations

For the design case of VIN = 12 V, VO = 1.8 V, IO = 1 A, TAMB(MAX) = 85°C , and TJUNCTION = 125°C, the device must see a thermal resistance from case to ambient of:

Equation 17. RθCA< (TJ-MAX – TAMB(MAX)) / PIC-LOSS – RθJC

Given the typical thermal resistance from junction to case to be 1.9°C/W .Use the 85°C power dissipation curves in the Typical Characteristics section to estimate the PIC-LOSS for the application being designed. In this application it is 0.4W

Equation 18. RθCA< (125 – 85) / 0.4 W – 1.9 = 98.1

To reach RθCA = 98.1, the PCB is required to dissipate heat effectively. With no airflow and no external heat, a good estimate of the required board area covered by 1 oz. copper on both the top and bottom metal layers is:

Equation 19. Board Area_cm2 = 500°C × cm2/W / RθJC

As a result, approximately 5 square cm of 1-oz. copper on top and bottom layers is required for the PCB design. The PCB copper heat sink must be connected to the exposed pad. Approximately thirty six, 8 mils thermal vias spaced 59 mils (1.5 mm) apart must connect the top copper to the bottom copper. For an example of a high thermal performance PCB layout, refer to the Evaluation Board application note AN–2024 SNVA422. For more information on thermal design see AN–2020 and AN–2026.

10.4 Power Module SMT Guidelines

The recommendations below are for a standard module surface mount assembly

  • Land Pattern — Follow the PCB land pattern with either soldermask defined or non-soldermask defined pads
  • Stencil Aperture
    • For the exposed die attach pad (DAP), adjust the stencil for approximately 80% coverage of the PCB land pattern
    • For all other I/O pads use a 1:1 ratio between the aperture and the land pattern recommendation
  • Solder Paste — Use a standard SAC Alloy such as SAC 305, type 3 or higher
  • Stencil Thickness — 0.125 to 0.15 mm
  • Reflow — Refer to solder paste supplier recommendation and optimized per board size and density
  • Refer to Design Summary LMZ1xxx and LMZ2xxx Power Modules Family (SNAA214) for reflow information.
  • Maximum number of reflows allowed is one
LMZ12001EXT reflow_chart_snvs632.pngFigure 46. Sample Reflow Profile

Table 2. Sample Reflow Profile Table

PROBE MAX TEMP (°C) REACHED MAX TEMP TIME ABOVE 235°C REACHED 235°C TIME ABOVE 245°C REACHED 245°C TIME ABOVE 260°C REACHED 260°C
1 242.5 6.58 0.49 6.39 0.00 0.00
2 242.5 7.10 0.55 6.31 0.00 7.10 0.00
3 241.0 7.09 0.42 6.44 0.00 0.00