ZHCSID6A December 2018 – December 2018 LMK05318
PRODUCTION DATA.
The generic LMK05318 device is factory pre-programmed with the EEPROM default configuration in Table 10. A different start-up configuration can be stored to the EEPROM through in-system programming.
| SYSTEM CLOCK | FREQUENCY (MHz) | INPUT TYPE | XO DOUBLER |
| XO | 48.0048 | AC-DIFF(ext. term) | Disabled |
| CLOCK INPUTS | FREQUENCY (MHz) | INPUT TYPE | AUTO PRIORITY |
| PRIREF | 25 | AC-DIFF(ext. term) | 1st |
| SECREF | 25 | AC-DIFF(ext. term) | 2nd |
| INPUT SELECTION | INPUT SELECT MODE | MANUAL SELECTION MODE | MANUAL REGISTER SELECTION |
| DPLL | Manual with Auto-Fallback | Pin Select | PRIREF |
| CLOCK OUTPUTS | FREQUENCY (MHz) | OUTPUT MUX | OUTPUT TYPE |
| OUT0 | 156.25 | PLL 1 | Disabled |
| OUT1 | 156.25 | PLL 1 | Disabled |
| OUT2 | 156.25 | PLL 1 | AC-LVPECL |
| OUT3 | 156.25 | PLL 1 | AC-LVPECL |
| OUT4 | 156.25 | PLL 1 | Disabled |
| OUT5 | 156.25 | PLL 1 | Disabled |
| OUT6 | 25 | PLL 1 | AC-LVPECL |
| OUT7 | 100 | PLL 1 | HCSL (ext. 50-Ω term.) |
| PLL CONFIGURATION | PLL MODE | LOOP BW (Hz) | TDC or PFD RATE (MHz) |
| DPLL | DPLL Mode | 100 | 25 |
| APLL1 | DPLL Mode | 1000 | 24.0048 |
| APLL2 | Disabled | – | – |
| REF INPUT MONITORS (1) | VALIDATION TIMER (s) | FREQ DET VALID (ppm) | FREQ DET INVALID (ppm) |
| PRIREF | 0.1 | - | - |
| SECREF | 0.1 | - | - |
| REF INPUT MONITORS (2) | EARLY DETECT WINDOW (ns) | LATE DETECT WINDOW (ns) | 1-PPS JITTER THRESHOLD (μs) |
| PRIREF | 33.6 | 46.4 | – |
| SECREF | 33.6 | 46.4 | – |
| FREQUENCY LOCK DETECT | LOCK (ppm) | UNLOCK (ppm) | ACCURACY (ppm) |
| DPLL | 1 | 10 | 1 |
| DCO MODE | DCO CONTROL | STEP SIZE (ppb) | FINC/FDEC MODE |
| DPLL | DCO Disabled | – | Register bit |
| ZERO-DELAY MODE | DPLL ZDM SYNC | PHASE OFFSET (ns) | |
| REF-to-OUT7 | ZDM Disabled | – | |
| STATUS PINS | SIGNAL | TYPE | POLARITY |
| STATUS0 | DPLL Loss of Frequency Lock | 3.3-V LVCMOS | Active High |
| STATUS1 | DPLL Holdover Active | 3.3-V LVCMOS | Active High |