ZHCSE19B July   2015  – July 2017 LM46002-Q1

PRODUCTION DATA.  

  1. 特性
  2. 应用
  3. 说明
  4. 修订历史记录
  5. Pin Configuration and Functions
  6. Specifications
    1. 6.1 Absolute Maximum Ratings
    2. 6.2 ESD Ratings
    3. 6.3 Recommended Operating Conditions
    4. 6.4 Thermal Information
    5. 6.5 Electrical Characteristics
    6. 6.6 Timing Requirements
    7. 6.7 Switching Characteristics
    8. 6.8 Typical Characteristics
  7. Detailed Description
    1. 7.1 Overview
    2. 7.2 Functional Block Diagram
    3. 7.3 Feature Description
      1. 7.3.1  Fixed Frequency Peak Current Mode Controlled Step-Down Regulator
      2. 7.3.2  Light Load Operation
      3. 7.3.3  Adjustable Output Voltage
      4. 7.3.4  Enable (ENABLE)
      5. 7.3.5  VCC, UVLO and BIAS
      6. 7.3.6  Soft-Start and Voltage Tracking (SS/TRK)
      7. 7.3.7  Switching Frequency (RT) and Synchronization (SYNC)
      8. 7.3.8  Minimum ON-Time, Minimum OFF-Time and Frequency Foldback at Dropout Conditions
      9. 7.3.9  Internal Compensation and CFF
      10. 7.3.10 Bootstrap Voltage (BOOT)
      11. 7.3.11 Power Good (PGOOD)
      12. 7.3.12 Overcurrent and Short-Circuit Protection
      13. 7.3.13 Thermal Shutdown
    4. 7.4 Device Functional Modes
      1. 7.4.1 Shutdown Mode
      2. 7.4.2 Stand-by Mode
      3. 7.4.3 Active Mode
      4. 7.4.4 CCM Mode
      5. 7.4.5 Light Load Operation
      6. 7.4.6 Self-Bias Mode
  8. Applications and Implementation
    1. 8.1 Application Information
    2. 8.2 Typical Applications
      1. 8.2.1 Design Requirements
      2. 8.2.2 Detailed Design Procedure
        1. 8.2.2.1  Custom Design With WEBENCH® Tools
        2. 8.2.2.2  Output Voltage Setpoint
        3. 8.2.2.3  Switching Frequency
        4. 8.2.2.4  Input Capacitors
        5. 8.2.2.5  Inductor Selection
        6. 8.2.2.6  Output Capacitor Selection
        7. 8.2.2.7  Feed-Forward Capacitor
        8. 8.2.2.8  Bootstrap Capacitors
        9. 8.2.2.9  VCC Capacitor
        10. 8.2.2.10 BIAS Capacitors
        11. 8.2.2.11 Soft-Start Capacitors
        12. 8.2.2.12 Undervoltage Lockout Setpoint
        13. 8.2.2.13 PGOOD
      3. 8.2.3 Application Performance Curves
  9. Power Supply Recommendations
  10. 10Layout
    1. 10.1 Layout Guidelines
      1. 10.1.1 Compact Layout for EMI Reduction
      2. 10.1.2 Ground Plane and Thermal Considerations
      3. 10.1.3 Feedback Resistors
    2. 10.2 Layout Example
  11. 11器件和文档支持
    1. 11.1 器件支持
      1. 11.1.1 开发支持
        1. 11.1.1.1 使用 WEBENCH® 工具创建定制设计
    2. 11.2 接收文档更新通知
    3. 11.3 社区资源
    4. 11.4 商标
    5. 11.5 静电放电警告
    6. 11.6 Glossary
  12. 12机械、封装和可订购信息

封装选项

机械数据 (封装 | 引脚)
散热焊盘机械数据 (封装 | 引脚)
订购信息

Applications and Implementation

NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI’s customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

Application Information

The LM46002-Q1 is a step-down DC-to-DC regulator. It is typically used to convert a higher DC voltage to a lower DC voltage with a maximum output current of 2 A. The following design procedure can be used to select components for the LM46002-Q1. Alternately, the WEBENCH® software may be used to generate complete designs. When generating a design, the WEBENCH® software utilizes iterative design procedure and accesses comprehensive databases of components; see Custom Design With WEBENCH® Tools for more details.

This section presents a simplified discussion of the design process.

Typical Applications

The LM46002-Q1 only requires a few external components to convert from a wide range of supply voltage to output voltage. Figure 44 shows a basic schematic when BIAS is connected to VOUT . This is recommended for VOUT ≥ 3.3 V. For VOUT < 3.3 V, connect BIAS to ground, as shown in Figure 45.

LM46002-Q1 LM46002A-Q1 sch_basic01_snvsaa2.gif Figure 44. LM46002-Q1 Basic Schematic for
VOUT ≥ 3.3 V, Tie BIAS to VOUT
LM46002-Q1 LM46002A-Q1 sch_basic02_snvsaa2.gif Figure 45. LM46002-Q1 Basic Schematic for
VOUT < 3.3 V, t-Tie BIAS to Ground

The LM46002-Q1 also integrates a full list of optional features to aid system design requirements, such as precision enable, VCC UVLO, programmable soft-start, output voltage tracking, programmable switching frequency, clock synchronization and power-good indication. Each application can select the features for a more comprehensive design. A schematic with all features utilized is shown in Figure 46.

LM46002-Q1 LM46002A-Q1 sch_full_feat_snvsaa2.gif
Figure 46. LM46002-Q1 Schematic with All Features

The external components must fulfill the needs of the application, but also the stability criteria of the device control loop. The LM46002-Q1 is optimized to work within a range of external components. Inductance and capacitance of the LC output filter must be considered in conjunction, creating a double pole, responsible for the corner frequency of the converter. Table 2 can be used to simplify the output filter component selection.

Table 2. L, COUT, and CFF Typical Values

FS (kHz) L (µH)(1) COUT (µF) (2) CFF (pF) (3)(4) RT (kΩ) RFBB (kΩ) (3)(4)
VOUT = 1 V
200 8.2 560 none 200 100
500 3.3 470 none 80.6 or open 100
1000 1.8 220 none 39.2 100
2200 0.68 150 none 17.8 100
VOUT = 3.3 V
200 27 250 56 200 432
500 10 150 47 80.6 or open 432
1000 4.7 100 33 39.2 432
2200 2.2 47 22 17.8 432
VOUT = 5 V
200 33 200 68 200 249
500 15 100 47 80.6 or open 249
1000 6.8 47 47 39.2 249
2200 3.3 33 33 17.8 249
VOUT = 12 V
200 56 68 see note (5) 200 90.9
500 22 47 68 80.6 or open 90.9
1000 10 33 47 39.2 90.9
VOUT = 24 V
200 180 68 see note (5) 200 43.2
500 47 47 see note (5) 80.6 or open 43.2
1000 22 33 see note (5) 39.2 43.2
Inductor values are calculated based on typical VIN = 24 V.
All the COUT values are after derating. Add more when using ceramics.
RFBT = 0 Ω for VOUT = 1 V. RFBT = 1 MΩ for all other VOUT settings.
For designs with RFBT other than 1 MΩ, adjust CFF such that CFF × RFBT) is unchanged and adjust RFBB such that RFBT / RFBB) is unchanged.
High ESR COUT gives enough phase boost and CFF not needed.

Design Requirements

A detailed design procedure is described based on a design example. For this design example, use the parameters listed in Table 3 as the input parameters.

Table 3. Design Example Parameters

DESIGN PARAMETER VALUE
Input voltage VIN 24 V typical, range from 3.8 V to 60 V
Output voltage VOUT 3.3 V
Input ripple voltage 400 mV
Output ripple voltage 30 mV
Output current rating 2 A
Operating frequency 500 kHz
Soft-start time 10 ms

Detailed Design Procedure

Custom Design With WEBENCH® Tools

Click here to create a custom design using the LM46002-Q1 device with the WEBENCH® Power Designer.

  1. Start by entering the input voltage (VIN), output voltage (VOUT), and output current (IOUT) requirements.
  2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial.
  3. Compare the generated design with other possible solutions from Texas Instruments.

The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability.

In most cases, these actions are available:

  • Run electrical simulations to see important waveforms and circuit performance
  • Run thermal simulations to understand board thermal performance
  • Export customized schematic and layout into popular CAD formats
  • Print PDF reports for the design, and share the design with colleagues

Get more information about WEBENCH tools at www.ti.com/WEBENCH.

Output Voltage Setpoint

The output voltage of the LM46002-Q1 device is externally adjustable using a resistor divider network. The divider network is comprised of top feedback resistor RFBT and bottom feedback resistor RFBB. Equation 11 is used to determine the output voltage of the converter:

Equation 11. LM46002-Q1 LM46002A-Q1 eq01_snvsa13.gif

Choose the value of the RFBT to be 1 MΩ to minimize quiescent current to improve light load efficiency in this application. With the desired output voltage set to be 3.3 V and the VFB = 1.011 V, the RFBB value can then be calculated using Equation 11. The formula yields a value of 434.78 kΩ. Choose the closest available value of 432 kΩ for the RFBB. See Adjustable Output Voltage for more details.

Switching Frequency

The default switching frequency of the LM46002-Q1 device is set at 500 kHz when RT pin is open circuit. The switching frequency is selected to be 500 kHz in this application for one less passive components. If other frequency is desired, use Equation 12 to calculate the required value for RT.

Equation 12. RT(kΩ) = 40200 / Freq (kHz) – 0.6

For 500 kHz, the calculated RT is 79.8 kΩ and standard value 80.6 kΩ can also be used to set the switching frequency at 500 kHz.

Input Capacitors

The LM46002-Q1 device requires high-frequency input decoupling capacitor(s) and a bulk input capacitor, depending on the application. The typical recommended value for the high frequency decoupling capacitor is 4.7 µF to 10 µF. Ti recommends a high-quality ceramic type X5R or X7R with sufficiency voltage rating. The voltage rating must be greater than the maximum input voltage. To compensate the derating of ceramic capacitors, a voltage rating of twice the maximum input voltage is recommended. Additionally, some bulk capacitance can be required, especially if the LM46002-Q1 circuit is not located within approximately 5 cm from the input voltage source. This capacitor is used to provide damping to the voltage spiking due to the lead inductance of the cable or trace. The value for this capacitor is not critical but must be rated to handle the maximum input voltage including ripple.

For this design, a 10 µF, X7R dielectric capacitor rated for 100 V is used for the input decoupling capacitor. The ESR is approximately 3 mΩ, and the current-rating is 3 A. Include a capacitor with a value of 0.1 µF for high-frequency filtering and place it as close as possible to the device pins.

NOTE

DC bias effect: High capacitance ceramic capacitors have a DC bias effect, which will have a strong influence on the final effective capacitance. Therefore, the right capacitor value must be chosen carefully. Package size and voltage rating in combination with dielectric material are responsible for differences between the rated capacitor value and the effective capacitance.

Inductor Selection

The first criterion for selecting an output inductor is the inductance itself. In most buck converters, this value is based on the desired peak-to-peak ripple current, ΔiL, that flows in the inductor along with the DC load current. As with switching frequency, the selection of the inductor is a tradeoff between size and cost. Higher inductance gives lower ripple current and hence lower output voltage ripple with the same output capacitors. Lower inductance could result in smaller, less expensive component. An inductance that gives a ripple current of 20% to 40% of the 2 A at the typical supply voltage is a good starting point. ΔiL = (1/5 to 2/5) × IOUT. The peak-to-peak inductor current ripple can be found by Equation 13 and the range of inductance can be found by Equation 14 with the typical input voltage used as VIN.

Equation 13. LM46002-Q1 LM46002A-Q1 eq03_snvsa13.gif
Equation 14. LM46002-Q1 LM46002A-Q1 eq03_snvsa13_L.gif

D is the duty cycle of the converter which in a buck converter it can be approximated as D = VOUT / VIN, assuming no loss power conversion. By calculating in terms of amperes, volts, and megahertz, the inductance value will come out in micro henries. The inductor ripple current ratio is defined by:

Equation 15. LM46002-Q1 LM46002A-Q1 eq04_snvsa13.gif

The second criterion is the inductor saturation current rating. The inductor must be rated to handle the maximum load current plus the ripple current:

Equation 16. IL-PEAK = ILOAD-MAX + Δ iL / 2

The LM46002-Q1 has both valley current limit and peak current limit. During an instantaneous short, the peak inductor current can be high due to a momentary increase in duty cycle. The inductor current rating must be higher than the HS current limit. It is advised to select an inductor with a larger core saturation margin and preferably a softer roll off of the inductance value over load current.

In general, it is preferable to choose lower inductance in switching power supplies, because it usually corresponds to faster transient response, smaller DCR, and reduced size for more compact designs. However, too low of an inductance can generate too large of an inductor current ripple such that overcurrent protection at the full load could be falsely triggered. It also generates more conduction loss, since the RMS current is slightly higher relative that with lower current ripple at the same DC current. Larger inductor current ripple also implies larger output voltage ripple with the same output capacitors. With peak-current-mode control, it is not recommended to have an inductor current ripple that is too small. Enough inductor current ripple improves signal-to-noise ratio on the current comparator and makes the control loop more immune to noise.

Once the inductance is determined, the type of inductor must be selected. Ferrite designs have very low core losses and are preferred at high switching frequencies, so design goals can concentrate on copper loss and preventing saturation. Ferrite core material saturates hard, which means that inductance collapses abruptly when the peak design current is exceeded. The ‘hard’ saturation results in an abrupt increase in inductor ripple current and consequent output voltage ripple. Do not allow the core to saturate.

For the design example, a standard 10-μH inductor from Würth, Coiltronics, or Vishay can be used for the 3.3-V output with plenty of current rating margin.

Output Capacitor Selection

The device is designed to be used with a wide variety of LC filters. TI generally recommends using as little output capacitance as possible to keep cost and size down. Choose the output capacitor (s), COUT, with care as it directly affects the steady-state output-voltage ripple, loop stability, and the voltage over/undershoot during load current transients.

The output voltage ripple is essentially composed of two parts. One is caused by the inductor current ripple going through the ESR of the output capacitors:

Equation 17. ΔVOUT-ESR = ΔiL × ESR

The other is caused by the inductor current ripple charging and discharging the output capacitors:

Equation 18. ΔVOUT-C = ΔiL / (8 × FS × COUT)

The two components in the voltage ripple are not in phase, so the actual peak-to-peak ripple is smaller than the sum of the two peaks.

Output capacitance is usually limited by transient performance specifications if the system requires tight voltage regulation in the presence of large current steps and fast slew rates. When a fast large load transient happens, output capacitors provide the required charge before the inductor current can slew to the appropriate level. The initial output voltage step is equal to the load current step multiplied by the ESR. VOUT continues to droop until the control loop response increases or decreases the inductor current to supply the load. To maintain a small over- or under-shoot during a transient, small ESR and large capacitance are desired. But these also come with higher cost and size. Thus, the motivation is to seek a fast control loop response to reduce the output voltage deviation.

For a given input and output requirement, Equation 19 gives an approximation for an absolute minimum output capacitor required:

Equation 19. LM46002-Q1 LM46002A-Q1 eq_Cout.gif

Along with this for the same requirement, calculate the maximum ESR as per Equation 20:

Equation 20. LM46002-Q1 LM46002A-Q1 eq_ESR.gif

where

  • r = Ripple ratio of the inductor ripple current (ΔIL / IOUT)
  • ΔVOUT = Target output voltage undershoot
  • D’ = 1 – duty cycle
  • FS = switching frequency
  • IOUT = load current

A general guideline for COUT range is that COUT should be larger than the minimum required output capacitance calculated by Equation 19, and smaller than 10 times the minimum required output capacitance or 1 mF. In applications with VOUT less than 3.3 V, it is critical that low ESR output capacitors are selected. This limits potential output voltage overshoots as the input voltage falls below the device normal operating range. To optimize the transient behavior a feedforward capacitor could be added in parallel with the upper feedback resistor. For this design example, three 47 µF,10 V, X7R ceramic capacitors are used in parallel.

Feed-Forward Capacitor

The LM46002-Q1 is internally compensated and the internal R-C values are 400 kΩ and 50 pF, respectively. Depending on the VOUT and frequency FS, if the output capacitor COUT is dominated by low ESR (ceramic types) capacitors, it could result in low phase margin. To improve the phase boost an external feedforward capacitor CFF can be added in parallel with RFBT. CFF is chosen such that phase margin is boosted at the crossover frequency without CFF. A simple estimation for the crossover frequency without CFF (fx) is shown in Equation 21, assuming COUT has very small ESR.

Equation 21. LM46002-Q1 LM46002A-Q1 eq_fx.gif

The Equation 22 for CFF was tested:

Equation 22. LM46002-Q1 LM46002A-Q1 eq_CFF.gif

Equation 22 indicates that the crossover frequency is geometrically centered on the zero and pole frequencies caused by the CFF capacitor.

For designs with higher ESR, CFF is not needed when COUT has very high ESR and CFF calculated from Equation 22 must be reduced with medium ESR. Table 2 can be used as a quick starting point.

For the application in this design example, a 47-pF COG capacitor is selected.

Bootstrap Capacitors

Every LM46002-Q1 design requires a bootstrap capacitor, CBOOT. The recommended bootstrap capacitor is 0.47 μF and rated at 6.3 V or higher. The bootstrap capacitor is located between the SW pin and the CBOOT pin. The bootstrap capacitor must be a high-quality ceramic type with X7R or X5R grade dielectric for temperature stability.

VCC Capacitor

The VCC pin is the output of an internal LDO for LM46002-Q1. The input for this LDO comes from either VIN or BIAS (see refer to Functional Block Diagram for LM46002-Q1). To insure stability of the part, place a minimum of 2.2-µF, 10-V capacitor from this pin to ground.

BIAS Capacitors

For an output voltage of 3.3 V and greater, the BIAS pin can be connected to the output in order to increase light load efficiency. This pin is an input for the VCC LDO. When BIAS is not connected, the input for the VCC LDO is internally connected into VIN. Since this is an LDO, the voltage differences between the input and output affects the efficiency of the LDO. If necessary, a capacitor with a value of 1 μF can be added close to the BIAS pin as an input capacitor for the LDO.

Soft-Start Capacitors

The user can leave the SS/TRK pin floating and the LM46002-Q1 implements a soft-start time of 4.1 ms typically. In order to use an external soft-start capacitor, the capacitor must be sized such that the soft-start time is longer than 4.1 ms. Use Equation 23 in order to calculate the soft start capacitor value:

Equation 23. LM46002-Q1 LM46002A-Q1 eq02_snvsa13.gif

where

  • CSS = soft-start capacitor value (µF)
  • ISSC = soft-start charging current (µA)
  • tSS = desired soft-start time (s)

For the desired soft-start time of 10 ms and soft-start charging current of 2.2 µA, Equation 23 yield a soft-start capacitor value of 0.022 µF.

Undervoltage Lockout Setpoint

The UVLO is adjusted using the external voltage divider network of RENT and RENB. RENT is connected between the VIN pin and the EN pin of the LM46002-Q1. RENB is connected between the EN pin and the GND pin. The UVLO has two thresholds, one for power up when the input voltage is rising and one for power down or brown outs when the input voltage is falling. The following equation can be used to determine the VIN UVLO level.

Equation 24. VIN-UVLO-RISING = VENH × (RENB + RENT) / RENB

The EN rising threshold (VENH) for LM46002-Q1 is set to be 2.1 V (typical). Choose the value of RENB to be 1 MΩ to minimize input current from the supply. If the desired VIN UVLO level is at 5 V, then the value of RENT can be calculated using the equation below:

Equation 25. RENT = (VIN-UVLO-RISING / VENH – 1) × RENB

The above equation yields a value of 1.38 MΩ. The resulting falling UVLO threshold, equals 4.3 V, can be calculated by below equation, where EN falling threshold (VENL) is 1.8 V (typical).

Equation 26. VIN-UVLO-FALLING = VENL × (RENB + RENT) / RENB

PGOOD

A typical pullup resistor value is 10 kΩ to 100 kΩ from the PGOOD pin to a voltage no higher than 12 V. If it is desired to pull up the PGOOD pin to a voltage higher than 12 V, a resistor can be added from the PGOOD pin to ground to divide the voltage seen by the PGOOD pin to a value no higher than 12 V.

Application Performance Curves

See Table 2 for bill of materials for each VOUT and FS combination. Unless otherwise stated, application performance curves were taken at TA = 25 °C.
LM46002-Q1 LM46002A-Q1 BOM-3p3V500k_snvsaa2.gif
VOUT = 3.3 V FS = 500 kHz VIN = 24 V
Figure 47. BOM for VOUT = 3.3 V FS = 500 kHz
LM46002-Q1 LM46002A-Q1 C007_voutr_3p3V_500kHz_snvsa13.png
VOUT = 3.3 V FS = 500 kHz
Figure 49. Output Voltage Regulation
LM46002-Q1 LM46002A-Q1 tc06_loadtrans_3p3V_500k_snvsa13.gif
VOUT = 3.3 V FS = 500 kHz VIN = 24 V
Figure 51. Load Transient Between 0.1 A and 2 A
LM46002-Q1 LM46002A-Q1 BOM-5V500k_snvsaa2.gif
VOUT = 5 V FS = 500 kHz VIN = 24 V
Figure 53. BOM for VOUT = 5 V FS = 500 kHz
LM46002-Q1 LM46002A-Q1 C009_voutr_5V_500kHz_snvsa13.png
VOUT = 5 V FS = 500 kHz
Figure 55. Output Voltage Regulation
LM46002-Q1 LM46002A-Q1 tc08_loadtrans_5V_500k_snvsa13.gif
VOUT = 5 V FS = 500 kHz VIN = 24 V
Figure 57. Load Transient Between 0.1 A and 2 A
LM46002-Q1 LM46002A-Q1 BOM-5V200k_snvsaa2.gif
VOUT = 5 V FS = 200 kHz VIN = 24 V
Figure 59. BOM for VOUT = 5 V FS = 200 kHz
LM46002-Q1 LM46002A-Q1 C008_voutr_5V_200kHz_snvsa13.png
VOUT = 5 V FS = 200 kHz
Figure 61. Output Voltage Regulation
LM46002-Q1 LM46002A-Q1 tc07_loadtrans_5V_200k_snvsa13.gif
VOUT = 5 V FS = 200 kHz VIN = 24 V
Figure 63. Load Transient Between 0.1 A and 2 A
LM46002-Q1 LM46002A-Q1 BOM-5V1M_snvsaa2.gif
VOUT = 5 V FS = 1 MHz VIN = 24 V
Figure 65. BOM for VOUT = 5 V FS = 1 MHz
LM46002-Q1 LM46002A-Q1 C010_voutr_5V_1MHz_snvsa13.png
VOUT = 5 V FS = 1 MHz
Figure 67. Output Voltage Regulation
LM46002-Q1 LM46002A-Q1 tc09_loadtrans_5V_1M_snvsa13.gif
VOUT = 5 V FS = 1 MHz VIN = 24 V
Figure 69. Load Transient Between 0.1 A and 2 A
LM46002-Q1 LM46002A-Q1 BOM-12V500k_snvsaa2.gif
VOUT = 12 V FS = 500 kHz VIN = 24 V
Figure 71. BOM for VOUT = 12 V FS = 500 kHz
LM46002-Q1 LM46002A-Q1 C011_voutr_12V_500kHz_snvsa13.png
VOUT = 12 V FS = 500 kHz
Figure 73. Output Voltage Regulation
LM46002-Q1 LM46002A-Q1 tc10_loadtrans_12V_500k_snvsa13.gif
VOUT = 12 V FS = 500 kHz VIN = 24 V
Figure 75. Load Transient Between 0.1 A and 2 A
LM46002-Q1 LM46002A-Q1 BOM-24V500k_snvsaa2.gif
VOUT = 24 V FS = 500 kHz VIN = 48 V
Figure 77. BOM for VOUT = 24 V FS = 500 kHz
LM46002-Q1 LM46002A-Q1 C012_voutr_24V_500kHz_snvsa13.png
VOUT = 24 V FS = 500 kHz
Figure 79. Output Voltage Regulation
LM46002-Q1 LM46002A-Q1 tc11_loadtrans_48V_to_24V_snvsa13.gif
VOUT = 24 V FS = 500 kHz VIN = 48 V
Figure 81. Load Transient Between 0.1 A and 2 A
LM46002-Q1 LM46002A-Q1 3p3_500k_TDTJ.png
VOUT = 3.3 V FS = 500 kHz RθJA = 20 °C/W
Figure 83. Derating Curve with RθJA = 20 °C/W
LM46002-Q1 LM46002A-Q1 5_200k_TDTJ.png
VOUT = 5 V FS = 200 kHz RθJA = 20 °C/W
Figure 85. Derating Curve with RθJA = 20 °C/W
LM46002-Q1 LM46002A-Q1 3p3V_500k_Fsw_PFM.png
VOUT = 3.3 V FS = 500 kHz
Figure 87. Switching Frequency vs IOUT in PFM Operation
LM46002-Q1 LM46002A-Q1 Scope_CCM.gif
VOUT = 3.3 V FS = 500 kHz IOUT = 2 A
Figure 89. Switching Waveform in CCM Operation
LM46002-Q1 LM46002A-Q1 Scope_PFM.gif
VOUT = 3.3 V FS = 500 kHz IOUT = 5 mA
Figure 91. Switching Waveform in PFM Operation
LM46002-Q1 LM46002A-Q1 tc02_startup_3p3V_1A_snvsa13.gif
VIN = 24 V VOUT = 3.3 V RLOAD = 3.3 Ω
Figure 93. Startup Into Half Load with Internal Soft-Start Rate
LM46002-Q1 LM46002A-Q1 tc04_prebias_3p3V_0A_snvsa13.gif
VIN = 24 V VOUT = 3.3 V RLOAD = Open
Figure 95. Startup Into 1.5 V Pre-biased Voltage
LM46002-Q1 LM46002A-Q1 tc12_linetrans_12V_to_36V_2A_snvsa13.gif
VOUT = 3.3 V FS = 500 kHz IOUT = 2 A
Figure 97. Line Transient: VIN Transitions Between 12 V and 36 V, 1 V/µs Slew Rate
LM46002-Q1 LM46002A-Q1 tc14_shortcut_release_500k_snvsa13.gif
VOUT = 3.3 V FS = 500 kHz VIN = 24 V
Figure 99. Short Circuit Protection and Recover
LM46002-Q1 LM46002A-Q1 C001_eff_3p3V_500kHz_snvsa13.png
VOUT = 3.3 V FS = 500 kHz
Figure 48. Efficiency
LM46002-Q1 LM46002A-Q1 C013_dropo_3p3V_500kHz_snvsa13.png
VOUT = 3.3 V FS = 500 kHz
Figure 50. Dropout Curve
LM46002-Q1 LM46002A-Q1 3p3_500k_TDTa.png
VOUT = 3.3 V FS = 500 kHz VIN = 24 V
Figure 52. Derating Curve
LM46002-Q1 LM46002A-Q1 C003_eff_5V_500kHz_snvsa13.png
VOUT = 5 V FS = 500 kHz
Figure 54. Efficiency
LM46002-Q1 LM46002A-Q1 C015_dropo_5V_500kHz_snvsa13.png
VOUT = 5 V FS = 500 kHz
Figure 56. Dropout Curve
LM46002-Q1 LM46002A-Q1 5_500k_TDTa.png
VOUT = 5 V FS = 500 kHz VIN = 24 V
Figure 58. Derating Curve
LM46002-Q1 LM46002A-Q1 C002_eff_5V_200kHz_snvsa13.png
VOUT = 5 V FS = 200 kHz
Figure 60. Efficiency
LM46002-Q1 LM46002A-Q1 C014_dropo_5V_200kHz_snvsa13.png
VOUT = 5 V FS = 200 kHz
Figure 62. Dropout Curve
LM46002-Q1 LM46002A-Q1 5_200k_TDTa.png
VOUT = 5 V FS = 200 kHz
Figure 64. Derating Curve
LM46002-Q1 LM46002A-Q1 C004_eff_5V_1MHz_snvsa13.png
VOUT = 5 V FS = 1 MHz VIN = 24 V
Figure 66. Efficiency
LM46002-Q1 LM46002A-Q1 C016_dropo_5V_1MHz_snvsa13.png
VOUT = 5 V FS = 1 MHz
Figure 68. Dropout Curve
LM46002-Q1 LM46002A-Q1 5_1M_TDTa.png
VOUT = 5 V FS = 1 MHz VIN = 24 V
Figure 70. Derating Curve
LM46002-Q1 LM46002A-Q1 C005_eff_12V_500kHz_snvsa13.png
VOUT = 12 V FS = 500 kHz
Figure 72. Efficiency
LM46002-Q1 LM46002A-Q1 C017_dropo_12V_500kHz_snvsa13.png
VOUT = 12 V FS = 500 kHz
Figure 74. Dropout Curve
LM46002-Q1 LM46002A-Q1 12_500k_TDTa.png
VOUT = 12 V FS = 500 kHz VIN = 24 V
Figure 76. Derating Curve
LM46002-Q1 LM46002A-Q1 C006_eff_24V_500kHz_snvsa13.png
VOUT = 24 V FS = 500 kHz
Figure 78. Efficiency
LM46002-Q1 LM46002A-Q1 C018_dropo_24V_500kHz_snvsa13.png
VOUT = 24 V FS = 500 kHz
Figure 80. Dropout Curve
LM46002-Q1 LM46002A-Q1 24_500k_TDTa.png
VOUT = 24 V FS = 500 kHz VIN = 48 V
Figure 82. Derating Curve
LM46002-Q1 LM46002A-Q1 5_500k_TDTJ.png
VOUT = 5 V FS = 500 kHz RθJA = 20 °C/W
Figure 84. Derating Curve with RθJA = 20 °C/W
LM46002-Q1 LM46002A-Q1 5_1M_TDTJ.png
VOUT = 5 V FS = 1 MHz RθJA = 20 °C/W
Figure 86. Derating Curve with RθJA = 20 °C/W
LM46002-Q1 LM46002A-Q1 5V_1M_Fsw_PFM.png
VOUT = 5 V FS = 1 MHz
Figure 88. Switching Frequency vs IOUT in PFM Operation
LM46002-Q1 LM46002A-Q1 Scope_DCM.gif
VOUT = 3.3 V FS = 500 kHz IOUT = 130 mA
Figure 90. Switching Waveform in DCM Operation
LM46002-Q1 LM46002A-Q1 tc01_startup_3p3V_2A_snvsa13.gif
VIN = 24 V VOUT = 3.3 V RLOAD = 1.65 Ω
Figure 92. Startup Into Full Load with Internal Soft-Start Rate
LM46002-Q1 LM46002A-Q1 tc03_startup_3p3V_0p1A_snvsa13.gif
VIN = 24 V VOUT = 3.3 V RLOAD = 33 Ω
Figure 94. Startup Into 100 mA with Internal Soft-Start Rate
LM46002-Q1 LM46002A-Q1 tc05_startup_12V_2A_snvsa13.gif
VIN = 24 V VOUT = 12 V RLOAD = 6 Ω
Figure 96. Startup with External Capacitor CSS
LM46002-Q1 LM46002A-Q1 tc13_linetrans_12V_to_36V_0p5A_snvsa13.gif
VOUT = 3.3 V FS = 500 kHz IOUT = 0.5 A
Figure 98. Line Transient: VIN Transitions Between 12 V and 36 V, 1 V/µs Slew Rate