ZHCSG50B March   2016  – March 2017

PRODUCTION DATA.  

  1. 特性
  2. 应用
  3. 说明
  4. 修订历史记录
  5. 说明 (续)
  6. Device Comparison Table
  7. Pin Configuration and Functions
  8. Specifications
    1. 8.1 Absolute Maximum Ratings
    2. 8.2 ESD Ratings
    3. 8.3 Recommended Operating Conditions
    4. 8.4 Thermal Information
    5. 8.5 Electrical Characteristics
    6. 8.6 Timing Requirements
    7. 8.7 Typical Characteristics
  9. Detailed Description
    1. 9.1 Functional Block Diagram
    2. 9.2 Feature Description
      1. 9.2.1  Device Power-On-Reset (POR)
      2. 9.2.2  Device Power Up from Battery without Input Source
      3. 9.2.3  Device Power Up from Input Source
        1. 9.2.3.1 Power Up REGN Regulation (LDO)
        2. 9.2.3.2 Poor Source Qualification
        3. 9.2.3.3 Input Source Type Detection
          1. 9.2.3.3.1 D+/D- Detection Sets Input Current Limit (bq25898D)
          2. 9.2.3.3.2 PSEL Pin Sets Input Current Limit (bq25898)
          3. 9.2.3.3.3 Force Input Current Limit Detection
        4. 9.2.3.4 Input Voltage Limit Threshold Setting (VINDPM Threshold)
        5. 9.2.3.5 Converter Power-Up
      4. 9.2.4  Input Current Optimizer (ICO)
      5. 9.2.5  Boost Mode Operation from Battery
      6. 9.2.6  Power Path Management
        1. 9.2.6.1 Narrow VDC Architecture
        2. 9.2.6.2 Dynamic Power Management
        3. 9.2.6.3 Supplement Mode
      7. 9.2.7  Battery Charging Management
        1. 9.2.7.1 Autonomous Charging Cycle
        2. 9.2.7.2 Battery Charging Profile
        3. 9.2.7.3 Charging Termination
        4. 9.2.7.4 Resistance Compensation (IRCOMP)
        5. 9.2.7.5 Thermistor Qualification
          1. 9.2.7.5.1 JEITA Guideline Compliance in Charge Mode
          2. 9.2.7.5.2 Cold/Hot Temperature Window in Boost Mode
        6. 9.2.7.6 Charging Safety Timer
      8. 9.2.8  Battery Monitor
      9. 9.2.9  Status Outputs (PG, STAT, and INT)
        1. 9.2.9.1 Power Good Indicator (PG)
        2. 9.2.9.2 Charging Status Indicator (STAT)
        3. 9.2.9.3 Interrupt to Host (INT)
      10. 9.2.10 BATFET (Q4) Control
        1. 9.2.10.1 BATFET Disable Mode (Shipping Mode)
        2. 9.2.10.2 BATFET Enable (Exit Shipping Mode)
        3. 9.2.10.3 BATFET Full System Reset
      11. 9.2.11 Current Pulse Control Protocol
      12. 9.2.12 Input Current Limit on ILIM
      13. 9.2.13 Thermal Regulation and Thermal Shutdown
        1. 9.2.13.1 Thermal Protection in Buck Mode
          1. 9.2.13.1.1 Thermal Protection in Boost Mode
      14. 9.2.14 Voltage and Current Monitoring in Buck and Boost Mode
        1. 9.2.14.1 Voltage and Current Monitoring in Buck Mode
          1. 9.2.14.1.1 Input Overvoltage (ACOV)
          2. 9.2.14.1.2 System Overvoltage Protection (SYSOVP)
        2. 9.2.14.2 Voltage and Current Monitoring in Boost Mode
          1. 9.2.14.2.1 VBUS Overcurrent Protection
          2. 9.2.14.2.2 Boost Mode Overvoltage Protection
      15. 9.2.15 Battery Protection
        1. 9.2.15.1 Battery Overvoltage Protection (BATOVP)
        2. 9.2.15.2 Battery Over-Discharge Protection
        3. 9.2.15.3 System Overcurrent Protection
      16. 9.2.16 Serial Interface
        1. 9.2.16.1 Data Validity
        2. 9.2.16.2 START and STOP Conditions
        3. 9.2.16.3 Byte Format
        4. 9.2.16.4 Acknowledge (ACK) and Not Acknowledge (NACK)
        5. 9.2.16.5 Slave Address and Data Direction Bit
        6. 9.2.16.6 Single Read and Write
        7. 9.2.16.7 Multi-Read and Multi-Write
    3. 9.3 Device Functional Modes
      1. 9.3.1 Host Mode and Default Mode
    4. 9.4 Register Map
      1. 9.4.1  REG00
      2. 9.4.2  REG01
      3. 9.4.3  REG02
      4. 9.4.4  REG03
      5. 9.4.5  REG04
      6. 9.4.6  REG05
      7. 9.4.7  REG06
      8. 9.4.8  REG07
      9. 9.4.9  REG08
      10. 9.4.10 REG09
      11. 9.4.11 REG0A
      12. 9.4.12 REG0B
      13. 9.4.13 REG0C
      14. 9.4.14 REG0D
      15. 9.4.15 REG0E
      16. 9.4.16 REG0F
      17. 9.4.17 REG10
      18. 9.4.18 REG11
      19. 9.4.19 REG12
      20. 9.4.20 REG13
      21. 9.4.21 REG14
  10. 10Application and Implementation
    1. 10.1 Application Information
    2. 10.2 Typical Application Diagram
      1. 10.2.1 Design Requirements
      2. 10.2.2 Detailed Design Procedure
        1. 10.2.2.1 Inductor Selection
        2. 10.2.2.2 Buck Input Capacitor
        3. 10.2.2.3 System Output Capacitor
      3. 10.2.3 Application Curves
    3. 10.3 System Example
  11. 11Power Supply Recommendations
  12. 12Layout
    1. 12.1 Layout Guidelines
    2. 12.2 Layout Example
  13. 13器件和文档支持
    1. 13.1 器件支持
      1. 13.1.1 Third-Party Products Disclaimer
    2. 13.2 相关链接
    3. 13.3 接收文档更新通知
    4. 13.4 社区资源
    5. 13.5 商标
    6. 13.6 静电放电警告
    7. 13.7 Glossary
  14. 14机械、封装和可订购信息

封装选项

机械数据 (封装 | 引脚)
散热焊盘机械数据 (封装 | 引脚)
订购信息

Specifications

Absolute Maximum Ratings(1)

over operating free-air temperature range (unless otherwise noted)
MIN MAX VALUE
Voltage range (with respect to GND) VBUS (converter not switching) –2 22 V
PMID (converter not switching) –0.3 22 V
STAT –0.3 20 V
PG (bq25898) –0.3 7 V
PSEL (bq25898) –0.3 7 V
VOK (bq25898) –0.3 7 V
DSEL (bq25898D) –0.3 7 V
D+, D– (bq25898D) –0.3 7 V
BTST –0.3 20 V
SW –3 16 V
BAT, SYS (converter not switching) –0.3 6 V
SDA, SCL, INT, OTG, REGN, TS, CE, QON –0.3 7 V
BTST TO SW –0.3 7 V
PGND to GND –0.3 0.3 V
BATSEN –0.3 7 V
ILIM –0.3 5 V
Output sink current INT, STAT 6 mA
PG (bq25898) 6 mA
DSEL (bq25898D) 5 mA
VOK (bq25898) 5 mA
Junction temperature –40 150 °C
Storage temperature range, Tstg –65 150 °C
Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. All voltage values are with respect to the network ground terminal unless otherwise noted.

ESD Ratings

VALUE UNIT
VESD Electrostatic discharge Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) ±2000 V
Charged device model (CDM), per JEDEC specification JESD22-C101(2) ±250 V
JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

Recommended Operating Conditions

MIN MAX UNIT
VIN Input voltage 3.9 14(1) V
IIN Input current (VBUS) 3.25 A
ISYS Output current (SW) 4 A
VBAT Battery voltage 4.608 V
IBAT Fast charging current 4 A
Discharging current with internal MOSFET Up to 6 (continuos) A
9 (peak)
(Up to 1 sec duration)
A
TA Operating free-air temperature range –40 85 °C
The inherent switching noise voltage spikes should not exceed the absolute maximum rating on either the BTST or SW pins. A tight layout minimizes switching noise.

Thermal Information

THERMAL METRIC(1) bq25898, bq25898D UNIT
YFF (DSBGA)
42-BALL
RθJA Junction-to-ambient thermal resistance 53.5 °C/W
RθJCtop Junction-to-case (top) thermal resistance 0.2 °C/W
RθJB Junction-to-board thermal resistance 8.2 °C/W
ψJT Junction-to-top characterization parameter 0.9 °C/W
ψJB Junction-to-board characterization parameter 8.2 °C/W
RθJCbot Junction-to-case (bottom) thermal resistance N/A °C/W
For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

Electrical Characteristics

VVBUS_UVLOZ < VVBUS < VACOV and VVBUS > VBAT + VSLEEP, TJ = –40°C to 125°C and TJ = 25°C for typical values (unless otherwise noted)
PARAMETER TEST CONDITIONS MIN TYP MAX UNIT
QUIESCENT CURRENTS
IBAT Battery discharge current (BAT, SW, SYS) in buck mode VBAT = 4.2 V, V(VBUS) < V(UVLO), leakage between BAT and VBUS 5 µA
High-Z Mode, No VBUS, BATFET Disabled (REG09[5] = 1), Battery Monitor Disabled, TJ < 85°C 12 23 µA
High-Z Mode, No VBUS, BATFET Enabled (REG09[5] = 0), Battery Monitor Disabled, TJ < 85°C 32 60 µA
I(VBUS_HIZ) Input supply current (VBUS) in buck mode when High-Z mode is enabled V(VBUS)= 5 V, High-Z Mode, No Battery, Battery Monitor Disabled 15 35 µA
V(VBUS)= 12 V, High-Z Mode, No Battery, Battery Monitor Disabled 25 50 µA
I(VBUS) Input supply current (VBUS) in buck mode VBUS > V(UVLO), VBUS > VBAT, Converter not switching 1.5 3 mA
VBUS > V(UVLO), VBUS > VBAT, Converter switching, VBAT = 3.2V, ISYS = 0A 3 mA
VBUS > V(UVLO), VBUS > VBAT, Converter switching, VBAT = 3.8 V, ISYS = 0 A 3 mA
I(BOOST) Battery discharge current in boost mode VBAT = 4.2 V, Boost mode, I(VBUS)= 0 A, Converter switching 5 mA
VBUS/BAT POWER UP
V(VBUS_OP) VBUS operating range 3.9 14 V
V(VBUS_UVLOZ) VBUS for active I2C, no battery 3.6 V
V(SLEEP) Sleep mode falling threshold 25 65 120 mV
V(SLEEPZ) Sleep mode rising threshold 130 250 370 mV
V(ACOV) VBUS over-voltage rising threshold 13.9 14.6 V
VBUS over-voltage falling threshold 13.3 13.9 V
tACOV_RISING ACOV rising deglitch VVBUS rising 1 µs
tACOV_FALLING ACOV falling deglitch VVBUS falling 1 ms
VBAT(UVLOZ) Battery for active I2C, no VBUS 2.3 V
VBAT(DPL) Battery depletion falling threshold 2.15 2.5 V
VBAT(DPLZ) Battery depletion rising threshold 2.35 2.7 V
V(VBUSMIN) Bad adapter detection threshold 3.8 V
I(BADSRC) Bad adapter detection current source 30 mA
POWER-PATH MANAGEMENT
VSYS Typical system regulation voltage I(SYS) = 0 A, VBAT> VSYS(MIN), BATFET Disabled (REG09[5]=1) VBAT+
50 mV
V
Isys = 0 A, VBAT< VSYS(MIN), BATFET Disabled (REG09[5]=1) VSYS(MIN) +
250 mV
V
VSYS(MIN) Minimum DC system voltage output VBAT< VSYS(MIN), SYS_MIN = 3.5 V (REG03[3:1] = 101), ISYS= 0 A 3.60 3.75 V
VSYS(MAX) Maximum DC system voltage output VBAT = 4.35 V, SYS_MIN = 3.5 V (REG03[3:1] = 101), ISYS= 0 A 4.40 4.42 V
RON(RBFET) Top reverse blocking MOSFET(RBFET) on-resistance between VBUS and PMID TJ = -40°C - 85°C 28 40
TJ = -40°C - 125°C 28 47
RON(HSFET) Top switching MOSFET (HSFET) on-resistance between PMID and SW TJ = -40°C - 85°C 24 33
TJ = -40°C - 125°C 24 40
RON(LSFET) Bottom switching MOSFET (LSFET) on-resistance between SW and GND TJ = -40°C - 85°C 12 18
TJ = -40°C - 125°C 12 21
V(FWD) BATFET forward voltage in supplement mode BAT discharge current 10 mA 30 mV
BATTERY CHARGER
VBAT(REG_RANGE) Typical charge voltage range 3.840 4.608 V
VBAT(REG_STEP) Typical charge voltage step 16 mV
VBAT(REG) Charge voltage resolution accuracy VBAT = 4.208 V (REG06[7:2] = 010111) or
VBAT = 4.352 V (REG06[7:2] = 100000)
TJ = -40°C - 85°C
-0.5% 0.5%
I(CHG_REG_RANGE) Typical fast charge current regulation range 0 4032 mA
I(CHG_REG_STEP) Typical fast charge current regulation step 64 mA
I(CHG_REG_ACC) Fast charge current regulation accuracy VBAT= 3.1 V or 3.8 V, ICHG = 256 mA
TJ = -40°C - 85°C
-20% 20%
VBAT= 3.1 V or 3.8 V, ICHG = 1792 mA
TJ = -40°C - 85°C
-5% 5%
VBAT(LOWV) Battery LOWV falling threshold Fast charge to precharge, BATLOWV (REG06[1]) = 1 2.6 2.8 2.9 V
Battery LOWV rising threshold Precharge to fast charge, BATLOWV (REG06[1]) = 1
(Typical 200-mV hysteresis)
2.8 3.0 3.15 V
Battery LOWV falling threshold Fast charge to precharge, BATLOWV (REG06[1]) = 0 2.5 2.6 2.7 V
Battery LOWV rising threshold Precharge to fast charge, BATLOWV (REG06[1]) = 0
(Typical 200-mV hysteresis)
2.7 2.8 2.9 V
I(PRECHG_RANGE) Precharge current range 64 1024 mA
I(PRECHG_STEP) Typical precharge current step 64 mA
I(PRECHG_ACC) Precharge current accuracy VBAT = 2.6 V, IPRECHG = 256 mA –20% 20%
I(TERM_RANGE) Termination current range 64 1024 mA
I(TERM_STEP) Typical termination current step 64 mA
I(TERM_ACC) Termination current accuracy ITERM = 256 mA, ICHG≤ 1344 mA
TJ = -20°C - 85°C
-20% 20%
ITERM = 256 mA, ICHG> 1344 mA
TJ = -20°C - 85°C
-20% 20%
V(SHORT) Battery short voltage VBAT falling 2.0 V
V(SHORT_HYST) Battery short voltage hysteresis VBAT rising 200 mV
I(SHORT) Battery short current VBAT < 2.2 V 110 mA
V(RECHG) Recharge threshold below VBATREG VBAT falling, VRECHG (REG06[0] = 0) = 0 100 mV
VBAT falling, VRECHG (REG06[0] = 0) = 1 200 mV
IBAT(LOAD) Battery discharge load current VBAT = 4.2 V 15 mA
ISYS(LOAD) System discharge load current VSYS = 4.2 V 30 mA
RON(BATFET) SYS-BAT MOSFET (BATFET) on-resistance TJ = 25°C 5 7
TJ = -40°C - 125°C 5 10
RBATSEN BATSEN input resistance 800
INPUT VOLTAGE / CURRENT REGULATION
VIN(DPM_RANGE) Typical input voltage regulation range 3.9 15.3 V
VIN(DPM_STEP) Typical input voltage regulation step 100 mV
VIN(DPM_ACC) Input voltage regulation accuracy VINDPM = 4.4 V, 7.8 V, 10.8 V -3% 3%
IIN(DPM_RANGE) Typical input current regulation range 100 3250 mA
IIN(DPM_STEP) Typical input current regulation step 50 mA
IIN(DPM100_ACC) Input current 100mA regulation accuracy
VBAT = 5V, current pulled from SW
IINLIM (REG00[5:0]) = 100 mA 85 90 100 mA
IIN(DPM_ACC) Input current regulation accuracy
VBAT = 5V, current pulled from SW
USB150, IINLIM (REG00[5:0]) = 150 mA 125 135 150 mA
USB500, IINLIM (REG00[5:0]) = 500 mA 440 470 500 mA
USB900, IINLIM (REG00[5:0]) = 900 mA 750 825 900 mA
Adapter 1.5 A, IINLIM (REG00[5:0]) = 1500 mA 1300 1400 1500 mA
IIN(START) Input current regulation during system start up VSYS = 2.2 V, IINLIM (REG00[5:0]) ≥ 200 mA 200 mA
KILIM IINMAX = KILIM/RILIM, Input Current regulation by ILIM pin = 1.5 A 290 320 350 A x Ω
VOK (bq25898)/DSEL (bq25898D)
VVOK_OH Voltage VBUS > 6 V I(VOK) = 20 mA and I(REGN) = 30 mA 4.75 5.25 V
VBUS = 5 V I(VOK) = 5 mA and I(REGN) = 30 mA 4.35 4.8 V
VVOK_OL Voltage Battery only VBAT = 3.8 V, I(VOK) = -10 mA 0.4 V
VDSEL_OH Voltage I(DSEL) = 20 mA and I(REGN) = 30 mA, VBUS = 5 V 1.3 V
VDSEL_OL Voltage I(DSEL) = -10 mA and I(REGN) = 30 mA, VBUS = 5 V 0.4 V
D+/D- DETECTION (bq25898D)
I(10UA_ISRC) D+ connection check current source 7 10 14 µA
I(100UA_ISINK) D+/D- current sink (100 µA) 50 100 150 µA
I(DPDM_LKG) D+/D- Leakage current D–, switch open –1 1 µA
D+, switch open –1 1 µA
I(1P6MA_ISINK) D+/D- current sink (1.6 mA) 1.35 1.60 1.75 mA
R(D–_DWN) D– pulldown for connection check 14.25 24.8
VFLOAT_VDPSRC D+/D- Voltage source (HIZ) REG01[7:5] = 000 (default) or REG01[4:2] = 000 (default) HIZ V
V0P0_VDSRC D+/D- Voltage source (0 V) REG01[7:5] = 001 or REG01[4:2] = 001 0 0.15 V
V0P6_VDSRC D+/D- Voltage source (0.6 V) REG01[7:5] = 010 or REG01[4:2] = 010 0.5 0.6 0.7 V
V1P2_DPVSRC D+/D- Voltage source (1.2 V) REG01[7:5] = 011 or REG01[4:2] = 011 1.075 1.2 1.325 V
V2P0_DPVSRC D+/D- Voltage source (2.0 V) REG01[7:5] = 100 or REG01[4:2] = 100 1.875 2 2.125 V
V2P7_DPVSRC D+/D- Voltage source (2.7 V) REG01[7:5] = 101 or REG01[4:2] = 101 2.575 2.7 2.825 V
V3P3_DPVSRC D+/D- Voltage source (3.3 V) REG01[7:5] = 110 or REG01[4:2] = 110 or REG01[4:2] = 111 3.15 3.3 3.45 V
RDPDM_SHORT D+/D- Short REG01[7:5] = 111 200 Ω
V(0P4_VTH) D+/D- low comparator threshold 250 400 mV
V(0P8_VTH) D+ low comparator threshold 0.8 V
V(2P7_VTH) D+/D- comparator threshold for non-standard adapter detection (Divider 1, 3,or 4) 2.55 2.85 V
V(2P0_VTH) D+/D- comparator threshold for non-standard adapter detection (Divider 1, 3) 1.85 2.15 V
V(1P2_VTH) D+/D- comparator threshold for non-standard adapter detection (Divider 2) 1.05 1.35 V
BAT OVER-VOLTAGE/CURRENT PROTECTION
VBAT(OVP) Battery over-voltage threshold VBAT rising, as percentage of VBAT(REG) 104%
VBAT(OVP_HYST) Battery over-voltage hysteresis VBAT falling, as percentage of VBAT(REG) 2%
IBAT(FET_OCP) System over-current threshold 9 A
THERMAL REGULATION AND THERMAL SHUTDOWN
TREG Junction temperature regulation accuracy REG08[1:0] = 11 120 °C
TSHUT Thermal shutdown rising temperature Temperature rising 160 °C
TSHUT(HYS) Thermal shutdown hysteresis Temperature falling 30 °C
JEITA THERMISTOR COMPARATOR (BUCK MODE)
V(T1) T1 (0°C) threshold, charge suspended T1 below this temperature. As percentage to V(REGN) 72.75% 73.25% 73.75%
V(T1_HYS) Charge back to ICHG/2 (REG04[6:0]) and VREG (REG06[7:2]) above this temperature. As Percentage to V(REGN) 1.4%
V(T2) T2 (10°C) threshold, charge back to ICHG/2 (REG04[6:0]) and VREG (REG06[7:2]) below this temperature. As Percentage to V(REGN) 67.75% 68.25% 68.75%
V(T2_HYS) Charge back to ICHG (REG04[6:0]) and VREG (REG06[7:2]) above this temperature. As Percentage to V(REGN) 1.4%
V(T3) T3 (45°C) threshold,charge back to ICHG (REG04[6:0]) and VREG-200mV (REG06[7:2]) above this temperature. As percentage to V(REGN) 44.25v 44.75% 45.25%
V(T3_HYS) Charge back to ICHG (REG04[6:0]) and VREG (REG06[7:2]) below this temperature. As Percentage to V(REGN) 1%
V(T5) T5 (60°C) threshold, charge suspended above this temperature. As Percentage to V(REGN) 33.875% 34.375% 34.875%
V(T5_HYS) Charge back to ICHG (REG04[6:0]) and VREG-200mV (REG06[7:2]) below this temperature. As Percentage to V(REGN) 1.25%
COLD/HOT THERMISTOR COMPARATOR (BOOST MODE)
V(BCOLD1) Cold temperature threshold 1, TS pin voltage rising threshold As percentage to VREGN REG01[5] = 1
(Approx. -20°C w/ 103AT)
79.5% 80% 80.5%
V(BCOLD1_HYS) Cold temperature threshold 1, TS pin voltage falling threshold As percentage to VREGN REG01[5] = 1 1%
V(BHOT2) Hot temperature threshold 2, TS pin voltage falling threshold As percentage to VREGN REG01[7:6] = 10
(Approx. 65°C w/ 103AT)
30.75% 31.25% 31.75%
V(BHOT2_HYS) Hot temperature threshold 2, TS pin voltage rising threshold As percentage to VREGN REG01[7:6] = 10 3%
PWM
FSW PWM switching frequency, and digital clock Oscillator frequency 1.32 1.68 MHz
DMAX Maximum PWM duty cycle 97%
BOOST MODE OPERATION
V(OTG_REG_RANGE) Typical boost mode regulation voltage range 4.55 5.55 V
V(OTG_REG_STEP) Typical boost Mode Regulation voltage step 64 mV
V(OTG_REG_ACC) Boost mode regulation voltage accuracy I(VBUS) = 0 A, BOOSTV = 4.998 V (REG0A[7:4] = 0111) -3% 3%
V(OTG_BAT) Battery voltage exiting boost mode BAT falling, REG03[0] = 0 2.7 2.9 V
BAT falling, REG03[0] = 1 2.4 2.6 V
I(OTG) Typical boost mode output current range 0.5 2.45 A
I(OTG_OCP_ACC) Boost mode RBFET over-current protection accuracy BOOST_LIM = 1.5 A (REG0A[2:0] = 100) 1.5 2.0 A
V(OTG_OVP) Boost mode over-voltage threshold Rising threshold 5.8 6 V
REGN LDO
V(REGN) REGN LDO output voltage V(VBUS) = 9 V, I(REGN) = 40 mA 5.6 6 6.4 V
V(VBUS) = 5 V, I(REGN) = 20 mA 4.7 4.8 V
I(REGN) REGN LDO current limit V(VBUS) = 9 V, V(REGN) = 3.8 V 50 mA
ANALOG-TO-DIGITAL CONVERTER (ADC)
RES Resolution Rising threshold 7 bits
VBAT(RANGE) Typical battery voltage range V(VBUS) > VBAT + V(SLEEP) or OTG mode is enabled 2.304 4.848 V
V(VBUS) < VBAT + V(SLEEP) and OTG mode is disabled VSYS_MIN 4.848 V
V(BAT_RES) Typical battery voltage resolution 20 mV
V(SYS_RANGE) Typical system voltage range V(VBUS) > VBAT + V(SLEEP) or OTG mode is enabled 2.304 4.848 V
V(VBUS) < VBAT + V(SLEEP) and OTG mode is disabled VSYS_MIN 4.848 V
V(SYS_RES) Typical system voltage resolution 20 mV
V(VBUS_RANGE) Typical VVBUS voltage range V(VBUS) > VBAT + V(SLEEP) or OTG mode is enabled 2.6 15.3 V
V(VBUS_RES) Typical VVBUS voltage resolution 100 mV
IBAT(RANGE) Typical battery charge current range V(VBUS) > VBAT + V(SLEEP) and VBAT > VBAT(SHORT) 0 4.032 A
IBAT(RES) Typical battery charge current resolution 50 mA
V(TS_RANGE) Typical TS voltage range 21% 80%
V(TS_RES) Typical TS voltage resolution 0.47%
LOGIC I/O PIN (OTG, CE, PSEL, QON)
VIH Input high threshold level 1.3 V
VIL Input low threshold level 0.4 V
IIN(BIAS) High level leakage current Pull-up rail 1.8 V 1 µA
V(QON) Internal /QON pull-up Battery only mode BAT V
V(VBUS) = 9 V 5.8 V
V(VBUS) = 5 V 4.3 V
R(QON) Internal /QON pull-up resistance 200
LOGIC I/O PIN (INT, STAT, PG)
VOL Output low threshold level Sink Current = 5 mA, Sink current 0.4 V
IOUT_BIAS High level leakage current Pull-up rail 1.8 V 1 µA
I2C INTERFACE (SCL, SDA)
VIH Input high threshold level, SCL and SDA Pull-up rail 1.8 V 1.3 V
VIL Input low threshold level Pull-up rail 1.8 V 0.4 V
VOL Output low threshold level Sink Current = 5 mA, Sink current 0.4 V
IBIAS High level leakage current Pull-up rail 1.8 V 1 µA

Timing Requirements

MIN NOM MAX UNIT
VBUS/BAT POWER UP
tBADSRC Bad adapter detection duration 30 msec
BAT OVER-VOLTAGE PROTECTION
tBATOVP Battery over-voltage deglitch time to disable charge 1 µs
BATTERY CHARGER
tRECHG Recharge deglitch time 20 msec
Current Pulse Control
tPUMPX_STOP Current pulse control stop pulse 430 570 msec
tPUMPX_ON1 Current pulse control long on pulse 240 360 msec
tPUMPX_ON2 Current pulse control short on pulse 70 130 msec
tPUMPX_OFF Current pulse control off pulse 70 130 msec
tPUMPX_DLY Current pulse control stop start delay 80 225 msec
BATTERY MONITOR
tCONV Conversion time CONV_RATE(REG02[6]) = 0 8 1000 msec
QON and SHIPMODE TIMING
tSHIPMODE QON low time to turn on BATFET and exit ship mode TJ = -10°C - 60°C 0.8 1.3 sec
tQON_RST QON low time to enable full system reset TJ = -10°C - 60°C 15.5 23 sec
tBATFET_RST BATFET off time during full system reset TJ = -10°C - 60°C 250 400 msec
tSM_DLY Enter ship mode delay TJ = -10°C - 60°C 10 15 sec
I2C INTERFACE
fSCL SCL clock frequency 400 KHz
DIGITAL CLOCK and WATCHDOG TIMER
fLPDIG Digital low power clock REGN LDO disabled 18 30 45 KHz
fDIG Digital clock REGN LDO enabled 1320 1500 1680 KHz
tWDT Watchdog reset time WATCHDOG (REG07[5:4])=11, REGN LDO disabled 100 160 sec
WATCHDOG (REG07[5:4])=11, REGN LDO enabled 136 160 sec

Typical Characteristics

bq25898 bq25898D D001_slusca6.gif
VBAT = 3.8 V DCR = 10 mΩ
Figure 1. Charge Efficiency vs Charge Current
bq25898 bq25898D D003_slusca6.gif
Figure 3. Boost Mode Efficiency vs VBUS Load Current
bq25898 bq25898D D005_slusca6.gif
VBAT = 2.6 V VBUS = 5 V SYSMIN = 3.5 V
Figure 5. SYS Voltage Regulation vs System Load Current
bq25898 bq25898D D007_slusca6.gif
VBUS = 5 V
Figure 7. BAT Voltage vs Temperature
bq25898 bq25898D D009_slusca6.gif
Figure 9. Charge Efficiency
bq25898 bq25898D D002_slusca6.gif
Figure 2. System Light Load Efficiency vs System Light Load Current
bq25898 bq25898D D004_slusca6.gif
VBUS = 5 V
Figure 4. Charge Current Accuracy vs Charge Current I2C Setting
bq25898 bq25898D D006_slusca6.gif
VBAT = 4.2 V
Figure 6. SYS Voltage Regulation vs System Load Current
bq25898 bq25898D D008_slusca6.gif
Figure 8. Input Current Limit vs Temperature
bq25898 bq25898D D010_slusca6.gif
Figure 10. Charge Voltage Accuracy