SFFS504 March   2023 TPS7A16-Q1

 

  1.   Trademarks
  2. 1Overview
  3. 2Functional Safety Failure In Time (FIT) Rates
  4. 3Failure Mode Distribution (FMD)
  5. 4Pin Failure Mode Analysis (Pin FMA)

Pin Failure Mode Analysis (Pin FMA)

This section provides a failure mode analysis (FMA) for the pins of the TPS7A16-Q1. The failure modes covered in this document include the typical pin-by-pin failure scenarios:

Table 4-2 through Table 4-5 also indicate how these pin conditions can affect the device as per the failure effects classification in Table 4-1.

Table 4-1 TI Classification of Failure Effects
Class Failure Effects
A Potential device damage that affects functionality.
B No device damage, but loss of functionality.
C No device damage, but performance degradation.
D No device damage, no impact to functionality or performance.

Figure 4-1 shows the TPS7A16-Q1 pin diagram. For a detailed description of the device pins, see the Pin Configuration and Functions section in the TPS7A16-Q1 data sheet.

GUID-20230307-SS0I-JTCT-PGGX-77MFM4MWXK2T-low.svg Figure 4-1 Pin Diagram
Table 4-2 Pin FMA for Device Pins Short-Circuited to Ground
Pin Name Pin No. Description of Potential Failure Effects Failure Effect Class
OUT 1 Current limit is triggered, and the device can repeatedly enter and exit thermal shutdown depending on power dissipation. B
FB/NC 2 (Fixed output.) No effect. Normal operation.
(Adjustable output.) Output voltage is input voltage minus dropout voltage because the error amplifier drives the pass transistor gate to the rail.
B/D
PG 3 Power-good never asserts when the output voltage is at target, thus potentially effecting power sequencing B
GND 4 No effect. Normal operation. D
EN 5 The device is disabled, resulting in no output voltage. B
NC 6 No effect. Normal operation. D
DELAY 7 Ground current is permanently increased. C
IN 8 Power is not supplied to the device. System performance depends on upstream current limiting. B
Table 4-3 Pin FMA for Device Pins Open-Circuited
Pin Name Pin No. Description of Potential Failure Effects Failure Effect Class
OUT 1 The device output is disconnected from the load. B
FB/NC 2 (Fixed output.) No effect. Normal operation.
(Adjustable output.) The error amplifier input is not connected. The output voltage is indeterminate.
D/B
PG 3 The power-good signal is not accessible. Power sequencing can be effected. B
GND 4 There is no current loop for the supply voltage. The device is not operational and does not regulate. B
EN 5 The enable circuit is in an unknown state. The device can be enabled or disabled. B
NC 6 No effect. Normal operation. D
DELAY 7 PG output is high-impedance when VOUT is greater than the PG trip point without a time delay. B
IN 8 Power is not supplied to the device, resulting in no output voltage. B
Table 4-4 Pin FMA for Device Pins Short-Circuited to Adjacent Pin
Pin Name Pin No. Shorted to Description of Potential Failure Effects Failure Effect Class
OUT 1 FB/NC (pin 2) (Fixed output.) No effect. Normal operation.
(Adjustable output.) The output voltage is equal to the internal reference voltage.
B/D
FB/NC 2 PG (pin 3) (Fixed output.) No effect. Normal operation.
(Adjustable output) Damage to the device as excess current can flow through PG pin.
D/A
PG 3 GND (pin 4) Power-good never asserts when the output voltage is at target, thus potentially effecting power sequencing B
EN 5 NC (pin 6) No effect. Normal operation. D
NC 6 DELAY (pin 7) No effect. Normal operation. D
DELAY 7 IN (pin 8) PG can incorrectly assert when the output voltage is not at target. The pin absolute maximum rating (5.5 V max) can be exceeded and the pin can be damaged. B/A
Table 4-5 Pin FMA for Device Pins Short-Circuited to Supply
Pin Name Pin No. Description of Potential Failure Effects Failure Effect Class
OUT 1 Regulation is not possible. Damage is possible if the absolute maximum rating is exceeded (20 V max). A
FB/NC 2 (Fixed output) No effect. Normal operation.
(Adjustable output) If VIN < 3.0 V and if there is any loading on the device, the output is approximately 0 V. If there is no load on the device, the output is equal to VIN. Damage is possible if the absolute maximum rating is exceeded (3 V).
A/D
PG 3 Power-good functionality cannot operate correctly. PG can be damaged if the absolute maximum rating (5.5 V) is violated. B/A
GND 4 Power is not supplied to the device. System performance depends on upstream current limiting. B
EN 5 The device is always enabled when the input is powered. B
NC 6 No effect. Normal operation. D
DELAY 7 PG can incorrectly assert when the output voltage is not at target. The pin absolute maximum rating (5.5 V max) can be exceeded and the pin can be damaged. B/A
IN 8 No effect. Normal operation. D