ZHCSFB1A July   2016  – August 2017 TPS548D21

PRODUCTION DATA.  

  1. 特性
  2. 应用
  3. 说明
  4. 修订历史记录
  5. Pin Configuration and Functions
  6. Specifications
    1. 6.1 Absolute Maximum Ratings
    2. 6.2 ESD Ratings
    3. 6.3 Recommended Operating Conditions
    4. 6.4 Thermal Information
    5. 6.5 Electrical Characteristics
    6. 6.6 Typical Characteristics
  7. Detailed Description
    1. 7.1 Overview
    2. 7.2 Functional Block Diagram
    3. 7.3 Feature Description
      1. 7.3.1 40-A FET
      2. 7.3.2 On-Resistance
      3. 7.3.3 Package Size, Efficiency and Thermal Performance
      4. 7.3.4 Soft-Start Operation
      5. 7.3.5 VDD Supply Undervoltage Lockout (UVLO) Protection
      6. 7.3.6 EN_UVLO Pin Functionality
      7. 7.3.7 Fault Protections
        1. 7.3.7.1 Current Limit (ILIM) Functionality
        2. 7.3.7.2 VDD Undervoltage Lockout (UVLO)
        3. 7.3.7.3 Overvoltage Protection (OVP) and Undervoltage Protection (UVP)
        4. 7.3.7.4 Overtemperature Protection
    4. 7.4 Device Functional Modes
      1. 7.4.1 DCAP3 Control Topology
      2. 7.4.2 DCAP Control Topology
    5. 7.5 Programming
      1. 7.5.1 AVSO
      2. 7.5.2 Programmable Pin-Strap Settings
        1. 7.5.2.1 Frequency Selection (FSEL) Pin
        2. 7.5.2.2 VSEL Pin
        3. 7.5.2.3 DCAP3 Control and Mode Selection
        4. 7.5.2.4 Application Workaround to Support 4-ms and 8-ms SS Settings
      3. 7.5.3 Programmable Analog Configurations
        1. 7.5.3.1 RSP/RSN Remote Sensing Functionality
          1. 7.5.3.1.1 Output Differential Remote Sensing Amplifier
        2. 7.5.3.2 Power Good (PGOOD Pin) Functionality
  8. Applications and Implementation
    1. 8.1 Application Information
    2. 8.2 Typical Applications
      1. 8.2.1 TPS548D21 1.5-V to 16-V Input, 1-V Output, 40-A Converter
      2. 8.2.2 Design Requirements
      3. 8.2.3 Design Procedure
        1. 8.2.3.1  Custom Design With WEBENCH® Tools
        2. 8.2.3.2  Switching Frequency Selection
        3. 8.2.3.3  Inductor Selection
        4. 8.2.3.4  Output Capacitor Selection
          1. 8.2.3.4.1 Minimum Output Capacitance to Ensure Stability
          2. 8.2.3.4.2 Response to a Load Transient
          3. 8.2.3.4.3 Output Voltage Ripple
        5. 8.2.3.5  Input Capacitor Selection
        6. 8.2.3.6  Bootstrap Capacitor Selection
        7. 8.2.3.7  BP Pin
        8. 8.2.3.8  R-C Snubber and VIN Pin High-Frequency Bypass
        9. 8.2.3.9  Optimize Reference Voltage (VSEL)
        10. 8.2.3.10 MODE Pin Selection
        11. 8.2.3.11 Overcurrent Limit Design.
      4. 8.2.4 Application Curves
  9. Power Supply Recommendations
  10. 10Layout
    1. 10.1 Layout Guidelines
    2. 10.2 Layout Example
      1. 10.2.1 Mounting and Thermal Profile Recommendation
  11. 11器件和文档支持
    1. 11.1 器件支持
      1. 11.1.1 Third-Party Products Disclaimer
    2. 11.2 使用 WEBENCH® 工具创建定制设计
    3. 11.3 接收文档更新通知
    4. 11.4 社区资源
    5. 11.5 商标
    6. 11.6 静电放电警告
    7. 11.7 Glossary
  12. 12机械、封装和可订购信息

封装选项

机械数据 (封装 | 引脚)
散热焊盘机械数据 (封装 | 引脚)
订购信息

修订历史记录

Changes from * Revision (July 2016) to A Revision

  • Changed 将封装名称纠正为“LQFN-CLIP”Go
  • 添加了 WEBENCH 的链接Go
  • Added MIN and MAX values for VDD UVLO rising thresholdGo
  • Added MIN and MAX for all Soft Start settings and table notes 3 and 4 in Electrical CharacteristicsGo
  • Added last sentence of Overview to replace incomplete phrase from previous paragraphGo
  • Changed VOUT = 5 V to VOUT = 5.5 V for Figure 12 Go
  • Added Application Workaround to Support 4-ms and 8-ms SS Settings subsectionGo
  • Added Figure 15 and Figure 16Go
  • Deleted "programmable" between "8 ms" and "delay" Go
  • Added new sentence before last sentence of Application Information Go
  • Changed "286 µF" to "28.6 µF" Go
  • Changed "150 ns" to "300 ns" in definition of tOFF(min), Equation 9Go
  • Changed "963 µF" to "969 µF" Go