INPUT SUPPLY |
PVDD1, PVDD2 |
Input voltage range |
|
4.5 |
|
18 |
V |
IDDSDN |
Shutdown current |
EN1 = EN2 = PVDD2 (4.5 V to 18 V) |
|
80 |
160 |
µA |
IDDQ |
Quiescent, non-switching |
FB1 = FB2 = 1 V, outputs off |
|
1.65 |
3 |
mA |
IDDSW |
Quiescent, while switching |
FB1 = FB2 = 0.75 V, measured at BP |
|
10 |
|
mA |
UVLO |
Minimum turnon voltage |
PVDD2 only |
3.8 |
4.1 |
4.4 |
V |
UVLOHYS |
Hysteresis |
|
|
460 |
600 |
mV |
tstart(1)(2) |
Time from start-up to soft start begin |
CBP = 10 µF, EN1 and EN2 go low simultaneously |
|
1.5 |
|
ms |
ENABLE (ACTIVE LOW) |
VENx |
Enable threshold voltage |
|
0.9 |
1.2 |
1.5 |
V |
Hysteresis |
|
|
70 |
|
mV |
IENx |
Enable pullup current |
|
|
|
10 |
µA |
tENx(1) |
Time from enable to soft start begin |
Other enable pin = GND |
|
10 |
|
µs |
BP REGULATOR |
BP |
Regulator voltage |
8 V ≤ VPVDD2 ≤ 18 V |
5 |
5.2 |
5.6 |
V |
BPLDO |
Dropout voltage |
VPVDD2 = 4.5 V |
|
400 |
|
mV |
IBPS |
Regulator short current |
4.5 V ≤ VPVDD2 ≤ 18 V |
|
25 |
|
mA |
OSCILLATOR |
fSW |
Oscillator frequency |
TPS54290 |
260 |
300 |
360 |
kHz |
TPS54291 |
520 |
600 |
720 |
|
TPS54292 |
1040 |
1200 |
1440 |
kHz |
tDEAD(1) |
Clock dead time |
|
|
140 |
|
ns |
gMTRANSCONDUCTANCE AMPLIFIER AND VOLTAGE REFERENCE (APPLIES TO BOTH CHANNELS) |
VFB |
Feedback input voltage |
0°C < TJ < 85°C |
792 |
800 |
808 |
mV |
–40ºC < TJ < 125°C |
786 |
800 |
812 |
mV |
IFB |
Feedback Input bias current |
VFB = 0.8 V |
|
5 |
50 |
nA |
gM(1) |
Transconductance |
|
200 |
325 |
450 |
µS |
ISOURCE |
Error amplifier source current capability |
VFB1 = VFB2 = 0.7 V, VCOMP = 0 V |
15 |
30 |
40 |
µA |
ISINK |
Error amplifier sink current capability |
VFB1 = VFB2 = 0.9 V, VCOMP = 2 V |
15 |
30 |
40 |
µA |
SOFT START (APPLIES TO BOTH CHANNELS) |
tSS |
Soft-start time |
TPS54290, 0 V ≤ VFB ≤ 0.8 V |
4 |
5.2 |
6 |
ms |
TPS54291 |
2 |
2.6 |
3 |
TPS54292 |
1 |
1.3 |
1.6 |
OVERCURRENT PROTECTION |
ICL1 |
Current limit CH1 |
|
1.8 |
2.2 |
2.6 |
A |
ICL2 |
Current limit CH2 |
|
3.2 |
3.8 |
4.6 |
A |
THICCUP(1) |
Hiccup timeout |
TPS54290 |
|
30 |
|
ms |
TPS54291 |
|
16 |
|
|
TPS54292 |
|
8 |
|
|
tONOC(1) |
Minimum overcurrent pulse |
|
|
150 |
200 |
ns |
BOOTSTRAP (APPLIED TO BOTH CHANNELS) |
RBOOT |
Bootstrap switch resistance |
R(BP to BOOT), I external = 10 mA |
|
33 |
|
Ω |
PGOOD |
VUV |
Feedback voltage limit for PGOOD |
|
|
660 |
730 |
mV |
VPG-HYST(1) |
PGOOD hysteresis voltage on FB |
|
|
40 |
|
mV |
OUTPUT STAGE (APPLIED TO BOTH CHANNELS) |
RDS(on1)(HS)(1) |
On-resistance of high-side FET and bondwire on CH1 |
|
|
170 |
265 |
mΩ |
RDS(on2)(HS)(1) |
On-resistance of high-side FET and bondwire on CH2 |
|
|
120 |
190 |
mΩ |
RDS(on1)(LS)(1) |
On-resistance of low-side FET and bondwire on CH1 |
|
|
120 |
190 |
mΩ |
RDS(on2)(LS)(1) |
On-resistance of low-side FET and bondwire on CH2 |
|
|
90 |
150 |
mΩ |
tON_MIN (1) |
Minimum controllable pulse width |
|
|
150 |
|
ns |
Minimum duty cycle |
|
VFB = 0.9 V |
|
|
0% |
|
tDEAD(1) |
Output driver dead time |
HDRV off to LDRV on |
|
20 |
|
ns |
LDRV off to HDRV on |
|
20 |
|
ns |
DMAX |
Maximum duty cycle |
TPS54290 |
90% |
96% |
|
|
TPS54291 |
85% |
91% |
|
|
TPS54292 |
78% |
82% |
|
|
THERMAL SHUTDOWN |
TSD(1) |
Shutdown temperature |
|
|
145 |
|
°C |
TSD_HYS(1) |
Hysteresis |
|
|
20 |
|
°C |