ZHCSJB5B September 2019 – December 2019 DRV8904-Q1 , DRV8906-Q1 , DRV8908-Q1 , DRV8910-Q1 , DRV8912-Q1
UNLESS OTHERWISE NOTED, this document contains PRODUCTION DATA.
The open-load detect (OLD) control (OLD_CTRL_3) register-3 is shown in Figure 95 and described in Table 48. This register also contains the bits to set the OCP deglitch time (OCP_DEG).
Register access type: Read/Write
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
OCP_DEG | OLD_NEG_EN | HB12_LOLD_EN | HB11_LOLD_EN | HB10_LOLD_EN | HB9_LOLD_EN | ||
R/W-0b | R/W-0b | R/W-0b | R/W-0b | R/W-0b | R/W-0b | R/W-0b | R/W-0b |
Bit | Field | Type | Default | Description |
---|---|---|---|---|
7-5 | OCP_DEG | R/W | 000b |
000b = OCP deglitch time is 10 µs 001b = OCP deglitch time is 5 µs 010b = OCP deglitch time is 2.5µs 011b = OCP deglitch time is 1 µs 100b = OCP deglitch time is 60 µs 101b = OCP deglitch time is 40 µs 110b = OCP deglitch time is 30 µs 111b = OCP deglitch time is 20 µs |
4 | OLD_NEG_EN | R/W | 0b |
0b = Negative-current OLD mode is disabled 1b = Negative-current OLD mode is enabled |
3 | HB12_LOLD_EN | R/W | 0b |
0b = Low-current OLD on half-bridge 12 is disabled 1b = Low-current OLD on half-bridge 12 is enabled |
2 | HB11_LOLD_EN | R/W | 0b |
0b = Low-current OLD on half-bridge 11 is disabled 1b = Low-current OLD on half-bridge 12 is enabled |
1 | HB10_LOLD_EN | R/W | 0b |
0b = Low-current OLD on half-bridge 10 is disabled 1b = Low-current OLD on half-bridge 12 is enabled |
0 | HB9_LOLD_EN | R/W | 0b |
0b = Low-current OLD on half-bridge 9 is disabled 1b = Low-current OLD on half-bridge 9 is enabled |