ZHCSSI3 February   2024 ADS1288

PRODUCTION DATA  

  1.   1
  2. 特性
  3. 应用
  4. 说明
  5. Pin Configuration and Functions
  6. Specifications
    1. 5.1 Absolute Maximum Ratings
    2. 5.2 ESD Ratings
    3. 5.3 Recommended Operating Conditions
    4. 5.4 Thermal Information
    5. 5.5 Electrical Characteristics
    6. 5.6 Timing Requirements: 1.65V ≤ IOVDD ≤ 1.95V and 2.7V ≤ IOVDD ≤ 3.6V
    7. 5.7 Switching Characteristics: 1.65V ≤ IOVDD ≤ 1.95V and 2.7V ≤ IOVDD ≤ 3.6V
    8. 5.8 Timing Diagrams
    9. 5.9 Typical Characteristics
  7. Parameter Measurement Information
    1. 6.1 Noise Performance
  8. Detailed Description
    1. 7.1 Overview
    2. 7.2 Functional Block Diagram
    3. 7.3 Feature Description
      1. 7.3.1 Analog Input
      2. 7.3.2 PGA and Buffer
        1. 7.3.2.1 Programmable Gain Amplifier (PGA)
        2. 7.3.2.2 Buffer Operation (PGA Bypass)
      3. 7.3.3 Voltage Reference Input
      4. 7.3.4 IOVDD Power Supply
      5. 7.3.5 Modulator
        1. 7.3.5.1 Modulator Overdrive
      6. 7.3.6 Digital Filter
        1. 7.3.6.1 Sinc Filter Section
        2. 7.3.6.2 FIR Filter Section
        3. 7.3.6.3 Group Delay and Step Response
          1. 7.3.6.3.1 Linear Phase Response
          2. 7.3.6.3.2 Minimum Phase Response
        4. 7.3.6.4 HPF Stage
      7. 7.3.7 Clock Input
      8. 7.3.8 GPIO
    4. 7.4 Device Functional Modes
      1. 7.4.1 Power-Down Mode
      2. 7.4.2 Reset
      3. 7.4.3 Synchronization
        1. 7.4.3.1 Pulse-Sync Mode
        2. 7.4.3.2 Continuous-Sync Mode
      4. 7.4.4 Sample Rate Converter
      5. 7.4.5 Offset and Gain Calibration
        1. 7.4.5.1 OFFSET Register
        2. 7.4.5.2 GAIN Register
        3. 7.4.5.3 Calibration Procedure
    5. 7.5 Programming
      1. 7.5.1 Serial Interface
        1. 7.5.1.1 Chip Select (CS)
        2. 7.5.1.2 Serial Clock (SCLK)
        3. 7.5.1.3 Data Input (DIN)
        4. 7.5.1.4 Data Output (DOUT)
        5. 7.5.1.5 Data Ready (DRDY)
      2. 7.5.2 Conversion Data Format
      3. 7.5.3 Commands
        1. 7.5.3.1  Single Byte Command
        2. 7.5.3.2  WAKEUP: Wake Command
        3. 7.5.3.3  STANDBY: Software Power-Down Command
        4. 7.5.3.4  SYNC: Synchronize Command
        5. 7.5.3.5  RESET: Reset Command
        6. 7.5.3.6  Read Data Direct
        7. 7.5.3.7  RDATA: Read Conversion Data Command
        8. 7.5.3.8  RREG: Read Register Command
        9. 7.5.3.9  WREG: Write Register Command
        10. 7.5.3.10 OFSCAL: Offset Calibration Command
        11. 7.5.3.11 GANCAL: Gain Calibration Command
  9. Register Map
    1. 8.1 Register Descriptions
      1. 8.1.1 ID/SYNC: Device ID, SYNC Register (Address = 00h) [Reset = xxxx0010b]
      2. 8.1.2 CONFIG0: Configuration Register 0 (Address = 01h) [Reset = 92h]
      3. 8.1.3 CONFIG1: Configuration Register 1 (Address = 02h) [Reset = 10h]
      4. 8.1.4 HPF0, HPF1: High-Pass Filter Registers (Address = 03h, 04h) [Reset = 32h, 03h]
      5. 8.1.5 OFFSET0, OFFSET1, OFFSET2: Offset Calibration Registers (Address = 05h, 06h, 07h) [Reset = 00h, 00h, 00h]
      6. 8.1.6 GAIN0, GAIN1, GAIN2: Gain Calibration Registers (Address = 08h, 09h, 0Ah) [Reset = 00h, 00h, 40h]
      7. 8.1.7 GPIO: Digital Input/Output Register (Address = 0Bh) [Reset = 000xx000b]
      8. 8.1.8 SRC0, SRC1: Sample Rate Converter Registers (Address = 0Ch, 0Dh) [Reset = 00h, 80h]
  10. Application and Implementation
    1. 9.1 Application Information
    2. 9.2 Typical Application
      1. 9.2.1 Design Requirements
      2. 9.2.2 Detailed Design Procedure
      3. 9.2.3 Application Curves
    3. 9.3 Power Supply Recommendations
      1. 9.3.1 Analog Power Supplies
      2. 9.3.2 Digital Power Supply
      3. 9.3.3 Grounds
      4. 9.3.4 Thermal Pad
    4. 9.4 Layout
      1. 9.4.1 Layout Guidelines
      2. 9.4.2 Layout Example
  11. 10Device and Documentation Support
    1. 10.1 接收文档更新通知
    2. 10.2 支持资源
    3. 10.3 Trademarks
    4. 10.4 静电放电警告
    5. 10.5 术语表
  12. 11Revision History
  13. 12Mechanical, Packaging, and Orderable Information

封装选项

机械数据 (封装 | 引脚)
散热焊盘机械数据 (封装 | 引脚)
订购信息

Typical Characteristics

at TA = 25°C, AVDD1 = 5V, AVSS = 0V, AVDD2 = 2.5V, IOVDD = 1.8V, fCLK = 4.096MHz, VREFP = 2.5V, VREFN = 0V, PGA gain = 1, RS = 0Ω, VCM = 2.5V, and fDATA = 500SPS (unless otherwise noted)

GUID-20230724-SS0I-5NVW-MGB9-MBJBLMHJ3NGS-low.svg
Buffer mode
Figure 5-9 Shorted Input FFT
GUID-20230721-SS0I-PRGK-TBDW-TW77NBBQTSVX-low.svg
PGA gain = 16
Figure 5-11 Shorted Input FFT
GUID-20230721-SS0I-MZ55-SH8F-ZPCMQZGQDV3V-low.svg
PGA gain = 16
 
Figure 5-13 Full-Scale Input FFT
GUID-20231106-SS0I-56RW-058V-CZ7ZDKDMZ40T-low.svg
 
Figure 5-15 Dynamic Range vs PGA Gain
GUID-20221017-SS0I-PGBV-H0SS-N1TF7HD1HVNM-low.svg
30 units
Figure 5-17 Offset Drift Distribution
GUID-20221015-SS0I-0RVV-WMPQ-M1N6SDXQTTQZ-low.svg
30 units
Figure 5-19 Gain Error Distribution
GUID-20221015-SS0I-SL7Z-JNQB-MB8ZGXQHJDFG-low.svg
30 units
Figure 5-21 Gain Drift Distribution
GUID-20230717-SS0I-3FN2-RTKH-NL8JNS1GH7WX-low.svg
AVDD1 = 3.3V, fIN = 31.25Hz, VIN = –0.5dBFS
Figure 5-23 THD vs PGA Gain
GUID-20230712-SS0I-2XVR-VNJJ-SXMKQ1DG2D3Q-low.svg
fIN = 31.25Hz, VIN = –0.5dBFS
Figure 5-25 THD vs Source Impedance
GUID-20231115-SS0I-R7NN-TZRV-KJ1FTCF4F3LG-low.svg
 
Figure 5-27 PGA Input Current vs Input Voltage
GUID-20230711-SS0I-HFMD-39KD-94GTPK66V29H-low.svg
 
Figure 5-29 Reference Input Current vs Temperature
GUID-20221026-SS0I-1MP3-MCKZ-BWXQP9JNZ4N1-low.svg
 
Figure 5-31 CMRR vs Common-Mode Input Frequency
GUID-20230711-SS0I-HT9M-VNSK-SF0N3PMLXHSW-low.svg
 
Figure 5-33 Power-Supply Current vs Temperature
GUID-20230711-SS0I-SLQZ-GSPM-58NNRW8QBLBR-low.svg
 
Figure 5-35 IOVDD Current vs Data Rate
GUID-20230721-SS0I-ZTVP-WWSQ-RQFNXDCZRB77-low.svg
PGA gain = 2
Figure 5-10 Shorted Input FFT
GUID-20230721-SS0I-56XT-HX1L-DS88GW91F2NN-low.svg
PGA gain = 2
Figure 5-12 Full-Scale Input FFT
GUID-20230726-SS0I-P9NP-PH5W-2QCHRP7VJ9ZK-low.svg
AIN2: 31.25Hz, –0.5dBFS signal, AIN1: input shorted measured channel
Figure 5-14 Channel Crosstalk
GUID-20221017-SS0I-P3X8-VBN3-CWRKGRP9QDCV-low.svg
30 units
Figure 5-16 Offset Error Distribution
GUID-20221015-SS0I-BJPN-RS8M-RGJQF4LWTXTR-low.svg
30 units
Figure 5-18 Gain Error Distribution
GUID-20221015-SS0I-HLFJ-2FGS-25BXHG1Q9GQW-low.svg
30 units
Figure 5-20 Gain Drift Distribution
GUID-20221020-SS0I-FQLV-BK3K-HQLV9LKZWM6M-low.svg
30 units
Figure 5-22 Gain Match Distribution
GUID-20221026-SS0I-XPZP-LXRV-FQBCHWG6RL8S-low.svg
fIN = 31.25Hz, VIN = –0.5dBFS
Figure 5-24 THD vs Input Frequency
GUID-20221114-SS0I-DXHW-SX0N-DG35LMHDJXLW-low.svg
 
Figure 5-26 PGA Input Current Noise Distribution
GUID-20231115-SS0I-HDKL-63GL-VFWBR0BPCKBQ-low.svg
 
Figure 5-28 Buffer Input Current vs Input Voltage
GUID-20230711-SS0I-NRDJ-LXV6-JP50CGDNSD6F-low.svg
30 units
Figure 5-30 Reference Input Current Distribution
GUID-20230711-SS0I-5NGG-ZQCK-3PFMFV4MRMCB-low.svg
30 units
Figure 5-32 Power-Supply Current Distribution
GUID-20230711-SS0I-2G0P-TXCV-HBSJTLKC29XQ-low.svg
 
Figure 5-34 PSRR vs Power-Supply Frequency