# TMS470R1x Inter-Integrated Circuit (I2C) Reference Guide Literature Number: SPNU223C February 2005 #### IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and application s using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Resale of TI products or services with statements different form or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Following are URLs where you can obtain information on other Texas Instruments products and application solutions: # Products Amplifiers Data Converters DSP Interface Logic Power Mgmt Microcontrollers amplifier.ti.com dataconverter.ti.com dsp.ti.com interface.ti.com logic.ti.com power.ti.com microcontroller.ti.com #### **Applications** Audio Automotive Broadband Digital Control Military Optical Networking Security Telephony Video & Imaging Wireless www.ti.com/audio www.ti.com/automotive www.ti.com/broadband www.ti.com/digitalcontrol www.ti.com/military www.ti.com/opticalnetwork www.ti.com/security www.ti.com/telephony www.ti.com/video www.ti.com/wireless Mailing Address: Texas Instruments Post Office Box 655303 Dallas, Texas 75265 #### **REVISION HISTORY** | REVISION | DATE | NOTES | |----------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | С | 12/04 | Updates: Throughout: updated operating frequency, clarified interrupt information, noted DIN/DOUT duplicate register function, and fixed bit descriptions for the second pair of DIN/DOUT registers. page 6: changed reference to "specific data sheet" for module clock frequency to specific values. page 20: Clarified when a new interrupt will be generated. page 20: Updated TXRDY interrupt description. page 21: Added description of how RXRDY and TXRDY bits are handled by a DMA access. page 30: Corrected RXRDY and TXRDY bit descriptions. | | | | page 35: Corrected CNT bit description. page 39: Corrected nIRS bit description. page 45: Corrected INTCODE bit description. page 57: Clarified register description. | | В | 11/03 | Updates: Throughout, nine internal registers added to support new features of the I2C module page 6, section on clock generation added page 15, section on NACK bit generation added page 21, SCD and AAS interrupt requests added page 22, information on interrupt requests added | | А | 9/02 | Converted to a stand-alone book | | * | 2/02 | Initial version | # **Contents** | 1 | Over | view | | |---|-------|------------------------------------------|-----| | | 1.1 | Introduction to the I2C Module | | | | 1.2 | Functional Overview | . 3 | | | 1.3 | Clock Generation | . 5 | | 2 | I2C F | Register Overview | . 8 | | 3 | I2C N | Module Operation | 10 | | | 3.1 | Input and Output Voltage Levels | 10 | | | 3.2 | I2C Module Reset Conditions | 10 | | | 3.3 | I2C Module Data Validity | 10 | | | 3.4 | I2C Module Start and Stop Conditions | 10 | | | 3.5 | Serial Data Formats | 11 | | | | 3.5.1 7-Bit Addressing Format | 12 | | | | 3.5.2 10-Bit Addressing Format | 12 | | | | 3.5.3 Using the Repeated START Condition | 13 | | | | 3.5.4 Free Data Format | 13 | | | 3.6 | NACK Bit Generation | 14 | | 4 | I2C C | Operation Modes | | | | 4.1 | Master Transmitter Mode | 15 | | | 4.2 | Master Receiver Mode | | | | 4.3 | Slave Transmitter Mode | | | | 4.4 | Slave Receiver Mode | 16 | | | 4.5 | Low Power Mode | | | | 4.6 | Free Run Mode | 16 | | 5 | I2C N | Module Integrity | | | | 5.1 | Arbitration | | | | 5.2 | I2C Clock Generation and Synchronization | | | | 5.3 | Prescaler | | | | 5.4 | Noise Filter | | | 6 | Oper | ational Information | | | | 6.1 | I2C Module Interrupts | | | | | 6.1.1 I2C Interrupt Requests | | | | 6.2 | DMA Controller Events | | | | 6.3 | I2C Enable/Disable | | | | 6.4 | General Purpose I/O | 22 | | 7 | I2C In | ternal Registers | . 23 | |---|--------------|-----------------------------------------------------------------------|------| | | 7.1 | I2C Own Address Manager (I2COAR) | | | | 7.2 | I2C Interrupt Mask Register (I2CIMR) | . 26 | | | 7.3 | I2C Status Register (I2CSR) | | | | 7.4 | I2C Clock Divider Low Register (I2CCKL) | | | | 7.5 | I2C Clock Control High Register (I2CCKH) | | | | 7.6 | I2C Data Count Register (I2CCNT) | | | | 7.7 | I2C Data Receive Register (I2CDRR) | | | | 7.8 | I2C Slave Address Register (I2CSAR) | | | | 7.9 | I2C Data Transmit Register (I2CDXR) | | | | 7.10 | I2C Mode Register (I2CMDR) | | | | 7.11 | I2C Interrupt Vector Register (I2CIVR) | | | | 7.12 | I2C Extended Mode Register (I2CEMDR) | | | | 7.13 | I2C Prescale Register (I2CPSC) | | | | 7.14 | I2C Data Direction Register (I2CDIR) | | | | 7.15 | I2C Data Output Register (I2CDOUT) | | | | 7.16 | I2C Data Input Register (I2CDIN) | | | | 7.17 | I2C Pin Function Register (I2CPFNC) | | | | 7.18<br>7.19 | I2C Pin Direction Register (I2CPDIR) | | | | 7.19<br>7.20 | I2C Data In Register (I2CDIN) I2C Data Out Register (I2CDOUT) | | | | 7.20<br>7.21 | I2C Data Set Register (I2CDSET) | | | | 7.21<br>7.22 | I2C Data Set Register (I2CDSET) | | | | 7.22 | I2C Peripheral ID Register 1 (I2CPID1) | | | | 7.23 | I2C Peripheral ID Register 2 (I2CPID2) | | # **Figures** | 1 | Multiple I2C Modules Connection Diagram | 3 | |----|----------------------------------------------------------------|------| | 2 | Simple I2C Block Diagram | | | 3 | Clocking Diagram for the I2C Module | 6 | | 4 | Bit Transfer on the I2C Bus | . 10 | | 5 | I2C Module START and STOP Conditions | . 11 | | 6 | I2C Module Data Transfer | . 11 | | 7 | I2C Module 7-Bit Addressing Format | . 13 | | 8 | I2C Module 10-bit Addressing Format | . 13 | | 9 | I2C Module 7-Bit Addressing Format with Repeated START | . 13 | | 10 | I2C Module in Free Data Format | . 14 | | 11 | Arbitration Procedure Between Two Master Transmitters | . 17 | | 12 | Synchronization of Two I2C Clock Generators During Arbitration | . 18 | | 13 | I2C Own Address Manager Register (I2COAR) | . 25 | | 14 | I2C Interrupt Mask Register (I2CIMR) | . 26 | | 15 | I2C Status Register (I2CSR) | . 28 | | 16 | I2C Clock Divider Low Register (I2CCKL) | . 33 | | 17 | I2C Clock Control High Register (I2CCKH) | . 34 | | 18 | I2C Data Count Register (I2CCNT) | . 35 | | 19 | I2C Data Receive Register (I2CDRR) | . 36 | | 20 | I2C Slave Address Register (I2CSAR) | | | 21 | I2C Data Transmit Register (I2CDXR) | . 38 | | 22 | I2C Mode Register (I2CMDR) | | | 23 | I2C Interrupt Vector Register (I2CIVR) | . 45 | | 24 | I2C Extended Mode Register (I2CEMDR) | . 47 | | 25 | I2C Prescale Register (I2CPSC) | | | 26 | I2C Data Direction Register (I2CDIR) | . 49 | | 27 | I2C Data Output Register (I2CDOUT) | | | 28 | I2C Data Input Register (I2CDIN) | | | 29 | I2C Pin Function Register (I2CPFNC) | | | 30 | I2C Pin Direction Register (I2CPDIR) | . 54 | | 31 | I2C Data In Register (I2CDIN) | 55 | |----|----------------------------------------|----| | 32 | I2C Data Out Register (I2CDOUT) | 56 | | 33 | I2C Data Set Register (I2CDSET) | 57 | | 34 | I2C Data Clear Register (I2CDCLR) | 58 | | 35 | I2C Peripheral ID Register 1 (I2CPID1) | 59 | | 36 | I2C Peripheral ID Register 2 (I2CPID2) | 60 | # **Tables** | 1 | I2C Internal Registers | |----|-------------------------------------------------------------| | 2 | Ways to Generate a NACK Bit | | 3 | Interrupt Request Sources in the I2C Module | | 4 | I2C Control Register File Used With the TMS470 CPU | | 5 | 2C Own Address Manager Register (I2COAR) Field Descriptions | | 6 | Correct Mode for Bits OA.9:0 | | 7 | I2C Interrupt Mask Register (I2CIMR) Field Descriptions | | 8 | I2C Status Register (I2CSR) Field Descriptions | | 9 | I2C Clock Divider Low Register (I2CCKL) Field Descriptions | | 10 | I2C Clock Control High Register (I2CCKH) Field Descriptions | | 11 | I2C Data Count Register (I2CCNT) Field Descriptions | | 12 | I2C Data Receive Register (I2CDRR) Field Descriptions | | 13 | I2C Slave Address Register (I2CSAR) Field Descriptions | | 14 | Correct Modes for Bits SA[9:0] | | 15 | I2C Data Transmit Register (I2CDXR) Field Descriptions | | 16 | I2C Mode Register (I2CMDR) Field Descriptions | | 17 | I2C Module Condition, Bus Activity and Mode | | 18 | I2C Module Operating Modes | | 19 | Number of Bits Sent on Bus | | 20 | I2C Interrupt Vector Register (I2CIVR) Field Descriptions | | 21 | Interrupt Codes for INTCODE Bit | | 22 | I2C Extended Mode Register (I2CEMDR) Field Descriptions | | 23 | I2C Prescale Register (I2CPSC) Field Descriptions | | 24 | I2C Data Direction Register (I2CDIR) Field Descriptions | | 25 | I2C Data Output Register (I2CDOUT) Field Descriptions | | 26 | I2C Data Input Register (I2CDIN) Field Descriptions | | 27 | I2C Pin Function Register (I2CPFNC) Field Descriptions | | 28 | I2C Pin Direction Register (I2CPDIR) Field Descriptions | | 29 | I2C Data In Register (I2CDIN) Field Descriptions | | 30 | I2C Data Out Register (I2CDOUT) Field Descriptions | | 31 | I2C Data Set Register (I2CDSET) Field Descriptions | . 57 | |----|-----------------------------------------------------------|------| | 32 | I2C Data Clear Register (I2CDCLR) Field Descriptions | . 58 | | 33 | I2C Peripheral ID Register 1 (I2CPID1) Field Descriptions | . 59 | | 34 | I2C Peripheral ID Register 2 (I2CPID2) Field Descriptions | . 60 | # **Inter-Integrated Circuit (I2C)** The inter-integrated circuit (I2C or $I^2C$ ) module is a multi-master communication module providing an interface between the Texas Instruments (TI) TMS470 microcontroller and devices compliant with Philips Semiconductor $I^2C$ -bus specification version 2.1 and connected by an $I^2C$ -bus. Components connected externally are capable of transmitting/receiving 1 to 8 bits to/from the TI TMS470 microcontroller. This module will support any slave or master $I^2C$ compatible device. | Topic | | Pa | age | |-------|-------------------------|----|-----| | 1 | Overview | | . 2 | | 2 | I2C Register Overview | | . 8 | | 3 | I2C Module Operation | | 10 | | 4 | I2C Operation Modes | | 15 | | 5 | I2C Module Integrity | | 17 | | 6 | Operational Information | | 20 | | 7 | I2C Internal Registers | | 23 | | | | | | #### 1 Overview The I2C module is designed to comply with the Philips I2C bus specification, v2.1 (The I<sup>2</sup>C Specification, Philips document number 9398 393 40011). The I2C has the following features: ■ Two external device pins ■ SDA (serial data pin) ■ SCL (serial clock pin) □ Bit/Byte format transfer ☐ 7-bit and 10-bit device addressing modes □ General call START byte ☐ Free data format ■ Multi-master transmitter/ slave receiver modes ☐ Multi-master receiver/ slave transmitter mode ☐ Supports transfer rates of 100 kbps and 400 kbps (Phillips fast-mode rate) ☐ Two DMA events (read and write) ☐ One read/write and one illegal operation interrupt that can be used by the CPU. ☐ Operates with TMS470 core frequency from 6.7 MHz up ☐ Operates with module frequency between 6.7 MHz to 13.3 MHz Module enable/disable capability Note: This I2C module does not support: ☐ High-speed (HS) mode C-bus compatibility mode #### 1.1 Introduction to the I2C Module The I2C module supports any slave or master I2C-compatible device. Figure 1 shows an example of multiple I2C serial ports connected for a two-way transfer from one device to another devices. Figure 1. Multiple I2C Modules Connection Diagram #### 1.2 Functional Overview The I2C module is a serial bus that supports multiple master devices. In multimaster mode, one or more devices can be connected to the same bus and are capable of controlling the bus. Each I2C device on the bus is recognized by a unique address and can operate as either a transmitter or a receiver, depending on the function of the device. In addition to being a transmitter or receiver, a device connected to the I2C bus can also be considered as a master or a slave when performing data transfers. Note that a master device is the device that initiates the data transfer on a bus and generates the clock signal that permits the transfer. During the transmission, any device addressed by the master is considered the slave. Data is communicated to devices interfacing to the I2C module using the serial data pin (SDA) and the serial clock pin (SCL), shown in Figure 2. These two wires carry information between the TMS470 device and the other devices connected to the I2C bus. Both SDA and SCL pins on the TMS470 device are bidirectional. They must be connected to a positive supply voltage through a pull-up resistor. When the bus is free, both pins are high. The driver of these two pins has an open-drain configuration to perform the wired-AND function. | The I2C module consists of the following primary blocks: | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ☐ A serial Interface: one data pin (SDA) and one clock pin (SCL) | | ☐ The TMS470 register interface | | Data registers to temporarily hold received data and transmitted data<br>traveling between the SDA pin and the CPU or the DMA | | ■ Control and status registers | | ☐ A prescaler to divide down the input clock that is driven to the I2C module | | □ A peripheral bus interface to enable the CPU and DMA to access the I2C module registers | | □ An arbitrator to handle arbitration between the I2C module (when configures as a master) and another master. | | ☐ The interrupt generation logic (interrupt can be sent to the CPU) | | □ A clock synchronizer that synchronizes the I2C input clock (from the<br>system module) and the clock on the SCL pin, and it synchronizes data<br>transfers with masters of different clock speeds. | | ☐ A noise filter on each of the two serial pins. | | □ DMA event generation logic that synchronizes data reception and data transmission in the I2C module for DMA transmission. | | In Figure 2, the CPLL or the DMA writes data for transmission to I2CDXR and | In Figure 2, the CPU or the DMA writes data for transmission to I2CDXR and reads received data from I2CDRR. When the I2C module is configured as a transmitter, data written to I2CDXR is copied to I2CXSR and shifted out one bit at a time. When the I2C module is configured as a receiver, received data is shifted into I2CRSR and then copied to I2CDRR. Figure 2. Simple I2C Block Diagram #### 1.3 Clock Generation As shown in Figure 3, the TMS470 clock generator receives a signal from an external clock source and produces an I2C input clock with a programmed frequency. The I2C input clock can be equivalent to the CPU clock or it can be equivalent to the peripheral interface (ICLK) clock divided by an integer, depending on the capabilities of the particular TMS470 device. The clock is then divided twice more inside the I2C module to produce the module clock and the master clock. Figure 3. Clocking Diagram for the I2C Module The module clock determines the frequency at which the I2C module operates. A programmable prescaler in the I2C module divides down the input clock to produce the module clock. To specify the divide-down value, initialize the I2CPSC field of the prescaler register, I2CPSC. The resulting frequency is $$ModuleClockFrequency = \frac{I2CInputClockFrequency}{(I2CPSC+1)}$$ (EQ 1) The module clock frequency must be between 6.7MHz and 13.3MHz. The prescaler can only be initialized while the I2C module is in the reset state (IRS = 0 in I2CMDR). The prescaled frequency takes effect only when IRS is changed to 1. Changing the I2CPSC value while IRS = 1 has no effect. The master clock appears on the SCL pin when the I2C module is configured to be a master on the I2C bus. This clock controls the timing of the communication between the I2C module and a slave. As shown in Figure 3, a second clock divider in the I2C module divides down the module clock to produce the master clock. The clock divider uses the I2CCKL to divide down the low portion of the module clock signal and uses the I2CKH to divide down the high portion of the module clock signal. ## The resulting frequency is $$MasterClockFrequency = \frac{ModuleClockFrequency}{(I2CCKL+d) + (I2CCKH+d)}$$ (EQ 2) $$MasterClockFrequency = \frac{I2CInputClockFrequency}{(I2CPSC+1)((I2CCKL+d)+(I2CCKH+d))} \ \ (EQ\ 3)$$ where *d* depends on the value of I2CPSC: | I2CPSC | d | |----------------|---| | 0 | 7 | | 1 | 6 | | Greater than 1 | 5 | # 2 I2C Register Overview A general representation of the I2C internal registers is shown in Table 1. The upper word (upper 16 bits) of the below registers are all read as zeros. Writes have no effect on these bits. For a more detailed description of the individual bits, see section 7. Table 1. I2C Internal Registers | Address<br>Offset (1) | Mnemonic | Name | Description | Page | |-----------------------|----------|--------------------------------------------|------------------------------------------------------------------|------| | 0x00 | I2COAR | I2C Own Address register | Contains the master address. | 25 | | 0x04 | I2CIMR | I2C Interrupt<br>Mask/Status Reg-<br>ister | Contains bits to enable/disable the interrupts. | 26 | | 0x08 | I2CISR | I2C Interrupt Sta-<br>tus Register | Contains the interrupts flags and status of the I2C status bits. | 28 | | 0x0C | I2CCKL | I2C Clock Divider<br>Low Register | Sets the low time of the I2C clock. | 33 | | 0x10 | I2CCKH | I2C Clock Divider<br>High Register | Sets the high time of the I2C clock. | 34 | | 0x14 | I2CCNT | I2C Data Count<br>Register | Generates the stop condition to terminate transmission. | 35 | | 0x18 | I2CDRR | I2C Data Receive<br>Register | Contains the received data. | 36 | | 0x1C | I2CSAR | I2C Slave Address<br>Register | Specifies the address of the communicating slave device. | 37 | | 0x20 | I2CDXR | I2C Data Transmit<br>Register | Contains the data to be transmitted. | 38 | | 0x24 | I2CMDR | I2C Mode Register | Contains the control bits. | 39 | | 0x28 | I2CIVR | I2C Interrupt Vector Register | Determines which interrupt occurred. | 45 | <sup>1</sup> The actual address of these registers is device- and CPU-specific. See the specific device data sheet to verify the I2C register addresses. 12C Internal Registers (continued) Table 1. | Address<br>Offset (1) | Mnemonic | Name | Description | Page | |-----------------------|----------|---------------------------------|----------------------------------------------------------------------------------------------------|------| | 0x2C | I2CEMR | I2C Extended<br>Mode Register | Establishes compatibility between previously released versions of the module. ‡ | 47 | | 0x30 | I2CPSC | I2C Prescale Register | Used to divide down the system clocks. | 48 | | 0x34 | I2CDIR | I2C Data Direction<br>Register | Controls the direction of data, the functionality and the DMA capability on the I/O pin | 49 | | 0x38 | I2CDOUT | I2C Data Out Register | Specifies value output to pins | 51 | | 0x3C | I2CDIN | I2C Data Input<br>Register | Reflects current value on input pins | 52 | | 0x40 | RESERVED | | | | | 0x44 | RESERVED | | | | | 0x48 | I2CPFNC | I2C Function Register | Configures pins as general purpose I/O or I2C pin. (2) | 53 | | 0x4C | I2CPDIR | I2CPin Direction<br>Register | Configures pin direction for general purpose I/O. <sup>(2)</sup> | 54 | | 0x50 | I2CDIN | I2C Data Input<br>Register | Reflects the logical value present on the pin. (2) | 55 | | 0x54 | I2CDOUT | I2C Data Output<br>Register | Values are driven onto the general purpose I/O when they are configured as outputs. <sup>(2)</sup> | 56 | | 0x58 | I2CDSET | I2C Data Set Register | Alias of I2CDOUT. Allows writing specified bits to 1 without affecting other bits. <sup>(2)</sup> | 57 | | 0x5C | I2CDCLR | I2C Data Clear<br>Register | Alias of I2CDOUT. Allows writing specified bits to0 without affecting other bits. <sup>(2)</sup> | 58 | | 0x60 | RESERVED | | | | | 0x64 | I2CPID1 | I2C Peripheral ID<br>Register 1 | Identifies the revision level and class of the I2C.(2) | 59 | | 0x68 | I2CPID2 | I2C Peripheral ID<br>Register 1 | Identifies the type of peripheral. <sup>(2)</sup> | 60 | The actual address of these registers is device- and CPU-specific. See the specific device data sheet to verify the I2C register addresses. These registers are valid for version 2.x and beyond. # 3 I2C Module Operation ## 3.1 Input and Output Voltage Levels One clock pulse is generated by the master device for each data bit transferred. Because of a variety of different technology devices that can be connected to the I2C-bus, the levels of logic 0 (low) and logic 1 (high) are not fixed and depend on the associated level of $V_{DDIO}$ . For detail, see the device specific data sheet. # 3.2 I2C Module Reset Conditions The I2C module can be reset in the following two ways: - ☐ Through the internal global peripheral reset. - ☐ By clearing the IRS bit in the I2C mode register (I2CMDR). When the system peripheral reset is removed, the IRS bit is cleared to 0, keeping the I2C module in reset. ## 3.3 I2C Module Data Validity The data on SDA must be stable during the high period of the clock. See Figure 4. The high and low state of the data line, SDA, can only change when the clock signal is low. Figure 4. Bit Transfer on the I2C Bus # 3.4 I2C Module Start and Stop Conditions START and STOP conditions are generated by a master I2C module. □ START condition is defined as a high-to-low transition on the SDA line while SCL is high. A master drives this condition to indicate the start of data transfer. The bus busy bit (BB) in I2CSR is set to 1 (the I2C bus is considered to be busy). □ STOP condition is defined as a low-to-high transition on the SDA line while SCL is high. A master drives this condition to indicate the end of data transfer. BB is I2CSR is cleared to 0 (the I2C bus is considered to be free some time after the STOP condition). Figure 5. I2C Module START and STOP Conditions For the I2C module to start a data transfer with a START condition, the master mode bit (MST) and the START condition bit (STT) in the I2CMDR must both be set to 1. For the I2C module to end a data transfer with a STOP condition, the STOP condition bit (STP) must be set to 1. When the BB bit is set to 1 and the STT bit is set to 1, a repeated START condition is generated. #### 3.5 Serial Data Formats The I2C module operates in data byte format, and supports 1- to 8-bit data values. Each byte put on the SDA line equates to 8 pulses on the SCL line. The number of bytes that can be transmitted or received is unrestricted. The data is transferred with the most significant bit (MSB) first (Figure 6). The I2C module does not support endian systems. Figure 6. I2C Module Data Transfer The first byte after a START condition (S) always consists of 8 bits that comprise either a 7-bit address plus the $R/\overline{W}$ bit, or 8 data bits. The eighth bit, R/W, in the first byte determines the direction of the data. When the $R/\overline{W}$ bit is 0, the master writes (transmits) data to a selected slave device; when the $R/\overline{W}$ bit is 1, the master reads (receives) data from the slave device. In the | acknowledge mode, an extra bit dedicated for the acknowledgement (ACK) bit, is inserted after each byte. | |----------------------------------------------------------------------------------------------------------| | The I2C module supports the following formats: | | ☐ 7-bit addressing format (Figure 7) | | ☐ 10-bit addressing format (Figure 8) | | ☐ 7-bit/10-bit addressing format with repeated START condition (Figure 9) | # 3.5.1 7-Bit Addressing Format In the 7-bit addressing format (Figure 7), the first byte after the START condition consists of a 7-bit slave address bit (MSB) followed by the $R/\overline{W}$ bit (LSB). The $R/\overline{W}$ bit determines the direction of the data transfer: $\square$ R/ $\overline{W}$ = 0: The master writes (transmits) data to the addressed slave. $\square$ R/W = 1: The master reads (receives) data from the slave. ☐ Free-data format (Figure 10) An extra clock cycle dedicated for acknowledgement (ACK) is inserted after each byte. If the ACK is inserted by the slave after the first byte from the master, it is followed by n bits of data from the transmitter (master or slave, depending on the $R/\overline{W}$ bit). n is a number from 1 to 8 determined by the bit count (BC) field of I2CMDR. After the data bits have been transferred, the receiver inserts an ACK bit. To select the 7-bit addressing format, write 0 to the expanded address enable (XA) bit of I2CMDR and make sure the free data format mode is off (FDF = 0) in I2CMDR. #### 3.5.2 10-Bit Addressing Format The 10-bit addressing format is similar to the 7-bit addressing format, but the master sends the slave address in two separate byte transfers. In the 10-bit addressing format (Figure 8), the first byte is 11110b, the two MSBs of the 10-bit slave address, and the $R/\overline{W}$ bit. In the acknowledge mode, the ACK bit is inserted after each byte. The second byte is the remaining 8 bits of the 10-bit slave address. The slave must send an acknowledgement after each of the two byte transfers. Once the master has written the second byte to the slave, the master can either write data or use repeated START condition to change the data direction. To select the 10-bit addressing format, write 1 to the expanded address enable (XA) bit of I2CMDR and make sure the free data format mode is off (FDF = 0 in I2CMDR). #### 3.5.3 Using the Repeated START Condition At the end of each byte, the master can drive another START condition (Figure 9). Using this capability, a master can transmit/receive any number of data bytes before generating a STOP condition. The length of a data byte can be from 1 to 8 bits. The repeated START condition can be used with the 7-bit addressing, 10-bit addressing or the free data formats. #### 3.5.4 Free Data Format In this format (Figure 10), the first byte after a START condition is a data byte. The ACK bit is inserted after each byte, followed by another 8 bits of data. No address or data direction bit is sent. Therefore, the transmitter and receiver must both support the free data format. The direction of data transmission (transmit or receive) remains constant throughout the transfer. To select the free data format, write 1 to the free data format (FDF) bit of the I2CMDR. The free data format is not supported in the digital loop back mode. Figure 7. I2C Module 7-Bit Addressing Format Figure 8. I2C Module 10-bit Addressing Format Figure 9. I2C Module 7-Bit Addressing Format with Repeated START Figure 10. I2C Module in Free Data Format # 3.6 NACK Bit Generation When the I2C module is a receiver (master or slave), it can acknowledge or ignore bits sent by the transmitter. To ignore any new bits, the I2C module must send a no-acknowledge (NACK) bit during the acknowledge cycle on the bus. Table 2 summarizes the various ways a NACK can be generated. Table 2. Ways to Generate a NACK Bit | I2C Module Condition | Basic NACK Bit Generation Options | Additional Option <sup>(1)</sup> | | | |--------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|--|--| | Slave Receiver Mode | <ul> <li>□ Disable data transfers (STT = 0)</li> <li>□ Allow an overrun condition (RSFULL = 1)</li> <li>□ Reset the module (IRS = 0)</li> </ul> | Set the NACKMOD bit before the rising edge of the last data bit you intend to receive. | | | | Master Receiver Mode and<br>Repeat Mode (RM = 1) | ☐ Generate a STOP condition (STP = 1)☐ Reset the module (IRS = 0) | Set the NACKMOD bit before the rising edge of the last data bit you intend to receive. | | | | Master Receiver Mode with Non-<br>Repeat Mode (RM = 0) | <ul> <li>If STP = 1, allow the internal data counter to count down to 0 and thus force a STOP condition.</li> <li>If STP = 0, make STP = 1 to generate a STOP condition.</li> <li>Reset the module (IRS = 0)</li> </ul> | Set the NACKMOD bit before the | | | <sup>1</sup> Unsupported on versions released before 2.x. # 4 I2C Operation Modes #### 4.1 Master Transmitter Mode All masters begin in this mode. The I2C module is a master and transmits control information and data to a slave. In this mode, data assembled in any of the addressing formats shown in Figure 7, Figure 8, or Figure 9 is shifted out onto the SDA pin and synchronized with the self-generated clock pulses on the SCL pin. The clock pulses are inhibited and the SCL pin is held low when the TMS470 intervenes (XSMT = 0) after a byte has been transmitted. #### Note: If the I2C is configured for two simultaneous master transmissions, wait until the MST and BB have been reset before performing the second master transmission. Failure to wait for the MST and BB to reset will prevent the start condition on the second transfer from being issued and the bus BB will not be set. Typically the end of the first transfer is handled by polling BB. However, the MST bit is not reset at the same instant as the BB bit. As a result, when the second master transmission is initiated before the resetting of the MST, the MST bit for the second transfer is reset. This prevents the I2C from recognizing itself as the master, thus failing to occupy the bus. #### 4.2 Master Receiver Mode In this mode, the I2C module is a master and receives data from a slave. This mode can only be entered from the master transmitter mode (the I2C module must first transmit a command to the slave). In any of the addressing formats shown in Figure 7, Figure 8, or Figure 9, the master receiver mode is entered after the slave address byte and the $R/\overline{W}$ bit have been transmitted (if the $R/\overline{W}$ bit is 1). Serial data bits received on the SDA pin are shifted in with the self-generated clock pulses on the SCL pin. The clock pulses are inhibited and SCL is held low when the intervention of the TMS470 is required (RSFULL = 1) after a byte has been received. At the end of the transfer, the master-receiver signals the end of data to the slave-transmitter by not generating an acknowledge on the last byte that was clocked out of the slave. The slave-transmitter then releases the data line allowing the master-receiver to generate a STOP condition or a repeated START condition. #### 4.3 Slave Transmitter Mode In this mode, the I2C module is a slave and transmits data to a master. This mode can only be entered from the slave receiver mode (The I2C module must first receive a command from the master). In any of the addressing formats shown in Figure 7, Figure 8, or Figure 9, the slave transmitter mode is entered if the slave address byte is the same as its own address and the R/ $\overline{\rm W}$ bit has been transmitted (if the R/ $\overline{\rm W}$ bit is set to 1). The slave transmitter shifts the serial data out on the SDA pin with the clock pulses that are generated by the master device. The slave device does not generate the clock, but the SCL pin is held low when the TMS470 intervenes ( $\overline{\rm XSMT}=0$ ) after a byte has been transmitted. #### 4.4 Slave Receiver Mode In this mode, the I2C module is a slave and receives data from a master. All slaves begin in this mode. Serial data bits received on the SDA pin are shifted in with the clock pulses that are generated by the master device. The slave device does not generate the clock, but it can hold the SCL pin low while intervention of the TMS470 is required (RSFULL = 1) after a byte has been received. #### 4.5 Low Power Mode The I2C module can be placed in low-power mode by a global low-power mode initiated by the system, or by a local low-power mode initiated by the LPM bit (I2CMDR.12). The net effect on the I2C is the same, independent of the source of the command. In effect, low-power mode shuts down all the clocks to the module. In global low-power mode, no registers are visible to the software; nothing can be written to or read from any register. Local low-power mode has the same effect, with the exception that only the LPM bit can be written to, which enables placing the I2C module into a functional mode. #### 4.6 Free Run Mode The I2C module can be placed in free run mode when the FREE bit (I2CMDR.14) is set to 1. This bit is primarily used on an emulator when encountering a breakpoint while debugging software. When the FREE bit is set to 0, the I2C responds differently depending on whether SCL is high or low. If SCL is low, the I2C stops immediately and keeps driving SCL low whether the I2C is the master transmitter or receiver. If SCL is high, the I2C waits until SCL becomes a low and then stops. If the I2C is a slave, it stops when the transmission/reception completes. # 5 I2C Module Integrity The following sections discuss how the I2C module maintains priorities and order among signals and commands. #### 5.1 Arbitration If two or more master transmitters simultaneously start a transmission on the same bus, an arbitration procedure is invoked. Figure 11 illustrates the arbitration procedure between two devices. The arbitration procedure uses the data presented on the SDA bus by the competing transmitters. The first master transmitter that generates a high is overruled by the other master that generates a low. The arbitration procedure gives priority to the device that transmits the serial data stream with the lowest binary value. The master transmitter that loses the arbitration switches to the slave receiver mode, sets the arbitration lost (AL) flag, and generates the arbitration-lost interrupt. Should two or more devices send identical first bytes, arbitration continues on the subsequent bytes. If, during a serial transfer, the arbitration procedure is still in progress when a repeated START condition or STOP condition is transmitted to SDA, the master transmitter involved must send the repeated START condition or STOP condition at the same position in the format frame. Arbitration is not allowed between: - ☐ A repeated START condition and a data bit - ☐ A STOP condition and a data bit - ☐ A repeated START condition and a STOP condition Figure 11. Arbitration Procedure Between Two Master Transmitters # 5.2 I2C Clock Generation and Synchronization Under normal conditions, only one master device generates the clock signal, SCL. During the arbitration procedure, however, there are two or more master devices and the clock must be synchronized so that the data output can be compared. Figure 12 illustrates the clock synchronization. The wired-AND property of the SCL means that a device that generates a low period on the SCL overrules the other devices. At this high-to-low transition, the clock generators of the other devices are forced to start their own low period. The SCL is held low by the devices with the longest period. The other devices that finish their low periods must wait for the SCL to be released, before starting their high periods. A synchronized signal on the SCL is obtained, where the slowest device determines the length of the low period and the fastest device determines the length of the high period. If a device pulls down the clock line for a longer time, the result is that all clock generators must enter the wait state. In this way, a slave slows down a fast master and the slow device creates enough time to store a received byte or to prepare a byte to be transmitted. #### Note: I2C Protocol Fault A I2C protocol fault will result under the following conditions: I2CCLKH = 2, I2CCLKL = 2 and I2CPSC = 2. This will cause the SDA data transition to occur while SCL is high. Figure 12. Synchronization of Two I2C Clock Generators During Arbitration #### 5.3 Prescaler The I2C module is operated by the module clock. This clock is generated by way of the I2C prescaler block. The prescaler block consists of a 16-bit register, I2CPSC, used for dividing down the interface clock (ICLK) to obtain a module clock between 6.7 MHz and 13.3 MHz. #### 5.4 Noise Filter The noise filter is used to suppress any noises that are 50 ns or less. It is designed to suppress noise with one ICLK, assuming the lower and upper limits of ICLK are 8 MHz and 16 MHz, respectively. # 6 Operational Information The following sections provide specific information about how the I2C module operates. ## 6.1 I2C Module Interrupts The I2C module generates seven types of interrupts. These seven interrupts are accompanied with seven interrupt mask bits in the interrupt mask register (I2CIMR) and with seven interrupt flag bits in the interrupt status register (I2CSR). # 6.1.1 I2C Interrupt Requests The I2C module generates the interrupt requests described below. All requests are multiplexed through an arbiter into a single I2C interrupt request to the CPU. Each interrupt request has a flag bit and an enable bit. When one of the specified events occurs, the flag bit is set. If the corresponding enable bit is 0, the interrupt request is blocked. If the enable bit is 1, the interrupt request is forwarded to the CPU as an I2C interrupt request. As an alternative, the CPU can poll all of the bits shown in Table 3. Table 3. Interrupt Request Sources in the I2C Module | Flag | Name | Generated | |-------|--------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | AL | Arbitration-lost interrupt | Generated when the I2C module has lost an arbitration contest with another master-transmitter | | NACK | No-acknowledge interrupt | Generated when the master I2C does not receive an acknowledge from the receiver | | ARDY | Register-access-ready interrupt | Generated when the previously programmed address, data and command have been performed and the status bits have been updated. The interrupt is used to notify the TMS470 that the I2C registers are ready to be accessed. | | RXRDY | Receive-data-ready inter-<br>rupt | Generated when the received data in the receive-shift register (I2CSR) has been copied into the data receiver register (I2CDRR). The RXRDY bit can also be polled by the TMS470 to determine when to read the received data in the I2CDRR. | | TXRDY | Transmit-data-ready inter-<br>rupt | Generated when the transmit data has been copied from the data transmit register (I2CDXR) into the transmit-sift register (I2CXSR). | | | | The TXRDY bit can also be polled by the TMS470 determine when to write the next data into I2CDXR. | | SCD | Stop-condition-detect inter-<br>rupt | Generated when the I2C sends or receives a STOP condition. | | AAS | Address-as-slave interrupt | Generated when the I2C has recognized its own slave address or a slave address of all zeroes. This bit is also set after the first byte is received in the free data format mode. | The interrupt vector register (I2CIVR) contains the binary-coded-interrupt vector that indicates the highest priority interrupt that is pending and enabled. When I2CIVR is read, the corresponding interrupt flag is automatically cleared. Reading the I2CIVR will not clear the ARDY, RXRDY, or TXRDY interrupt pending flags. These must be cleared by writing a 1 to the flag, reading the data receive register, or writing the transmit data register, respectively. If more than one interrupt is pending, a new interrupt will be generated for the next-highest priority interrupt pending, when you re-enable the I2C interrupt. After the CPU reads I2CIVR, the following events occur: - The flag for the source interrupt is cleared in the status register. Exception: The ARDY, RXRDY, and TXRDY bits are not cleared when the interrupt vector register is read. To clear one of these bits, write a 1 to the ARDY bit, read the data receive register (I2CDRR), or write to the transmit data register (I2CDXR). - The arbiter determines which of the remaining enabled interrupt requests has the highest priority, writes the code for that interrupt to I2CIVR, and forwards the interrupt request to the CPU. It is important to note that when the I2C is configured to generate interrupts as a slave transmitter and the backward compatibility mode (BCM) bit is set to 1, an extra transmit interrupt occurs. The application should monitor the ACK from the master to determine whether to load another byte into the I2CDXR. The I2C interrupt signal is a one-clock-wide active-high signal. #### 6.2 DMA Controller Events The I2C module has two events that use the DMA controller to synchronously read received data (I2CREVNT) from I2CDRR, and synchronously write transmitted data (I2CWEVNT) to I2CDXR. The read and write events have the same timing as I2CRRDY (I2CRINT) and I2CXRDY (I2CXINT), respectively. The CPU or the DMA controller reads the received data from I2CDRR and writes the data to be transmitted to I2CDXR. The RXRDY bit is automatically cleared when the DMA controller reads the I2CDRR register, and the TXRDY bit is automatically cleared when the DMA controller writes to the I2CDXR register. Data written to I2CDXR is copied to I2CXSR and shifted out from the SDA pin when the I2C module is configured as a transmitter. When the I2C module is configured as a receiver, receive data is shifted into ICRSR and copied to I2CDRR, which can be read by the CPU or the DMA controller. The CPU or the DMA controller writes the address of the I2C slave device that it wants to communicate with into the I2CSAR, and its own address into I2COAR to identify its own slave address when it is in slave mode. # Note: Unexpected DMA transmit and receive event An unexpected DMA transmit event (ICXEVT) and DMA receive event (ICXRDY) are generated in 10-bit, master transmit, repeat mode. This event occurs soon after the start condition but before the first bit of the address is transmitted. In this event, no DMA activity should be initiated without the slave ACK being received. #### 6.3 I2C Enable/Disable The I2C module can be enabled or disabled with the I2C reset enable bit (IRS) in the I2C module register (I2CMDR). This occurs in one of two ways: - ☐ Write 0 to the I2C reset bit (IRS) in I2CMDR. All status bits are forced to the default values and the I2C mode remains disabled until IRS is changed to 1. The SDA and SCL pins are in the high impedance state. - ☐ Initiate a TMS470 reset by driving the PORRST pin low. The entire device is reset and is held in the reset state until the pin is released and is driven high. When PORRST is released, all I2C module registers are reset to their default values. The IRS bit is forced to 0, which resets the I2C module. The I2C module stays in the reset state until a 1 is written to the IRS bit. IRS must be 0 while the I2C module is being configured. Forcing IRS to 0 can be used to save power and also clear error conditions. # 6.4 General Purpose I/O Both of the I2C pins can be programmed to be general-purpose I/O pins via the I2C pin control registers (I2CPFNC, I2CDIR, I2CDOUT, and I2CDIN). When the I2C module is not used, the I2C pins may be programmed to be either general purpose input or general-purpose output pins. This function is controlled in the I2CDIR and I2CPFNC registers. Note that each pin can be programmed to be either an I2C pin or a GIO pin. If the I2C function is to be used, the application software must ensure that each pin is configured as an I2C pin and not a GIO pin, or else unexpected behavior may result. # 7 I2C Internal Registers Table 4 lists all the internal registers. The following sections describe the registers in detail. | Addr<br>Offset <sup>(1)</sup> | Name | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------------------------|---------|----------|--------------------------------------------|-------------|-------|------------|--------|-------|--------|-------|---------|--------|---------|-----------|--------|------------|--------| | 0x00 | I2COAR | RESERVED | | | | | | | OA.9:0 | | | | | | | | | | 0x04 | I2CIMR | | RESERVED | | | | | | | | AASEN | SCDEN | TXRDYEN | RXRDYEN | ARDYEN | NACKEN | ALEN | | 0x08 | I2CSR | RES | SDIR | NACK<br>SNT | BB | RSFUL<br>L | XSMT | AAS | AD0 | RESE | ERVED | SCD | TXRDY | RXRDY | ARDY | NACK | AL | | 0x0C | I2CCKL | RES | | | | | • | | • | | CLKL | .14:0 | | | | | | | 0x10 | I2CCKH | RES | | | | | | | | | CLKH | .14:0 | | | | | | | 0x14 | I2CCNT | RES | | | | | | | | | CNT. | 14:0 | | | | | | | 0x18 | I2CDRR | | | | | ERVED | | | | | | | | TARX.7:0 | | | | | 0x1C | I2CSAR | | | RESI | ERVED | | | | | | | | SA.9:0 | | | | | | 0x20 | I2CDXR | | | | RES | ERVED | | | | I | 1 | | D.A | ATATX.7:0 | I | | | | 0x24 | I2CMDR | MOD | ACK AOD FREE STT LPM STP MST | | | | | TRX | XA | RM | DLB | nIRS | STB | FDF | | BC.2:0 | | | 0x28 | I2CIVR | | RESEI | RVED | | | TESTMI | D.3:0 | | | | RESER | VED | | Iì | NTCODE.2:0 | | | 0x2C | I2CEMR | | | | | | | | | RESER | VED | | | | | | BCM | | 0x30 | I2CPSC | | | | RES | ERVED | | | | | | | | PSC.7:0 | ı | | | | 0x34 | I2CDIR | | RESERVED TXD- MAEN SDAFUNC SCLFUNC SCLFUNC | | | | | | | | SDADIR | SCLDIR | | | | | | | 0x38 | I2CDOUT | | RESERVED SDAC | | | | | | | | | SDAOUT | SCLOUT | | | | | | 0x3C | I2CDIN | | RESERVED SDAIN | | | | | | | | SCLIN | | | | | | | | 0x40 | | | | | | | | | | | ESERVEI | | | | | | | | 0x44 | | | | | | | | | | | ESERVEI | ) | | | | - | | | $0x48^{(2)}$ | I2CPFNC | | | | | | | | | RESER | VED | | | | | | PFUNC | | $0x4C^{(2)}$ | I2CPDIR | | RESERVED SDADIR S | | | | | | | | | SCLDIR | | | | | | | $0x50^{(2)(3)}$ | I2CDIN | | | | | | | | RESE | RVED | | | | | | SDAIN | SCLIN | | $0x54^{(2)(3)}$ | I2CDOUT | | | | | | | | RESE | RVED | | | | | | SDAOUT | SCLOUT | | $0x58^{(2)}$ | I2CDSET | | RESERVED SDASET S | | | | | | | | | SCLSET | | | | | | | $0x5C^{(2)}$ | I2CDCLR | | RESERVED SDACLR S | | | | | | | | SCLCLR | | | | | | | | 0x60 | | | RESERVED | | | | | | | | | | | | | | | | $0x64^{(2)}$ | I2CPID1 | | CLASS REVISION | | | | | | | | | | | | | | | | 0x68 <sup>(2)</sup> | I2CPID2 | | RESERVED TYPE | | | | | | | | | | | | | | | - The actual address of these registers are device- and CPU-specific. See the specific device data sheet to verify the I2C register addresses. These registers are available only in version 2 of the I2C block. Addresses 0x50 and 0x54 map to the same physical registers as addresses 0x3C and 0x38, respectively. # 7.1 I2C Own Address Manager (I2COAR) The 16-bit memory-mapped I2C own address register is used to specify its own address. Figure 13 and Table 5 describe this register. Figure 13. I2C Own Address Manager Register (I2COAR) | hex | 15 10 | 9 0 | |------|----------|--------| | 0x00 | RESERVED | OA.9:0 | | | B-0 | RW-0 | R = Read, W = Write, -n = Value after reset Table 5. 2C Own Address Manager Register (I2COAR) Field Descriptions | Bit | Name | Value | Description | |-------|----------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15–10 | RESERVED | | Reads are zero and writes have no effect. | | 9–0 | OA | | Own Address These bits reflect the master address of the I2C module. When the expand address (XA) bit I2CMDR.8 is set to 1, the I2C is in expand address mode (10-bit addressing mode). In either mode, all 10-bits are both readable and writable. Bits 7, 8, and 9 should only be used in 10-bit address mode. Table 6 provides the correct modes for these bits. | #### Table 6. Correct Mode for Bits OA.9:0 | Bits Used | Mode | Value of XA | |-----------|-------------------|-------------| | OA.6:0 | 7 Bit Addressing | 0 | | OA.9:0 | 10 Bit Addressing | 1 | # 7.2 I2C Interrupt Mask Register (I2CIMR) The 7-bit memory mapped I2C interrupt mask register is used by the TMS470 to enable/disable the interrupts. Figure 14 and Table 7 describe this register. Figure 14. I2C Interrupt Mask Register (I2CIMR) R = Read, W = Write, -n = Value after reset Table 7. I2C Interrupt Mask Register (I2CIMR) Field Descriptions | Bit | Name | Value | Description | |------|----------|-------|-------------------------------------------| | 15–7 | RESERVED | | Reads are zero and writes have no effect. | | 6 | AASEN | | Address As Slave Interrupt Enable | | | | 0 | The AASEN interrupt is disabled. | | | | 1 | The AASEN interrupt is enabled. | | 5 | SCDEN | | Stop Condition Interrupt Enable | | | | 0 | The SCDEN interrupt is disabled. | | | | 1 | The SCDEN interrupt is enabled. | | 4 | TXRDYEN | | Transmit Data Ready Interrupt Enable | | | | 0 | The TXRDYEN interrupt is disabled. | | | | 1 | The TXRDYEN interrupt is enabled. | | 3 | RXRDYEN | | Receive Data Ready Interrupt Enable | | | | 0 | The RXRDYEN interrupt is disabled. | | | | 1 | The RXRDYEN interrupt is enabled. | | 2 | ARDYEN | | Register Access Ready Interrupt Enable | | | | 0 | The ARDYEN interrupt is disabled. | | | | 1 | The ARDYEN interrupt is enabled. | | Table 7. | I2C Interrupt Mask Register (I2CIMR) Field Descriptions (Continued) | | | |----------|---------------------------------------------------------------------|---|-------------------------------------| | 1 | NACKEN | | No Acknowledgement Interrupt Enable | | | | 0 | The NACKEN interrupt is disabled. | | | | 1 | The NACKEN interrupt is enabled. | | 0 | ALEN | | Arbitration Lost Interrupt Enable | | | | 0 | The ALEN interrupt is disabled. | | | | 1 | The ALEN interrupt is enabled. | # 7.3 I2C Status Register (I2CSR) Figure 15 and Table 8 describe this register. Figure 15. I2C Status Register (I2CSR) | hex | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|------|-------------|-----|--------|------|-----|-----|-----|-----|-------|-------|------|------|-----| | 0x08 | RES | SDIR | NACK<br>SNT | ВВ | RSFULL | XSMT | AAS | AD0 | RES | SCD | TXRDY | RXRDY | ARDY | NACK | AL | | | R-0 | RW-0 | R-0 | R-0 | R-0 | R-1 | R-0 | R-0 | R-0 | R-0 | R-1 | RW-0 | R-0 | R-0 | R-0 | Table 8. I2C Status Register (I2CSR) Field Descriptions | Bit | Name | Value | Description | |-----|----------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | RESERVED | | Reads are zero and writes have no effect. | | 14 | SDIR | | Slave Direction This bit is cleared to 0, indicating that the I2C is a master transmitter/receiver or a slave receiver. This bit is also cleared by the STOP or START conditions. It is set to 1 when the I2C slave is a transmitter. In DLB mode (in which the configuration should be master-transmitter slave-receiver), this bit is cleared to 0. Write a 1 to this bit to clear it. | | | | 0 | The I2C is a master transmitter/receiver or a slave receiver. | | | | 1 | The I2C is a slave transmitter. | | 13 | NACKSNT | | No Acknowledge Sent This bit indicates that a no acknowledgement (NACK) has been sent because the NACKMOD bit was set to 1. | | | | 0 | No NACK has been sent. | | | | 1 | A NACK was sent because the NACKMOD was set to 1. | | Table 8. | I2C Statu | s Register | (I2CSR) Field Descriptions (Continued) | |----------|-----------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 12 | BB | | Bus Busy This bit indicates the state of the serial bus. On reception of a START condition or a low state on I2CSCL, the device sets BB = 1. BB is cleared to 0 after the reception of a STOP condition. In the MASTER mode, BB is controlled by software. On versions 1.x and earlier of the I2C, the only way to clear BB from software is by writ- ing a one to this bit. It should also be noted that on these versions, resetting nIRS will not clear BB. To start a transmission with a START condition, MST, TRX and STT must be set to 1. To end a transmission with a STOP condition, STP must be set to 1. When BB = 1 and STT = 1, a restart condition is generated. | | | | 0 | The bus is free. | | | | 1 | The bus is busy. | | 11 | RSFULL | | Receiver Shift Full This bit indicates whether the receiver has experienced overrun. Overrun occurs when the receive shift register is full and I2CDRR has not been read since the receive shift register to I2CDRR transfer. The contents of I2CDRR are not lost. The I2C core logic is holding for I2CDRR read access. This bit is also set when, in master-repeat-mode, the I2C receives a byte of data. There is no difference between RXRDY and RSFULL in this case. The I2C master will not continue the transfer as long as the received data is in the I2CDRR or receive shift register. RSFULL is cleared when reading the I2CDRR, resetting the I2C (IRS_=0), or resetting the device. | | | | 0 | No overrun has occurred. | | | | 1 | An overrun has occurred. | | 10 | XSMT | | Transmit Shift Empty Not This bit indicates whether the transmitter has experienced underflow. Underflow occurs when the transmit shift register is empty and I2CDXR has not been loaded since the last I2CDXR to transmit shift register transfer. The I2C core logic is waiting for I2CDXR write access. XMSTn is cleared when an underflow condition occurs. XMSTn is set by writing data to the I2CDXR register, by resetting the I2C block(IRS=0), or by resetting the device. | | | | 0 | An underflow has occurred. | | | | 1 | No underflow has occurred. | | | | | | | Table 8. | I2C Status | Register | (I2CSR) Field Descriptions (Continued) | |----------|------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 9 | AAS | | Address As Slave | | | | 0 | This bit is cleared by a restart or the STOP condition. The device remains selected until the stop condition. | | | | 1 | The device has recognized its own slave address or an address of all zeros (general call). The AAS bit is also set if the first byte has been received in free data format. | | 8 | AD0 | | Address Zero Status | | | | 0 | A START or STOP condition was detected. No general call was detected. | | | | 1 | An address of all zeros (general call) was detected. | | 7–6 | RESERVED | | Reads are zero and writes have no effect. | | 5 | SCD | | Stop Condition Detect Interrupt Flag This bit is set when the I2C receives or sends a STOP condition. | | | | | The bit is cleared by reading I2CIVR (as 110) or by writing a 1 to it. | | | | 0 | No STOP condition has been sent or received. | | | | 1 | A STOP condition has been sent or received. | | 4 | TXRDY | | Transmit Data Ready Interrupt Flag | | | | | This bit indicates when data in the transmit data register, I2CDXR, has been copied into the transmit shift register. This bit can also be polled by the TMS470 to write the next transmitted data into the I2CDXR. This bit is automatically reset when a DMA operation writes the I2CDXR register. | | | | | This bit cannot be cleared by reading the I2CIVR register. | | | | 0 | I2CDXR contains data to transmit. | | | | 1 | I2CDXR is empty. | | Table 8. | I2C Stat | us Registei | r (I2CSR) Field Descriptions (Continued) | |----------|----------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3 | RXRDY | | Receive Data Ready Interrupt Flag Indicates when the data in the receive shift register has been copied into the data receive register (I2CDRR). This bit is cleared to 0 when the I2CDRR is read. This bit can also be polled by the TMS470 to read the received data in the I2CDRR. | | | | | This bit cannot be cleared by reading the I2CIVR register. | | | | 0 | The I2CDRR has been read. | | | | 1 | The received data has been written into the I2CDRR. | | 2 | ARDY | 0 | Register Access Ready Interrupt Flag This bit indicates when the previously programmed address, data and command has been performed and status bit has been updated. The flag is used by the TMS470 to let it know that the I2C registers are ready to be accessed again. When RM=0, ARDY is set when I2CCNT is passed 0 if STP register bit has not been set. When RM=1, ARDY is set at each bytes end. When FDF is 0, ARDY is asserted after the ACK for the slave address. When FDF is 1, there is no slave address or ACK. Therefore, ARDY is asserted after sending the start condition. This bit cannot be cleared by reading the I2CIVR register. It can be cleared by writing a 1 to it. Nonrepeat mode, (RM = 0): I2C registers are not ready to be accessed. | | | | | Repeat mode $(RM = 1)$ : I2C registers are not ready to be accessed. | | | | 1 | Nonrepeat mode, $(RM = 0)$ : ICCNT passes 0 (if STP bit has not been set).<br>Repeat mode $(RM = 1)$ : The end of each byte was transmitted from I2CDXR. | | 1 | NACK | | No Acknowledgement Interrupt This bit indicates when the master I2C does not receive an acknowledgement from the receiver. This bit is set only when the I2C has received a no-acknowledge in master mode. In master start byte mode, the first byte (address of all zeroes) receives a NACK but does not clear the stop bit. | | | | 0 | An acknowledge was detected. | | | | 1 | No Acknowledge was detected or the I2C is operating in the general call, even though an Acknowledgement was received. This value clears the STP bit. | | Table 8. | I2C Status Register (I2CSF | ) Field Descriptions (Continued) | |----------|----------------------------|----------------------------------| |----------|----------------------------|----------------------------------| | 0 | AL | | Arbitration Lost Interrupt Flag This bit indicates when arbitration has been lost. | |---|----|---|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | 0 | No loss of arbitration has been detected. | | | | 1 | The device in the master transmitter mode senses it has lost an arbitration. This occurs when two or more transmitters start a transmission almost simultaneously or when the I2C attempts to start a transfer while BB=1. The device becomes a slave receiver. The MST and STP bits in I2CSR are cleared to 0. | ### 7.4 I2C Clock Divider Low Register (I2CCKL) The I2C clock divider low register is a 16-bit memory mapped register used to divide the master clock down to obtain the I2C serial clock low time. Figure 16 and Table 9 describe this register. Figure 16. I2C Clock Divider Low Register (I2CCKL) | hex | 15 | 0 | |------|----|-----------| | 0x0C | | CLKL.15:0 | | | | RW-0 | Table 9. I2C Clock Divider Low Register (I2CCKL) Field Descriptions | Bit | Name | Value | Description | |------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15–0 | CLKL | | Low Time Clock Division Factor Used to divide down the module clock to create the low time portion of the master clock signal that will appear on the SCL pin.: | | | | | $LowTime = \left(\frac{I2CCLKL + d}{ModuleClockFrequency}\right) $ (EQ 4) | | | | | where <i>d</i> is the value that depends on the I2CPSC (see Section 1.3). | ## 7.5 I2C Clock Control High Register (I2CCKH) The I2C clock divider high register is a 16-bit memory mapped register used to divide the master clock down to obtain the I2C serial clock high time. Figure 17 and Table 10 describe this register. Figure 17. I2C Clock Control High Register (I2CCKH) | hex | 15 | | 0 | |------|----|-----------|---| | 0x10 | | CLKH.15:0 | | | | | RW-0 | | Table 10. I2C Clock Control High Register (I2CCKH) Field Descriptions | Bit | Name | Value | Description | |------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15–0 | CLKH | | High Time Clock Division Factor Used to divide down the module clock to create the high time portion of the master clock signal that will appear on the SCL pin. | | | | | $HighTime = \left(\frac{12CCLKH + d}{ModuleClockFrequency}\right) $ (EQ 5) | | | | | where $d$ is the value that depends on the I2CPSC (see section 1.3). | #### 7.6 I2C Data Count Register (I2CCNT) The I2C data count register is a 16-bit memory mapped register used to count received or transmitted data bytes. This register is also used to generate the STOP condition which terminates the transfer after the counter reaches zero. Figure 18 and Table 11 describe this register. Figure 18. I2C Data Count Register (I2CCNT) | hex | 15 0 | 1 | |------|----------|---| | 0x14 | CNT.15:0 | | | • | BW-0 | | Table 11. I2C Data Count Register (I2CCNT) Field Descriptions | Bit | Name | Value | Description | |------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15–0 | CNT | | Data Counter This down counter is used to generate a STOP condition if a STOP condition is specified (STP=1). Note that ICCNT is a don't care when RM is set to 1. | | - | | 0000h | The data counter is 65536. | ### 7.7 I2C Data Receive Register (I2CDRR) The I2C data receive register is a 16-bit memory mapped register used by the TMS470 to read the received data. Figure 19 and Table 12 describe this register. Figure 19. I2C Data Receive Register (I2CDRR) | hex | 15 8 | 7 0 | |------|---------------------------------------------|------------| | 0x18 | RESERVED | DATARX.7:0 | | | R-0 | R-0 | | | R = Read, C = Clear, -n = Value after reset | | Table 12. I2C Data Receive Register (I2CDRR) Field Descriptions | Bit | Name | Value | Description | |------|----------|-------|----------------------------------------------------------------------------------------------------------| | 15–8 | RESERVED | | Reads are zero and writes have no effect. | | 7–0 | DATARX | | Receive Data A read to this register clears the RXRDY bit and clears code 0x04 from the I2CIVR register. | ### 7.8 I2C Slave Address Register (I2CSAR) The I2C slave address register is a 16-bit memory-mapped register used to specify the address of the communicating slave device connected to the I2C bus. Figure 20 and Table 13 describe this register. Figure 20. I2C Slave Address Register (I2CSAR) | hex | 15 10 | | 9 | 0 | | | | | |------|---------------------------------------------|--|---|----------|--|--|--|--| | 0x1C | RESERVED | | | SA.9:0 | | | | | | | R-0 | | | RW-0x3FF | | | | | | | R = Read, W = Write, -n = Value after reset | | | | | | | | Table 13. I2C Slave Address Register (I2CSAR) Field Descriptions | Bit | Name | Value | Description | |-------|----------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15–10 | RESERVED | | Reads are zero and writes have no effect. | | 90 | SA | | 7- or 10-bit programmable slave address In either mode, all 10-bits are readable and writable. Bits 7, 8, and 9 should only be used in 10-bit address mode. Table 14 illustrates the correct mode for each bit. | Table 14. Correct Modes for Bits SA[9:0] | Bits Used | Mode | Value of XA | |-----------|-------------------|-------------| | SA.6:0 | 7 Bit Addressing | 0 | | SA.9:0 | 10 Bit Addressing | 1 | ## 7.9 I2C Data Transmit Register (I2CDXR) Figure 21 and Table 15 describe this register. Figure 21. I2C Data Transmit Register (I2CDXR) | hex | 15 | 8 | 7 0 | |------|----------|---|------------| | 0x20 | RESERVED | | DATATX.7:0 | | | R-0 | | RW-0 | Table 15. I2C Data Transmit Register (I2CDXR) Field Descriptions | Bit | Name | Value | Description | |------|----------|-------|------------------------------------------------------------------------------------------------------------| | 15–8 | RESERVED | | Reads are zero and writes have no effect. | | 70 | DATATX | | Transmit Data A write to this register clears the TXRDY bit and clears code 0x05 from the I2CIVR register. | ## 7.10 I2C Mode Register (I2CMDR) Figure 22 and Table 16 describe this register. Figure 22. I2C Mode Register (I2CMDR) | hex | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 0 | |------|-------------|------|------|------|------|------|------|------|------|------|------|------|------|--------|---| | 0x24 | NACK<br>MOD | FREE | STT | LPM | STP | MST | TRX | XA | RM | DLB | nIRS | STB | FDF | BC.2:0 | | | | RW-0 | Table 16. I2C Mode Register (I2CMDR) Field Descriptions | Bit | Name | Value | Description | |-----|---------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | NACKMOD | | No Acknowledge (NACK) Mode This bit is used to send an acknowledge (ACK) or a no- acknowledge (NACK) to the transmitter. This bit is only applica- ble when the I2C is in receiver mode. In master receiver mode, when the internal data counter decrements to zero, the I2C sends a NACK. The master receiver I2C finshes a transfer when it sends a NACK. The I2C ignores ICCNT when NACK- MOD is 1. The NACKMOD bit should be set before the rising edge of the last data bit (bit 8) if a NACK must be sent, and this bit is cleared once a NACK has been sent. | | | | 0 | The I2C sends an ACK to the transmitter during the acknowledge cycle. | | | | 1 | The I2C sends a NACK to the transmitter during the acknowledge cycle. | | 14 | FREE | | Free Running This bit is used to determine the state of the I2C when a breakpoint is encountered in the high level language (HLL) debugger. | | | | 0 | The I2C stops immediately if SCL is low and keeps driving SCL low whether the I2C master is a transmitter/receiver. If SCL is high, I2C waits until SCL becomes low and then stops. If the I2C is a slave, it will stop when the transmission/reception completes. | | | | 1 | The I2C runs free. | Table 16. I2C Mode Register (I2CMDR) Field Descriptions | 13 | STT | | Start Condition The start condition bit works with the STP bit (master only mode). The STT and STP bits are configured to generate different transfer formats (see Table 17). Note that the STT and STP bits can be used to terminate the repeat mode. This bit takes one I2C cycle to set. | |----|-----|---|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | 0 | The STT is reset to 0 by the hardware after the START condition has been generated. | | | | 1 | STT is set to 1 by the TMS470 to generate a START condition. In master mode, setting STT to 1 generates a START condition. In slave mode, setting STT to 1 enables the I2C. | | 12 | LPM | | Low Power Mode When this bit is active, the I2C module enters the power-down state and disables the internal clocks to the I2C module. This is the last bit set when the I2C module enters low-power mode. It is also the first bit written to when powering up the module. | | | | 0 | I2C is not in low power mode. | | | | 1 | I2C module is in low-power mode. | | 11 | STP | | Stop Condition The stop condition bit works with the STT bit (master only mode). The STT and STP bits are configured to generate different transfer formats (see Table 17). Note that the STT and STP bits can be used to terminate the repeat mode. This bit takes one I2C cycle to set. | | | | 0 | STP is reset to 0 by the hardware after the STOP condition has been generated. The STOP condition is generated when ICCNT passes 0. | | | | 1 | STP is set to 1 by the TMS470 to generate a STOP condition. | | 10 | MST | | Master/Slave Mode Bit This bit determines whether the module will operate in master or slave mode; see Table 18. This bit is cleared when the I2C master detects a STOP condition. | | | | 0 | The module is in the slave mode and the clock is received from the master device | | | | 1 | The module is in the master mode and it generates the clock. The MST bit works in conjunction with the TRX bit to determine the direction of data transmission of the I2C. | | | | | | | Table 16 | . I2C Mode Reg | ister (I2 | CMDR) Field Descriptions | |----------|----------------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 9 | TRX | | Transmit/Receive Bit This bit determines the direction of data transmission of the I2C module. See Table 18. | | | | 0 | The module is in the receive mode and data on the SDA line is shifted into the data register I2CDRR | | | | 1 | The module is in the transmit mode and the data in the I2CDXR is shifted out on the SDA line | | 8 | XA | | Expand Address Enable Bit This bit controls the addressing mode. When XA is set to 1, the I2C does not support the combined format in master mode operations. However, the I2C will acknowledge and support the formats when configured as a slave. Read and write operations are also supported, but without the combined format using the repeated start condition). | | | | 0 | The mode is set to 7-bit addressing mode (normal address mode). | | | | 1 | The mode is set to 10-bit addressing mode (expanded address mode). | | 7 | RM | | Repeat Mode Enable Bit This bit is a don't care if the module is configured in slave mode (MST = 0); see Table 17. Each time a byte of data is received, the user should decide whether or not to continue receiving more data. | | | | 0 | The mode is not in repeat mode. | | | | 1' | In repeat mode, data is continuously transmitted out of the ICDXR until the STP bit is set to 1 regardless of ICCNT value. See Table 17 for module conditions. | | 6 | DLB | | Digital Loop Back Enable Bit This bit disables or enables the digital loopback mode of the I2C. | | | | 0 | Digital loop back mode is disabled. | | | | 1 | Digital loop back mode is enabled. In digital loop back mode, data transmitted out of the I2CDXR will be received in the I2CDRR after | | | | | $\left(\frac{SYSCLKFrequency}{ICLKofl2cModuleFrequency}\right) \cdot 8$ | | | | | cycles via an internal path. The address of the I2COAR is output on SDA. | | Table 16. | I2C Mode Register | (I2CMDR) | Field Descriptions | |-----------|-------------------|----------|--------------------| | | | | | | 5 | nIRS | | I2C Reset Enable Bit<br>When set to zero, this bit will place all status registers in this<br>module to their default state. | |---|------|---|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | However, on versions 1.x and earlier of the I2C, when in master mode, resetting the nIRS will not clear the BB bit. The only way of clearing BB by software is by writing a 1 to the bit. | | | | | Note: Resetting nIRS Resetting nIRS during a data transfer can hang the I2C bus. | | | | 0 | I2C is in reset. | | | | 1 | I2C is out of reset. | | 4 | STB | | Start Byte Mode Enable Bit This bit places the module into start byte mode. This byte is generated within the start procedure and is used when polling is the method to detect activity of the I2C bus. A NACK will be generated by the slave on the first byte. The value of the START byte is 00000001. (In master only mode, zeroes represent the address and the one represents the NACK) | | | | 0 | The module is not in START byte mode. | | | | 1 | The module is in START byte mode. | | 3 | FDF | | Free Data Format Enable Bit This bit onfigures the module to operate in free data format mode (see Table 18) in both master and slave modes. When FDF is 0, ARDY is asserted after ACK for the slave address. When FDF is 1, there is no slave address or ACK. Therefore, ARDY is asserted after sending the start condition. | | | | 0 | The module is <b>not</b> in free data format mode. | | | | 1 | The module is in free data format mode. | Table 16. I2C Mode Register (I2CMDR) Field Descriptions 2–0 BC Bit Count This bit defines the number of bits starting from the LSB (excluding the acknowledge bit) that are sent on the bus when data is written to the Data Transmit register. If the bits BC0, BC1, and BC2 are all 0, then the number of bits sent on the bus is 8. If the bit count bits are a non-zero value, then the number of bits sent on the bus is that value. When performing a transfer using the bit count of, say, n (where n is nonzero), only the n least significant bits in the data receive register are valid and correct. The rest of the bits should be disregarded. See Table 19 for more information. Table 17. I2C Module Condition, Bus Activity and Mode | RM | STT | STP | Condition | Bus Activities <sup>(1)</sup> | Mode | |----|-----|-----|---------------------|-------------------------------|------------| | 0 | 0 | 0 | ldle | None | N/A | | 0 | 0 | 1 | Stop | Р | N/A | | 0 | 1 | 0 | (Repeat) Start | S-A-D(n)D | Repeat n | | 0 | 1 | 1 | (Repeat) Start-Stop | S-A-D(n)D-P | Repeat n | | 1 | 0 | 0 | Idle | none | N/A | | 1 | 0 | 1 | Stop | Р | N/A | | 1 | 1 | 0 | (Repeat) Start | S-A-D-D-D | Continuous | | 1 | 1 | 1 | Reserved | none | N/A | <sup>1</sup> P = STOP condition; S = START condition; A = Acknowledge bit; D = data Table 18. I2C Module Operating Modes | FDF | MST | TRX | Operating Mode | |-----|-----|-----|---------------------------------| | 0 | 0 | Х | Slave in non-FDF mode | | 0 | 1 | 0 | Master Receive in non-FDF mode | | 0 | 1 | 1 | Master Transmit in non-FDF mode | | 1 | 0 | 0 | Slave Receive in FDF mode | | 1 | 0 | 1 | Slave Transmit in FDF mode | | 1 | 1 | 0 | Master Receive in FDF mode | | 1 | 1 | 1 | Master Transmit in FDF mode | Table 19. Number of Bits Sent on Bus | BC2 | BC1 | BC0 | Bits/Byte in FDF | Bits/Byte with ACK | |-----|-----|-----|------------------|--------------------| | 0 | 0 | 0 | 8 | 9 | | 0 | 0 | 1 | 1 | 2 | | 0 | 1 | 0 | 2 | 3 | | 0 | 1 | 1 | 3 | 4 | | 1 | 0 | 0 | 4 | 5 | | 1 | 0 | 1 | 5 | 6 | | 1 | 1 | 0 | 6 | 7 | | 1 | 1 | 1 | 7 | 8 | ## 7.11 I2C Interrupt Vector Register (I2CIVR) The I2C interrupt vector register is a 16-bit memory-mapped register used to indicate the occurrence of an interrupt. Figure 23 and Table 20 describe this register. Figure 23. I2C Interrupt Vector Register (I2CIVR) R = Read, C = Clear, -n = Value after reset | hex | 15 | | 12 | 11 | | 8 | 7 | | 3 | 2 | 0 | |------|----|----------|----|----|------------|---|---|----------|---|-------|--------| | 0x28 | | RESERVED | | | TESTMD.3:0 | | | RESERVED | | INTCO | DE.2:0 | | | | R-0 | | | R-0 | | | R-0 | | R | C-0 | Table 20. I2C Interrupt Vector Register (I2CIVR) Field Descriptions | Bit | Name | Value | Description | |-------|----------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15–12 | RESERVED | | Reads are zero and writes have no effect. | | 11–8 | TESTMD | | Reserved for internal testing. Reads are zero and writes have no effect. | | 7–3 | Reserved | | Reads are zero and writes have no effect | | 2-0 | INTCODE | | Interrupt Code Bits This binary coded interrupt vector indicates which interrupt has occurred. If there is more than one interrupt pending, reading I2CIVR provides the vector for the highest priority interrupt that is pending and clears the corresponding interrupt flag. Reading this register can clear all I2C interrupt pending flags except those that aren't enabled, ARDY, RXRDY, and TXRDY. A new interrupt will be generated for each pending source. | | | | | In summary, the bits in this register are cleared to 0 by being read, by having a 1 written to the interrupt flag bits causing the interrupt, or by reading or writing to the receive or transmit registers. | Table 21. Interrupt Codes for INTCODE Bit | Code | INTCODE[2:0] | Interrupt Occurred | |------|--------------|--------------------------| | 0x00 | 000 | none | | 0x01 | 001 | Arbitration Lost | | 0x02 | 010 | No Acknowledgement | | 0x03 | 011 | Receive Access Ready | | 0x04 | 100 | Receive Data Ready | | 0x05 | 101 | Transmit Data Ready | | 0x06 | 110 | Stop Condition Detection | | 0x07 | 111 | Address As Slave | ### 7.12 I2C Extended Mode Register (I2CEMDR) The I2C extended mode register is a 16-bit memory-mapped register used to establish compatibility between previously released versions of the I2C module. Figure 24 and Table 22 describe this register. Figure 24. I2C Extended Mode Register (I2CEMDR) | hex | 15 1 | 0 | |------|----------|------| | 0x2C | RESERVED | BCM | | | R-0 | RW-0 | Table 22. I2C Extended Mode Register (I2CEMDR) Field Descriptions | Bit | Name | Value | Description | |------|----------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15–1 | RESERVED | | Reads are zero and writes have no effect. | | 0 | BCM | | Backwards Compatibility Mode When set to 1, the I2C is compatible with previous versions of the I2C. This means the TXRDY interrupt is generated in slave- transmit mode when TXRDY is set and the I2C needs more data to transmit. This behavior causes an extra TXRDY inter- rupt to be generated because the I2C recognizes the end of transfer after generating an interrupt for the next byte of data. When BCM is 0, the TXRDY interrupt in slave-transmit mode is generated when XSMT = 1. In this case, the I2C generates an interrupt for the next byte after receiving the ACK from previous data. The setting of this bit only applies to slave transmit mode. | | | | 0 | The I2C is <b>not</b> in compatibility mode. | | | | 1 | The I2C is in compatibility mode. | ## 7.13 I2C Prescale Register (I2CPSC) The I2C prescaler register is a 16-bit memory-mapped register used for dividing down the ICLK to obtain a module clock frequency between 6.7 MHz and 13.3 MHz. Figure 25 and Table 23 describe this register. Figure 25. I2C Prescale Register (I2CPSC) | hex | 15 8 | 7 0 | |------|--------------------------------------------------|---------| | 0x30 | RESERVED | PSC.7:0 | | | R-0 | RW-0 | | | R = Read, $W = Write$ , $-n = Value$ after reset | | Table 23. I2C Prescale Register (I2CPSC) Field Descriptions | Bit | Name | Value | Description | |------|----------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15–8 | RESERVED | | Reads are zero and writes have no effect. | | 7–0 | PSC | | Prescale Register I2CPSC affects the dividing value on the rising edge on nIRS. The value of the I2CPSC is transferred to the internal register, which controls the I2C clock frequency on the rising edge of nIRS. When nIRS is 0, the frequency of the I2C clock is unchanged even if I2CPSC is updated. See Section 1.3 for more information. | ## 7.14 I2C Data Direction Register (I2CDIR) This register contains the control register for the direction and functionality of the two I2C pins SDA and SCL. Figure 26 and Table 24 describe this register. Figure 26. I2C Data Direction Register (I2CDIR) R = Read, W = Write, -n = Value after reset | hex | 15 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|----------|---|---------|---------|---------|---------|--------|--------| | 0x34 | RESERVED | | TXDMAEN | RXDMAEN | SDAFUNC | SCLFUNC | SDADIR | SCLDIR | | | R-0 | | RW-0 | RW-0 | RW-0 | RW-0 | RW-0 | RW-0 | Table 24. I2C Data Direction Register (I2CDIR) Field Descriptions | Bit | Name | Value | Description | |------|----------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15–6 | RESERVED | | Reads are zero and writes have no effect. | | 5 | TXDMAEN | | Transmitter DMA Enable This bit controls the transmit DMA request pin to the system. When this bit is a 1, the DMA is enabled and the DMA can occur. When this bit is a 0, the DMA request is disabled. | | | | | Writing a 1 to this bit will send a TXDMA request to the DMA module if SDAFUNC and SCLFUNC are also set to 1. | | | | 0 | The transmit DMA is disabled. | | | | 1 | The transmit DMA is enabled. | | 4 | RXDMAEN | | Receive DMA Enable This bit controls the receive DMA request pin to the system. When this bit is 1, the DMA is enabled and the DMA can occur. When this bit is a 0, the DMA request is disabled. | | | | 0 | The receive DMA is disabled. | | | | 1 | The receive DMA is enabled. | | 3 | SDAFUNC | | SDA Pin Function This bit controls whether the SDA pin functions as an I2C pin or as an I/O pin. When this bit is 0, the SDA pin functions as an I/O pin controlled by the values in the SDAOUT and SDADIR. When this bit is set to 1, it becomes the I2C SDA function pin. The values in SDAOUT and SDADIR will remain unchanged but they will be ignored. | | | | 0 | The SDA pin is an I/O pin. | | | | 1 | The SDA pin is an I2C pin. | Table 24. I2C Data Direction Register (I2CDIR) Field Descriptions (Continued) | 2 | SCLFUNC | | SCL Pin Function This bit controls whether the SCL pin functions as an I2C pin or as an I/O pin. When this bit is 0, the SCL pin functions as an I/O pin controlled by the values in the SCLOUT and SCLDIR. When this bit is set to 1, it becomes the I2C SCL function pin. The values in SCLOUT and SCLDIR will remain unchanged but they will be ignored. | |---|---------|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | 0 | The SCL pin is an I/O pin. Bit SCLDIR determines whether it is an input pin or an output pin. | | | | 1 | The SCL pin is an I2C pin. | | 1 | SDADIR | | SDA Direction Pin This bit controls the direction of the SDA pin when it is used as a general purpose I/O pin and SDAFUNC = 0. When SDAFUNC = 1, the bit is still readable and writable but the bit will have no effect on the pin. | | | | 0 | The pin is an input. | | | | 1 | The pin is an output. | | 0 | SCLDIR | | SCL Direction This bit controls the direction of the SCL pin when it is used as a general purpose I/O pin and SCLFUNC = 0. When SCLFUNC = 1, the bit is still readable and writable but the bit will have no effect on the pin. | | | | 0 | The pin is an input. | | | | 1 | The pin is an output. | ### 7.15 I2C Data Output Register (I2CDOUT) This register contains the values sent to the I2C pins. #### Note: In some implementations, the I2C pins can only pull down the pin. There is no high-side drive capability of the standard I2C pin. Therefore writing a 0 to these pins will drive the pin low, but writing a 1 will not drive the pin high. Figure 27 and Table 25 describe this register. Figure 27. I2C Data Output Register (I2CDOUT) | hex | 15 2 | 1 | 0 | |------|----------|--------|--------| | 0x38 | RESERVED | SDAOUT | SCLOUT | | • | B-0 | RW-0 | RW-0 | Table 25. I2C Data Output Register (I2CDOUT) Field Descriptions | Bit | Name | Value | Description | |------|----------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15–2 | RESERVED | | Reads are zero and writes have no effect. | | 1 | SDAOUT | | SDA Data Output This function is only active if the SDA pin is configured as an I/ O pin with SDAFUNC = 0. This bit contains the value sent to the SDA pin. | | | | 0 | The pin is driven low. | | | | 1 | The pin is driven high. | | 0 | SCLOUT | | SCL Data Output This function is only active if the SCL pin is configured as an I/O pin with SCLFUNC = 0. This bit contains the value sent to the SCL pin. | | | | 0 | The pin is driven low. | | | | 1 | The pin is driven high. | # 7.16 I2C Data Input Register (I2CDIN) Figure 28 and Table 26 describe this register. Figure 28. I2C Data Input Register (I2CDIN) | hex | 15 2 | 1 | 0 | |------|----------|-------|-------| | 0x3C | RESERVED | SDAIN | SCLIN | | | R-0 | R-x | R-x | Table 26. I2C Data Input Register (I2CDIN) Field Descriptions | Bit | Name | Value | Description | |------|----------|-------|----------------------------------------------------------------------------------| | 15–2 | RESERVED | | Reads are zero and writes have no effect. | | 1 | SDAIN | | Serial Data In The value of this bit reflects the value on the SDA pin. | | 0 | SCLIN | | Serial Clock Data In<br>The value of this bit reflects the value on the SCL pin. | ## 7.17 I2C Pin Function Register (I2CPFNC) Figure 29 and Table 27 describe this register. Figure 29. I2C Pin Function Register (I2CPFNC) | hex | 15 | 1 | 0 | |------|----------|---|-------| | 0x48 | RESERVED | | PFUNC | | | R-0 | | RW-1 | Table 27. I2C Pin Function Register (I2CPFNC) Field Descriptions | Bit | Name | Value | Description | |------|----------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15–1 | RESERVED | | Reads are zero and writes have no effect. | | 0 | PFUNC | | Pin Function This bit controls the function of the I2C SCL and SDA pins. If either this bit or the SDA/SCLFUNC bit is in I2C mode, the SDA pin will have I2C functionality and not GIO functionality. | | | | 0 | The pins function as SCL and SDA pins. | | | | 1 | The pins function as GPIOs. | | | | | NOTE: No hardware protection is required to disable the I2C function when the PFUNC[0] and IRS bits are both set to one. When PFUNC[0] is 1 (GPIO mode), the submodule that controls the I2C function receives the value 1 for SCL and SDA. IRS can be set to 1 regardless of PFUNC[0], and the I2C function works whenever the IRS bit is 1. The user is expected to hold I2C in reset via the IRS bit when changing to/from GPIO mode via the PFUNC[0] bit. | ## 7.18 I2C Pin Direction Register (I2CPDIR) This register is used to independently configure each I2C pin, when configured as a general purpose I/O, as either an input or output. Figure 30 and Table 28 describe this register. Figure 30. I2C Pin Direction Register (I2CPDIR) Table 28. I2C Pin Direction Register (I2CPDIR) Field Descriptions | Bit | Name | Value | Description | |------|----------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15–2 | RESERVED | | Reads are zero and writes have no effect. | | 1 | SDADIR | | SDA Direction This bit controls the direction of the I2C SDA pin when configured as a GPIO. This bit accesses the same physical register as the SDADIR bit at address 0x34. | | | | 0 | The SDA pin functions as an input. | | | | 1 | SDA pin functions as an output. | | 0 | SCLDIR | | SCL Direction This bit controls the direction of the I2C SCL pin when configured as a GPIO. This bit accesses the same physical register as the SCLDIR bit at address 0x34. | | | | 0 | The SCL pin functions as an input. | | | | 1 | The SCL pin functions as an output. | #### 7.19 I2C Data In Register (I2CDIN) The I2CDIN register holds the I/O pin state of each of the I2C pins (SDA and SCL). Each bit holds an output value for the corresponding pin. The contents of this register may be read back and are not affected by pin configuration or the actual state of the pin. The register allows the actual value of the pin to be read regardless of the state of PFUNC or PDIR. This register's address decodes to the same physical address as I2CDIN at address 0x3C (see section 7.16). Figure 31 and Table 29 describe this register. Figure 31. I2C Data In Register (I2CDIN) | hex | 5 2 | 1 | 0 | |------|----------|-------|-------| | 0x50 | RESERVED | SDAIN | SCLIN | | | R-0 | R-x | R-x | Table 29. I2C Data In Register (I2CDIN) Field Descriptions | Bit | Name | Value | Description | |------|----------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15–2 | RESERVED | | Reads are zero and writes have no effect. | | 1 | SDAIN | | Serial Data In This bit indicates the logic level present on the SDA pin. This bit accesses the same physical register as the SDAIN bit at address 0x3C. It is a read-only bit. | | | | 0 | Read: Logic low is present at the SDA pin, regardless of PFUNC setting. Write: Writes have no effect. | | | | 1 | Read: Logic high is present at the SDA pin, regardless of PFUNC setting. Write: Writes have no effect. | | 0 | SCLIN | | Serial Clock Data In This bit indicates the logic level present on the SCL pin. This bit accesses the same physical register as the SCLIN bit at address 0x3C. It is a read-only bit. | | | | 0 | Read: Logic low is present at the SCL pin, regardless of PFUNC setting. Write: Writes have no effect. | | | | 1 | Read: Logic high is present at the SCL pin, regardless of PFUNC setting. Write: Writes have no effect. | #### 7.20 I2C Data Out Register (I2CDOUT) The I2CDOUT register has one bit for each of the GPIO pins. Each bit holds an output value for the corrsponding pin. The contents of this register may be read back and are not affected by pin configuration or by the actual state of the pin. The value in this register is driven out onto the GPIO pin only if the PFUNC bit in I2CPFNC is set to 1 (SDA and SCL function as GPIO) and also the corresponding bit in I2CDIR or I2CPDIR is set to 1 (Output). This register's address decodes to the same physical address as I2CDOUT at address 0x38 (see section 7.15). Figure 32 and Table 30 describe this register. Figure 32. I2C Data Out Register (I2CDOUT) | hex | 15 | 2 | 1 | 0 | | |------|----------|---|--------|--------|--| | 0x54 | RESERVED | | SDAOUT | SCLOUT | | | | R-0 | | RW-0 | RW-0 | | Table 30. I2C Data Out Register (I2CDOUT) Field Descriptions | Bit | Name | Value | Description | |------|----------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15–2 | RESERVED | | Reads are zero and writes have no effect. | | 1 | SDAOUT | | Serial Data Out This bit controls the level driven on the SDA pin when configured as GPIO output. This bit accesses the same physical register as the SDAOUT bit at address 0x38. | | | | 0 | Reads: Reads return register values, not GPIO pin levels. Writes: The SDA pin is driven low. | | | | 1 | Reads: Reads return register values, not GPIO pin levels. Writes: The SDA pin is driven high. | | 0 | SCLIN | | Serial Clock Data Out This bit controls the level driven on the SCL pin when configured as GPIO output. This bit accesses the same physical register as the SCLOUT bit at address 0x38. | | | | 0 | Reads: Reads return register values, not GPIO pin levels. Writes: The SCL pin is driven low. | | | | 1 | Reads: Reads return register values, not GPIO pin levels. Writes: The SCL pin is driven high. | ### 7.21 I2C Data Set Register (I2CDSET) The I2CDSET register is an alias of the I2CDOUT register. When written to at this address, writing a 1 to a bit sets the corresponding bit in I2CDOUT to a 1, while writing a 0 leaves it unchanged. Figure 33 and Table 31 describe this register. Figure 33. I2C Data Set Register (I2CDSET) | hex | 15 2 | 1 | 0 | |------|----------|--------|--------| | 0x58 | RESERVED | SDASET | SCLSET | | | B-0 | RW-0 | RW-0 | Table 31. I2C Data Set Register (I2CDSET) Field Descriptions | Bit | Name | Value | Description | |------|----------|-------|-------------------------------------------------------------------------------| | 15–2 | RESERVED | | Reads are zero and writes have no effect. | | 1 | SDASET | | Serial Data Set<br>This bit is used to set the SDA GPIO pin. | | | | 0 | Reads: Reads are indeterminate. Writes: No effect occurs. | | | | 1 | Reads: Reads are indeterminate. Writes: The SDASET bit is set to logic high. | | 0 | SCLIN | | Serial Clock Set This bit is used to set the SCL GPIO pin. | | | | 0 | Reads: Reads are indeterminate. Writes: No effect occurs. | | | | 1 | Reads: Reads are indeterminate. Writes: The SCLSET bit is set to logic high. | ## 7.22 I2C Data Clear Register (I2CDCLR) The I2CDCLR register is an alias of the I2CDOUT register. When written to at this address, writing a 1 to a bit clears the corresponding bit in I2CDOUT to a 0, while writing a 0 leaves it unchanged. Figure 34 and Table 32 describe this register. Figure 34. I2C Data Clear Register (I2CDCLR) | hex | 15 | 2 | 1 | 0 | | |------|----------|---|--------|--------|--| | 0x5C | RESERVED | | SDACLR | SCLCLR | | | | R-0 | | RW-0 | RW-0 | | Table 32. I2C Data Clear Register (I2CDCLR) Field Descriptions | Bit | Name | Value | Description | |------|----------|-------|----------------------------------------------------------------------------------| | 15–2 | RESERVED | | Reads are zero and writes have no effect. | | 1 | SDACLR | | Serial Data Clear<br>This bit is used to clear the SDA pin. | | | | 0 | Reads: Reads are indeterminate. Writes: No effect occurs. | | | | 1 | Reads: Reads are indeterminate. Writes: The SDACLR bit is cleared to logic low. | | 0 | OSCLIN | | Serial Clock Data In<br>This bit is used to clear the SCL pin. | | | | 0 | Reads: Reads are indeterminate. Writes: No effect occurs. | | | | 1 | Reads: Reads are indeterminate. Writes: The SCLCLR bit is cleared to logic low. | ## 7.23 I2C Peripheral ID Register 1 (I2CPID1) Figure 35 and Table 33 describe this register. Figure 35. I2C Peripheral ID Register 1 (I2CPID1) | hex | 15 8 | 7 0 | |------|-------|----------| | 0x64 | CLASS | REVISION | | | R.1 | R-25h | Table 33. I2C Peripheral ID Register 1 (I2CPID1) Field Descriptions | Bit | Name | Value | Description | |------|----------|-------|------------------------------------------------------------------------------| | 15–8 | CLASS | | Peripheral Class These bits identify the class of peripheral. | | 7–0 | REVISION | | Revision Level of the I2C These bits identify the revision level of the I2C. | ## 7.24 I2C Peripheral ID Register 2 (I2CPID2) Figure 36 and Table 34 describe this register. Figure 36. I2C Peripheral ID Register 2 (I2CPID2) | hex | 15 8 | 7 0 | |------|----------|------| | 0x68 | RESERVED | TYPE | | | R-0 | R-5 | Table 34. I2C Peripheral ID Register 2 (I2CPID2) Field Descriptions | Bit | Name | Value | Description | |------|----------|-------------------------------------------------------------|-------------------------------------------| | 15–8 | RESERVED | | Reads are zero and writes have no effect. | | 7–0 | TYPE | Peripheral Type These bits identify the type of peripheral. | |