











Software

AFE58JD28

SBAS864 - JULY 2017

## AFE58JD28 16-Channel Ultrasound AFE with 102-mW/Channel Power, 0.8-nV/\Hz Noise, 14-Bit, 65-MSPS or 12-Bit, 80-MSPS ADC, Digital Demodulator, **JESD or LVDS Interface, and Passive CW Mixer**

#### **Features**

- 16-Channel AFE for Ultrasound Applications:
  - Optimized Signal Chains for TGC and CW Modes
  - Four Programmable TGC Profiles
- Low-Noise Amplifier (LNA) With:
  - Programmable Gain: 21 dB, 18 dB, and 15 dB
  - Linear Input Signal Amplitude:  $0.37 V_{PP}$ ,  $0.5 V_{PP}$ , and  $0.71 V_{PP}$
  - Active Termination
- Voltage-Controlled Attenuator (VCAT):
  - Attenuation Range: 0 dB–36 dB
- Programmable Gain Amplifier (PGA):
  - 18 dB–27 dB in Steps of 3 dB
- 3rd-Order, Linear-Phase, Low-Pass Filter (LPF):
  - Cutoff Frequency From 10 MHz to 30 MHz
- ADC Modes (Idle-Channel SNR):
  - 14-Bit, 65-MSPS Mode: 75-dBFS
  - 12-Bit, 80-MSPS Mode: 72-dBFS
- Optimized for Noise and Power:
  - TGC Mode: 102 mW/Ch at 0.8 nV/√Hz, 65-MSPS, 14-Bit Output
  - CW Mode: 63 mW/Ch
- Excellent Device-to-Device Gain Matching:
  - ±0.4 dB (Typical)
- Fast and Consistent Overload Recovery
- Continuous Wave (CW) Path With:
  - Low Close-In Phase Noise of –159 dBc/Hz at 1-kHz Frequency Offset off 2.5-MHz Carrier

- Phase Resolution: λ / 16
- Supports 16x and 8x CW Clocks
- 12-dB Suppression of 3rd and 5th Harmonics
- Digital I/Q Demodulator:
  - Fractional Decimation Filter M = 1 to 63 With Increments of 0.25
  - Data Throughput Reduction After Decimation
  - On-Chip RAM With 32 Preset Profiles
- LVDS Interface With a Speed Up to 1 Gbps
- 5-Gbps JESD Interface:
  - JESD204B Subclass 0, 1, and 2
  - 2, 4, or 8 Channels per JESD Lane
- Small Package: 15-mm x 15-mm NFBGA-289

## **Applications**

- Medical Ultrasound Imaging
- Nondestructive Evaluation Equipment
- Sonar Imaging Equipment

## Description

The AFE58JD28 device is a highly-integrated, analog front-end (AFE) solutions specifically designed for ultrasound systems where high performance, low power, and small size are required.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE     | BODY SIZE (NOM)     |  |  |  |  |
|-------------|-------------|---------------------|--|--|--|--|
| AFE58JD28   | nFBGA (289) | 15.00 mm × 15.00 mm |  |  |  |  |

<sup>(1)</sup> For all available packages, see the package option addendum at the end of the datasheet.

#### Simplified Block Diagram





SBAS864 – JULY 2017 www.ti.com

# TEXAS INSTRUMENTS

#### 4 Description (continued)

The AFE58JD28 is an integrated AFE optimized for medical ultrasound application. The device is realized through a multichip module (MCM) with two dies: one voltage-controlled amplifier (VCA) die and one analog-to-digital converter (ADC) die. The VCA die has 16 channels that interface with the 16 channels of the ADC die.

Each channel in the VCA die can be configured in one of two modes: time gain compensation (TGC) mode or continuous wave (CW) mode. In TGC mode, each channel includes a low-noise amplifier (LNA), a voltage-controlled attenuator (VCAT), a programmable gain amplifier (PGA), and a third-order, low-pass filter (LPF). The LNA is programmable in gains of 21 dB, 18 dB, or 15 dB. The LNA also supports active termination. The VCAT supports an attenuation range of 0 dB to 36 dB, with analog voltage control for the attenuation. The PGA provides gain options from 18 dB to 27 dB in steps of 3 dB. The LPF cutoff frequency can be set between 10 MHz and 30 MHz to support ultrasound applications with different frequencies. In CW mode, the output of the LNA goes to a low-power passive mixer with 16 selectable phase delays followed by a summing amplifier with a band-pass filter. Different phase delays can be applied to each analog input signal to perform an on-chip beamforming operation. A harmonic filter in the CW mixer suppresses the third and fifth harmonic to enhance the sensitivity of the CW Doppler measurement.

The 16 channels of the ADC die can be configured to operate with a resolution of 14 bits or 12 bits. The ADC resolution can be traded off with conversion rate, and can operate at maximum speeds of 65 MSPS and 80 MSPS at 14-bit and 12-bit resolution, respectively. The ADC is designed to scale its power with sampling rate. The output interface of the ADC comes out through a low-voltage differential signaling (LVDS) that can easily interface with low-cost field-programmable gate arrays (FPGAs).

The AFE58JD28 additionally includes a digital demodulator and JESD204B data packing blocks. The digital inphase and quadrature (I/Q) demodulator with programmable decimation filters accelerates computationallyintensive algorithms at low power. The device also supports an optional JESD204B interface that runs up to 5 Gbps and further reduces the circuit-board routing challenges in high-channel count systems.

The device also allows various power and noise combinations to be selected for optimizing system performance. Therefore, these devices are suitable ultrasound AFE solutions for systems with strict battery-life requirements.

The device is available in a 15-mm × 15-mm NFBGA-289 package and is pin-compatible with the AFE5818 and AFE5816 family.

Submit Documentation Feedback



www.ti.com SBAS864 – JULY 2017

## 5 Device and Documentation Support

## 5.1 Documentation Support

#### 5.1.1 Related Documentation

For related documentation see the following:

- AFE5818 16-Channel, Ultrasound, Analog Front-End with 140-mW/Channel Power, 0.75-nV/√Hz Noise, 14-Bit, 65-MSPS or 12-Bit, 80-MSPS ADC, and Passive CW Mixer
- AFE5816 16-Channel Ultrasound AFE with 90-mW/Channel Power, 1-nV/√Hz Noise, 14-Bit, 65-MSPS or 12-Bit, 80-MSPS ADC and Passive CW Mixer
- AFE58JD18 16-Channel, Ultrasound AFE with 14-Bit, 65-MSPS or 12-Bit, 80-MSPS ADC, Passive CW Mixer, I/Q Demodulator, and LVDS, JESD204B Outputs
- TLV5626 2.7-V to 5.5-V Low-Power Dual 8-Bit Digital-to-Analog Converter With Internal Reference and Power Down
- DAC7821 12-Bit, Parallel Input, Multiplying Digital-to-Analog Converter
- THS413x High-Speed, Low-Noise, Fully-Differential I/O Amplifiers
- OPA1632 High-Performance, Fully-Differential Audio Operational Amplifier
- Wideband Differential Transimpedance DAC Output
- LMK0482x Ultra Low-Noise JESD204B Compliant Clock Jitter Cleaner with Dual Loop PLLs
- CDCM7005 3.3-V High Performance Clock Synchronizer and Jitter Cleaner
- CDCE72010 Ten Output High Performance Clock Synchronizer, Jitter Cleaner, and Clock Distributor
- OPA2x11 1.1-nv/\Hz Noise, Low Power, Precision Operational Amplifier
- ADS8413 16-Bit, 2-MSPS, LVDS Serial Interface, SAR Analog-to-Digital Converter
- ADS8472 16-Bit, 1-MSPS, Pseudo-Bipolar, Fully Differential Input, Micropower Sampling Analog-to-Digital Converter With Parallel Interface, Reference
- Clocking High-Speed Data Converters Technical Brief
- ISO724x High-Speed, Quad-Channel Digital Isolators
- SN74AUP1T04 Low Power, 1.8/2.5/3.3-V Input, 3.3-V CMOS Output, Single Inverter Gate
- MicroStar BGA Packaging Reference Guide

#### 5.2 Trademarks

All trademarks are the property of their respective owners.

#### 5.3 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 5.4 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 6 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Copyright © 2017, Texas Instruments Incorporated



## **MECHANICAL DATA**

## ZAV (S-PBGA-N289)

## PLASTIC BALL GRID ARRAY



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. This is a lead-free solder ball design.

www.ti.com 10-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins    | Package qty   Carrier     | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|--------|---------------|-------------------|---------------------------|------|-------------------------------|----------------------------|--------------|------------------|
|                       |        |               |                   |                           | . ,  |                               | (5)                        |              |                  |
| AFE58JD28ZAV          | Active | Production    | NFBGA (ZAV)   289 | 126   JEDEC<br>TRAY (5+1) | Yes  | SNAGCU                        | Level-3-260C-168 HR        | -40 to 85    | AFE58JD28        |
| AFE58JD28ZAV.A        | Active | Production    | NFBGA (ZAV)   289 | 126   JEDEC<br>TRAY (5+1) | Yes  | SNAGCU                        | Level-3-260C-168 HR        | -40 to 85    | AFE58JD28        |
| AFE58JD28ZAV.B        | Active | Production    | NFBGA (ZAV)   289 | 126   JEDEC<br>TRAY (5+1) | -    | Call TI                       | Call TI                    | -40 to 85    |                  |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> **MSL rating/Peak reflow:** The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.



www.ti.com 18-Jul-2025

#### **TRAY**



Chamfer on Tray corner indicates Pin 1 orientation of packed units.

#### \*All dimensions are nominal

| 7 III dilitorio di Citto i i i i i i i i i i i i i i i i i i |                 |                 |      |     |                      |                            |        |           |            |            |            |            |
|--------------------------------------------------------------|-----------------|-----------------|------|-----|----------------------|----------------------------|--------|-----------|------------|------------|------------|------------|
| Device                                                       | Package<br>Name | Package<br>Type | Pins | SPQ | Unit array<br>matrix | Max<br>temperature<br>(°C) | L (mm) | W<br>(mm) | Κ0<br>(μm) | P1<br>(mm) | CL<br>(mm) | CW<br>(mm) |
| AFE58JD28ZAV                                                 | ZAV             | NFBGA           | 289  | 126 | 7 X 18               | 150                        | 315    | 135.9     | 7620       | 17.2       | 11.3       | 16.35      |
| AFE58JD28ZAV.A                                               | ZAV             | NFBGA           | 289  | 126 | 7 X 18               | 150                        | 315    | 135.9     | 7620       | 17.2       | 11.3       | 16.35      |

#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale, TI's General Quality Guidelines, or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025