

## FUNCTION TABLE

(each latch)

| INPUTS |   | OUTPUTS |             |
|--------|---|---------|-------------|
| D      | C | Q       | $\bar{Q}$   |
| L      | H | L       | H           |
| H      | H | H       | L           |
| X      | L | $Q_0$   | $\bar{Q}_0$ |

H = high level, L = low level, X = irrelevant

 $Q_0$  = the level of Q before the high-to-low transition of G

## description

These latches are ideally suited for use as temporary storage for binary information between processing units and input/output or indicator units. Information present at a data (D) input is transferred to the Q output when the enable (C) is high and the Q output will follow the data input as long as the enable remains high. When the enable goes low, the information (that was present at the data input at the time the transition occurred) is retained at the Q output until the enable is permitted to go high.

The '75 and 'LS75 feature complementary Q and  $\bar{Q}$  outputs from a 4-bit latch, and are available in various 16-pin packages. For higher component density applications, the '77 and 'LS77 4-bit latches are available in 14-pin flat packages.

These circuits are completely compatible with all popular TTL families. All inputs are diode-clamped to minimize transmission-line effects and simplify system design. Series 54 and 54LS devices are characterized for operation over the full military temperature range of  $-55^{\circ}\text{C}$  to  $125^{\circ}\text{C}$ ; Series 74, and 74LS devices are characterized for operation from  $0^{\circ}\text{C}$  to  $70^{\circ}\text{C}$ .

## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)

|                                                      |                                                |
|------------------------------------------------------|------------------------------------------------|
| Supply voltage, $V_{CC}$ (See Note 1)                | 7 V                                            |
| Input voltage: '75, '77<br>'LS75, 'LS77              | 5.5 V                                          |
| Interemitter voltage (see Note 2)                    | 7 V                                            |
| Operating free-air temperature range: SN54'<br>SN74' | $-55^{\circ}\text{C}$ to $125^{\circ}\text{C}$ |
|                                                      | $0^{\circ}\text{C}$ to $70^{\circ}\text{C}$    |
| Storage temperature range                            | $-65^{\circ}\text{C}$ to $150^{\circ}\text{C}$ |

NOTES: 1. Voltage values are with respect to network ground terminal.

2. This is the voltage between two emitters of a multiple-emitter input transistor and is not applicable to the 'LS75 and 'LS77.

## SN5475, SN54LS75 . . . J OR W PACKAGE

## SN7475 . . . N PACKAGE

## SN74LS75 . . . D OR N PACKAGE

(TOP VIEW)



## SN5477, SN54LS77 . . . W PACKAGE

(TOP VIEW)



NC - No internal connection

## logic symbols†

## '75, 'LS75



## '77, 'LS77



†These symbols are in accordance with ANSI/IEEE Std 91-1984  
and IEC Publication 617-12.

SN5475, SN5477, SN54LS75, SN54LS77

SN7475, SN74LS75

## 4-BIT BISTABLE LATCHES

SDLS120 – MARCH 1974 – REVISED MARCH 1988

logic diagrams (each latch) (positive logic)



schematics of inputs and outputs



## recommended operating conditions

|                                       | SN5475, SN5477 |     |      | SN7475 |     |      | UNIT        |
|---------------------------------------|----------------|-----|------|--------|-----|------|-------------|
|                                       | MIN            | NOM | MAX  | MIN    | NOM | MAX  |             |
| Supply voltage, $V_{CC}$              | 4.5            | 5   | 5.5  | 4.75   | 5   | 5.25 | V           |
| High-level output current, $I_{OH}$   |                |     | -400 |        |     | -400 | $\mu A$     |
| Low-level output current, $I_{OL}$    |                |     | 16   |        |     | 16   | mA          |
| Width of enabling pulse, $t_W$        | 20             |     |      | 20     |     |      | ns          |
| Setup time, $t_{SU}$                  | 20             |     |      | 20     |     |      | ns          |
| Hold time, $t_h$                      | 5              |     |      | 5      |     |      | ns          |
| Operating free-air temperature, $T_A$ | -55            |     | 125  | 0      |     | 70   | $^{\circ}C$ |

## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER                                          | TEST CONDITIONS <sup>†</sup> |                          | MIN                   | TYP <sup>‡</sup> | MAX | UNIT    |
|----------------------------------------------------|------------------------------|--------------------------|-----------------------|------------------|-----|---------|
| $V_{IH}$ High-level input voltage                  |                              |                          |                       | 2                |     | V       |
| $V_{IL}$ Low-level input voltage                   |                              |                          |                       | 0.8              |     | V       |
| $V_{IK}$ Input clamp voltage                       | $V_{CC} = \text{MIN}$ ,      | $I_I = -12 \text{ mA}$   |                       | -1.5             |     | V       |
| $V_{OH}$ High-level output voltage                 | $V_{CC} = \text{MIN}$ ,      | $V_{IH} = 2 \text{ V}$ , |                       | 2.4              | 3.4 | V       |
|                                                    | $V_{IL} = 0.8 \text{ V}$ ,   | $I_{OH} = -400 \mu A$    |                       |                  |     |         |
| $V_{OL}$ Low-level output voltage                  | $V_{CC} = \text{MIN}$ ,      | $V_{IH} = 2 \text{ V}$ , |                       | 0.2              | 0.4 | V       |
|                                                    | $V_{IL} = 0.8 \text{ V}$ ,   | $I_{OL} = 16 \text{ mA}$ |                       |                  |     |         |
| $I_I$ Input current at maximum input voltage       | $V_{CC} = \text{MAX}$ ,      | $V_I = 5.5 \text{ V}$    |                       | 1                |     | mA      |
| $I_{IH}$ High-level input current                  | D input                      |                          |                       | 80               |     |         |
|                                                    | C input                      | $V_{CC} = \text{MAX}$ ,  | $V_I = 2.4 \text{ V}$ | 160              |     | $\mu A$ |
| $I_{IL}$ Low-level input current                   | D input                      |                          |                       | -3.2             |     |         |
|                                                    | C input                      | $V_{CC} = \text{MAX}$ ,  | $V_I = 0.4 \text{ V}$ | -6.4             |     | mA      |
| $I_{OS}$ Short-circuit output current <sup>§</sup> |                              | $V_{CC} = \text{MAX}$    | SN54'                 | -20              | -57 |         |
|                                                    |                              |                          | SN74'                 | -18              | -57 | mA      |
| $I_{CC}$ Supply current                            |                              | $V_{CC} = \text{MAX}$    | SN54'                 | 32               | 46  |         |
|                                                    |                              | See Note 3               | SN74'                 | 32               | 53  | mA      |

<sup>†</sup>For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.<sup>‡</sup>All typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ .<sup>§</sup>Not more than one output should be shorted at a time.NOTE 3:  $I_{CC}$  is tested with all inputs grounded and all outputs open.switching characteristics,  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ 

| PARAMETER           | FROM<br>(INPUT) | TO<br>(OUTPUT) | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|---------------------|-----------------|----------------|-----------------|-----|-----|-----|------|
| $t_{PLH}$           | D               | Q              |                 | 16  | 30  |     |      |
| $t_{PHL}$           |                 |                |                 | 14  | 25  |     | ns   |
| $t_{PLH}^{\dagger}$ | D               | $\bar{Q}$      |                 | 24  | 40  |     |      |
| $t_{PHL}^{\dagger}$ |                 |                |                 | 7   | 15  |     | ns   |
| $t_{PLH}$           | C               | Q              |                 | 16  | 30  |     |      |
| $t_{PHL}$           |                 |                |                 | 7   | 15  |     | ns   |
| $t_{PLH}^{\dagger}$ | C               | $\bar{Q}$      |                 | 16  | 30  |     |      |
| $t_{PHL}^{\dagger}$ |                 |                |                 | 7   | 15  |     | ns   |

 $t_{PLH}$   $\equiv$  propagation delay time, low-to-high-level output $t_{PHL}$   $\equiv$  propagation delay time, high-to-low-level output<sup>†</sup>These parameters are not applicable for the SN5477.

SN5475, SN5477, SN54LS75, SN54LS77

SN7475, SN74LS75

## 4-BIT BISTABLE LATCHES

SDLS120 – MARCH 1974 – REVISED MARCH 1988

### recommended operating conditions

|                                       | SN54LS75<br>SN54LS77 |     |      | SN74LS75 |     |      | UNIT        |
|---------------------------------------|----------------------|-----|------|----------|-----|------|-------------|
|                                       | MIN                  | NOM | MAX  | MIN      | NOM | MAX  |             |
| Supply voltage, $V_{CC}$              | 4.5                  | 5   | 5.5  | 4.75     | 5   | 5.25 | V           |
| High-level output current, $I_{OH}$   |                      |     | -400 |          |     | -400 | $\mu A$     |
| Low-level output current, $I_{OL}$    |                      |     | 4    |          |     | 8    | mA          |
| Width of enabling pulse, $t_w$        | 20                   |     |      | 20       |     |      | ns          |
| Setup time, $t_{su}$                  | 20                   |     |      | 20       |     |      | ns          |
| Hold time, $t_h$                      | 5                    |     |      | 5        |     |      | ns          |
| Operating free-air temperature, $T_A$ | -55                  | 125 | 0    | 70       |     |      | $^{\circ}C$ |

electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER                                          | TEST CONDITIONS <sup>†</sup>                                                                      | SN54LS75<br>SN54LS77 |                  |      | SN74LS75 |                  |      | UNIT    |
|----------------------------------------------------|---------------------------------------------------------------------------------------------------|----------------------|------------------|------|----------|------------------|------|---------|
|                                                    |                                                                                                   | MIN                  | TYP <sup>‡</sup> | MAX  | MIN      | TYP <sup>‡</sup> | MAX  |         |
| $V_{IH}$ High-level input voltage                  |                                                                                                   | 2                    |                  |      | 2        |                  |      | V       |
| $V_{IL}$ Low-level input voltage                   |                                                                                                   |                      | 0.7              |      |          | 0.8              |      | V       |
| $V_{IK}$ Input clamp voltage                       | $V_{CC} = \text{MIN}$ , $I_I = -18 \mu A$                                                         |                      |                  | -1.5 |          |                  | -1.5 | V       |
| $V_{OH}$ High-level output voltage                 | $V_{CC} = \text{MIN}$ , $V_{IH} = 2 V$ ,<br>$V_{IL} = V_{IL} \text{ max}$ , $I_{OH} = -400 \mu A$ | 2.5                  | 3.5              |      | 2.7      | 3.5              |      | V       |
| $V_{OL}$ Low-level output voltage                  | $V_{CC} = \text{MIN}$ , $V_{IH} = 2 V$ ,<br>$V_{IL} = V_{IL} \text{ max}$                         | 0.25                 | 0.4              |      | 0.25     | 0.4              |      | V       |
| $I_I$ Input current at maximum input voltage       | $V_{CC} = \text{MAX}$ , $V_I = 7 V$                                                               | D input              | 0.1              |      |          | 0.1              |      |         |
|                                                    |                                                                                                   | C input              | 0.4              |      |          | 0.4              |      |         |
| $I_{IH}$ High-level input current                  | $V_{CC} = \text{MAX}$ , $V_I = 2.7 V$                                                             | D input              | 20               |      |          | 20               |      | $\mu A$ |
|                                                    |                                                                                                   | C input              | 80               |      |          | 80               |      |         |
| $I_{IL}$ Low-level input current                   | $V_{CC} = \text{MAX}$ , $V_I = 0.4 V$                                                             | D input              | -0.4             |      |          | -0.4             |      | $\mu A$ |
|                                                    |                                                                                                   | C input              | -1.6             |      |          | -1.6             |      |         |
| $I_{OS}$ Short-circuit output current <sup>§</sup> | $V_{CC} = \text{MAX}$                                                                             | -20                  | -100             | -20  | -20      | -100             | -100 | mA      |
| $I_{CC}$ Supply current                            | $V_{CC} = \text{MAX}$ , See Note 2                                                                | 'LS75                | 6.3              | 12   | 6.3      | 12               |      | mA      |
|                                                    |                                                                                                   | 'LS77                | 6.9              | 13   |          |                  |      |         |

<sup>†</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.

<sup>‡</sup> All typical values are at  $V_{CC} = 5 V$ ,  $T_A = 25^{\circ}C$ .

<sup>§</sup> Not more than one output should be shorted at a time, and duration of the short-circuit should not exceed one second.

NOTE 2:  $I_{CC}$  is tested with all inputs grounded and all outputs open.

switching characteristics,  $V_{CC} = 5 V$ ,  $T_A = 25^{\circ}C$

| PARAMETER <sup>¶</sup> | FROM<br>(INPUT) | TO<br>(OUTPUT) | TEST CONDITIONS                                                        | 'LS75 |     |     | 'LS77 |     |     | UNIT |  |
|------------------------|-----------------|----------------|------------------------------------------------------------------------|-------|-----|-----|-------|-----|-----|------|--|
|                        |                 |                |                                                                        | MIN   | TYP | MAX | MIN   | TYP | MAX |      |  |
| $t_{PLH}$              | D               | Q              | $C_L = 15 \text{ pF}$ ,<br>$R_L = 2 \text{ k}\Omega$ ,<br>See Figure 1 | 15    | 27  |     | 11    | 19  |     | ns   |  |
| $t_{PHL}$              |                 |                |                                                                        | 9     | 17  |     | 9     | 17  |     |      |  |
| $t_{PLH}$              | D               | $\bar{Q}$      |                                                                        | 12    | 20  |     |       |     |     | ns   |  |
| $t_{PHL}$              |                 |                |                                                                        | 7     | 15  |     |       |     |     |      |  |
| $t_{PLH}$              | C               | Q              |                                                                        | 15    | 27  |     | 10    | 18  |     | ns   |  |
| $t_{PHL}$              |                 |                |                                                                        | 14    | 25  |     | 10    | 18  |     |      |  |
| $t_{PLH}$              | C               | $\bar{Q}$      |                                                                        | 16    | 30  |     |       |     |     | ns   |  |
| $t_{PHL}$              |                 |                |                                                                        | 7     | 15  |     |       |     |     |      |  |

<sup>¶</sup>  $t_{PLH}$  = propagation delay time, low-to-high-level output

$t_{PHL}$  = propagation delay time, high-to-low-level output

switching characteristics<sup>†</sup>

## PARAMETER MEASUREMENT INFORMATION



<sup>†</sup>Complementary Q outputs are on the '75 and 'LS75 only.

NOTES: A. The pulse generators have the following characteristics:  $Z_{out} \approx 50 \Omega$ ; for pulse generator A, PRR  $\leq 500$  kHz; for pulse generator B, PRR  $\leq 1$  MHz. Positions of D and C input pulses are varied with respect to each other to verify setup times.

B.  $C_L$  includes probe and jig capacitance.

C. All diodes are 1N3064 or equivalent.

D. When measuring propagation delay times from the D input, the corresponding C input must be held high.

E. For '75 and '77,  $V_{ref} = 1.5$  V; for 'LS75 and 'LS77,  $V_{ref} = 1.3$  V.

FIGURE 1

**PACKAGING INFORMATION**

| Orderable part number | Status<br>(1) | Material type<br>(2) | Package   Pins | Package qty   Carrier | RoHS<br>(3) | Lead finish/<br>Ball material<br>(4) | MSL rating/<br>Peak reflow<br>(5) | Op temp (°C) | Part marking<br>(6)     |
|-----------------------|---------------|----------------------|----------------|-----------------------|-------------|--------------------------------------|-----------------------------------|--------------|-------------------------|
| 7601201EA             | Active        | Production           | CDIP (J)   16  | 25   TUBE             | No          | SNPB                                 | N/A for Pkg Type                  | -55 to 125   | 7601201EA<br>SNJ54LS75J |
| 7601201FA             | Active        | Production           | CFP (W)   16   | 25   TUBE             | No          | SNPB                                 | N/A for Pkg Type                  | -55 to 125   | 7601201FA<br>SNJ54LS75W |
| JM38510/31601BEA      | Active        | Production           | CDIP (J)   16  | 25   TUBE             | No          | SNPB                                 | N/A for Pkg Type                  | -55 to 125   | JM38510/<br>31601BEA    |
| JM38510/31601BEA.A    | Active        | Production           | CDIP (J)   16  | 25   TUBE             | No          | SNPB                                 | N/A for Pkg Type                  | -55 to 125   | JM38510/<br>31601BEA    |
| M38510/31601BEA       | Active        | Production           | CDIP (J)   16  | 25   TUBE             | No          | SNPB                                 | N/A for Pkg Type                  | -55 to 125   | JM38510/<br>31601BEA    |
| SN54LS75J             | Active        | Production           | CDIP (J)   16  | 25   TUBE             | No          | SNPB                                 | N/A for Pkg Type                  | -55 to 125   | SN54LS75J               |
| SN54LS75J.A           | Active        | Production           | CDIP (J)   16  | 25   TUBE             | No          | SNPB                                 | N/A for Pkg Type                  | -55 to 125   | SN54LS75J               |
| SN74LS75D             | Obsolete      | Production           | SOIC (D)   16  | -                     | -           | Call TI                              | Call TI                           | 0 to 70      | LS75                    |
| SN74LS75DR            | Active        | Production           | SOIC (D)   16  | 2500   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | 0 to 70      | LS75                    |
| SN74LS75DR.A          | Active        | Production           | SOIC (D)   16  | 2500   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | 0 to 70      | LS75                    |
| SN74LS75N             | Active        | Production           | PDIP (N)   16  | 25   TUBE             | Yes         | NIPDAU                               | N/A for Pkg Type                  | 0 to 70      | SN74LS75N               |
| SN74LS75N.A           | Active        | Production           | PDIP (N)   16  | 25   TUBE             | Yes         | NIPDAU                               | N/A for Pkg Type                  | 0 to 70      | SN74LS75N               |
| SN74LS75NSR           | Active        | Production           | SOP (NS)   16  | 2000   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | 0 to 70      | 74LS75                  |
| SN74LS75NSR.A         | Active        | Production           | SOP (NS)   16  | 2000   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | 0 to 70      | 74LS75                  |
| SNJ54LS75J            | Active        | Production           | CDIP (J)   16  | 25   TUBE             | No          | SNPB                                 | N/A for Pkg Type                  | -55 to 125   | 7601201EA<br>SNJ54LS75J |
| SNJ54LS75J.A          | Active        | Production           | CDIP (J)   16  | 25   TUBE             | No          | SNPB                                 | N/A for Pkg Type                  | -55 to 125   | 7601201EA<br>SNJ54LS75J |
| SNJ54LS75W            | Active        | Production           | CFP (W)   16   | 25   TUBE             | No          | SNPB                                 | N/A for Pkg Type                  | -55 to 125   | 7601201FA<br>SNJ54LS75W |
| SNJ54LS75W.A          | Active        | Production           | CFP (W)   16   | 25   TUBE             | No          | SNPB                                 | N/A for Pkg Type                  | -55 to 125   | 7601201FA<br>SNJ54LS75W |

<sup>(1)</sup> **Status:** For more details on status, see our [product life cycle](#).

**(2) Material type:** When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

**(3) RoHS values:** Yes, No, RoHS Exempt. See the [TI RoHS Statement](#) for additional information and value definition.

**(4) Lead finish/Ball material:** Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**(5) MSL rating/Peak reflow:** The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

**(6) Part marking:** There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

**OTHER QUALIFIED VERSIONS OF SN54LS75, SN74LS75 :**

- Catalog : [SN74LS75](#)
- Military : [SN54LS75](#)

**NOTE: Qualified Version Definitions:**

- Catalog - TI's standard catalog product
- Military - QML certified for Military and Defense Applications

**TAPE AND REEL INFORMATION**


|    |                                                           |
|----|-----------------------------------------------------------|
| A0 | Dimension designed to accommodate the component width     |
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

**QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**


\*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Reel Diameter (mm) | Reel Width W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1 (mm) | W (mm) | Pin1 Quadrant |
|-------------|--------------|-----------------|------|------|--------------------|--------------------|---------|---------|---------|---------|--------|---------------|
| SN74LS75DR  | SOIC         | D               | 16   | 2500 | 330.0              | 16.4               | 6.5     | 10.3    | 2.1     | 8.0     | 16.0   | Q1            |
| SN74LS75NSR | SOP          | NS              | 16   | 2000 | 330.0              | 16.4               | 8.1     | 10.4    | 2.5     | 12.0    | 16.0   | Q1            |

**TAPE AND REEL BOX DIMENSIONS**


\*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN74LS75DR  | SOIC         | D               | 16   | 2500 | 340.5       | 336.1      | 32.0        |
| SN74LS75NSR | SOP          | NS              | 16   | 2000 | 353.0       | 353.0      | 32.0        |

**TUBE**


\*All dimensions are nominal

| Device       | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T ( $\mu$ m) | B (mm) |
|--------------|--------------|--------------|------|-----|--------|--------|--------------|--------|
| 7601201FA    | W            | CFP          | 16   | 25  | 506.98 | 26.16  | 6220         | NA     |
| SN74LS75N    | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230        | 4.32   |
| SN74LS75N    | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230        | 4.32   |
| SN74LS75N.A  | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230        | 4.32   |
| SN74LS75N.A  | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230        | 4.32   |
| SNJ54LS75W   | W            | CFP          | 16   | 25  | 506.98 | 26.16  | 6220         | NA     |
| SNJ54LS75W.A | W            | CFP          | 16   | 25  | 506.98 | 26.16  | 6220         | NA     |



# PACKAGE OUTLINE

## SOP - 2.00 mm max height

SOP



### NOTES:

1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm, per side.
4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side.

# EXAMPLE BOARD LAYOUT

NS0016A

SOP - 2.00 mm max height

SOP



LAND PATTERN EXAMPLE  
SCALE:7X



SOLDER MASK DETAILS

4220735/A 12/2021

NOTES: (continued)

5. Publication IPC-7351 may have alternate designs.

6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

# EXAMPLE STENCIL DESIGN

NS0016A

SOP - 2.00 mm max height

SOP



SOLDER PASTE EXAMPLE  
BASED ON 0.125 mm THICK STENCIL  
SCALE:7X

4220735/A 12/2021

NOTES: (continued)

7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
8. Board assembly site may have different recommendations for stencil design.

D (R-PDSO-G16)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters).

B. This drawing is subject to change without notice.

C. Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.

D. Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.

E. Reference JEDEC MS-012 variation AC.

W (R-GDFP-F16)

CERAMIC DUAL FLATPACK



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package can be hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only.
- E. Falls within MIL-STD 1835 GDFP2-F16

J (R-GDIP-T\*\*)

14 LEADS SHOWN

CERAMIC DUAL IN-LINE PACKAGE



| PINS **<br>DIM | 14                     | 16                     | 18                     | 20                     |
|----------------|------------------------|------------------------|------------------------|------------------------|
| A              | 0.300<br>(7,62)<br>BSC | 0.300<br>(7,62)<br>BSC | 0.300<br>(7,62)<br>BSC | 0.300<br>(7,62)<br>BSC |
| B MAX          | 0.785<br>(19,94)       | .840<br>(21,34)        | 0.960<br>(24,38)       | 1.060<br>(26,92)       |
| B MIN          | —                      | —                      | —                      | —                      |
| C MAX          | 0.300<br>(7,62)        | 0.300<br>(7,62)        | 0.310<br>(7,87)        | 0.300<br>(7,62)        |
| C MIN          | 0.245<br>(6,22)        | 0.245<br>(6,22)        | 0.220<br>(5,59)        | 0.245<br>(6,22)        |



4040083/F 03/03

NOTES: A. All linear dimensions are in inches (millimeters).  
B. This drawing is subject to change without notice.  
C. This package is hermetically sealed with a ceramic lid using glass frit.  
D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.  
E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.

## N (R-PDIP-T\*\*)

16 PINS SHOWN

## PLASTIC DUAL-IN-LINE PACKAGE



NOTES: A. All linear dimensions are in inches (millimeters).  
 B. This drawing is subject to change without notice.

△ Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).

△ The 20 pin end lead shoulder width is a vendor option, either half or full width.

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to [TI's Terms of Sale](#), [TI's General Quality Guidelines](#), or other applicable terms available either on [ti.com](#) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2026, Texas Instruments Incorporated

Last updated 10/2025