

# NE5532x, SA5532x Dual Low-Noise Operational Amplifiers

#### 1 Features

Equivalent Input Noise Voltage: 5nV/√ Hz Typ at 1kHz

Unity-Gain Bandwidth: 12MHz Typ

Common-Mode Rejection Ratio: 100dB Typ

High DC Voltage Gain: 100V/mV Typ

High Slew Rate: 5V/µs Typ

## 2 Applications

**AV Receivers** 

**Embedded PCs** 

Net books

Video Broadcasting and Infrastructure: Scalable **Platforms** 

**DVD Recorders and Players** 

Multichannel Video Trans coders

Pro Audio Mixers

# 3 Description

The NE5532, NE5532A, SA5532, and SA5532A devices are high-performance operational amplifiers combining excellent dc and ac characteristics. These devices feature very low noise, high output-drive capability, high unity-gain and maximum-output-swing bandwidths, low distortion, high slew rate, inputprotection diodes, and output short-circuit protection. These operational amplifiers are compensated internally for unity-gain operation. These devices have specified maximum limits for equivalent input noise voltage.

#### **Device Information**

| PART NUMBER <sup>(1)</sup> | PACKAGE (PIN) | PACKAGE SIZE<br>(NOM) <sup>(2)</sup> |
|----------------------------|---------------|--------------------------------------|
| NE5532x, SA5532x           | SOIC (8)      | 4.90mm × 3.91mm                      |
| NE5532x, SA5532x           | PDIP (8)      | 9.81mm × 6.35mm                      |
| NE5532x                    | SO (8)        | 6.20mm × 5.30mm                      |

- For more information, see Section 10.
- The package size (length x width) is a nominal value and includes pins, where applicable



**Simplified Schematic** 



### **Table of Contents**

| 1 Features                           | 1 | 6.3 Feature Description                             | 6                |
|--------------------------------------|---|-----------------------------------------------------|------------------|
| 2 Applications                       | 1 | 6.4 Device Functional Modes                         |                  |
| 3 Description                        |   | 7 Application and Implementation                    | 7                |
| 4 Pin Configuration and Functions    | 2 | 7.1 Typical Application                             | 7                |
| 5 Specifications                     | 3 | 7.2 Power Supply Recommendations                    | 9                |
| 5.1 Absolute Maximum Ratings         |   | 7.3 Layout                                          |                  |
| 5.2 ESD Ratings                      | 3 | 8 Device and Documentation Support                  |                  |
| 5.3 Recommended Operating Conditions |   | 8.1 Receiving Notification of Documentation Updates | <mark>1</mark> 1 |
| 5.4 Thermal Information              | 3 | 8.2 Support Resources                               | <b>1</b> 1       |
| 5.5 Electrical Characteristics       | 4 | 8.3 Trademarks                                      | 11               |
| 5.6 Operating Characteristics        | 4 | 8.4 Electrostatic Discharge Caution                 | <b>1</b> 1       |
| 5.7 Typical Characteristics          |   | 8.5 Glossary                                        | <b>1</b> 1       |
| 6 Detailed Description               |   | 9 Revision History                                  |                  |
| 6.1 Overview                         |   | 10 Mechanical, Packaging, and Orderable             |                  |
| 6.2 Functional Block Diagram         | 6 | Information                                         | 12               |
|                                      |   |                                                     |                  |

# **4 Pin Configuration and Functions**



Figure 4-1. NE5532x, D Package, 8-Pin SOIC, P Package, 8-Pin PDIP, PS Package, 8-Pin SO SA5532x, D Package, 8-Pin SOIC, P Package, 8-Pin PDIP (Top View)

#### **Pin Functions**

| P    | IN  | TYPE   | DESCRIPTION        |
|------|-----|--------|--------------------|
| NAME | NO. | 1175   | DESCRIFTION        |
| 1IN+ | 3   | Input  | Noninverting input |
| 1IN- | 2   | Input  | Inverting input    |
| OUT1 | 1   | Output | Output             |
| 2IN+ | 5   | Input  | Noninverting input |
| 2IN- | 6   | Input  | Inverting input    |
| 2OUT | 7   | Output | Output             |
| VCC+ | 8   | _      | Positive supply    |
| VCC- | 4   | _      | Negative supply    |



## 5 Specifications

### 5.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1)

|                  |                                                 |    |    | MIN | MAX       | UNIT |
|------------------|-------------------------------------------------|----|----|-----|-----------|------|
| \ <u></u>        | Supply voltage <sup>(2)</sup>                   | VC | O+ | 0   | +18       | V    |
| V CC             | V <sub>CC</sub> Supply voltage <sup>(2)</sup>   |    | 0- | -18 | 0         | V    |
|                  | Input voltage, either input <sup>(2) (3)</sup>  |    |    | -15 | +15       | V    |
|                  | Input current <sup>(4)</sup>                    |    |    | -10 | 10        | mA   |
|                  | Duration of output short circuit <sup>(5)</sup> |    |    |     | Unlimited |      |
| TJ               | Operating virtual-junction temperature          | :  |    |     | +150      | °C   |
| T <sub>stg</sub> | Storage temperature range                       |    |    | -60 | +125      | °C   |

- (1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Section 5.3 but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.
- (2) All voltage values, except differential voltages, are with respect to the midpoint between V<sub>CC+</sub> and V<sub>CC-</sub>.
- (3) The magnitude of the input voltage must never exceed the magnitude of the supply voltage.
- (4) Excessive input current flows if a differential input voltage in exceeding approximately 0.6V is applied between the inputs, unless some limiting resistance is used.
- (5) The output can be shorted to ground or either power supply. Temperature and/or supply voltages must be limited to the maximum dissipation rating is not exceeded.

### 5.2 ESD Ratings

|                    |                         |                                                                                          | VALUE | UNIT |
|--------------------|-------------------------|------------------------------------------------------------------------------------------|-------|------|
|                    |                         | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup>              | 1000  |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | 1000  | V    |

- (1) JEDEC document JEP155 states that 500V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250V CDM allows safe manufacturing with a standard ESD control process.

### **5.3 Recommended Operating Conditions**

|                   |                                |                 | MIN        | MAX | UNIT |
|-------------------|--------------------------------|-----------------|------------|-----|------|
| V <sub>CC+</sub>  | Supply voltage                 |                 | 5          | 15  | V    |
| V <sub>CC</sub> - | Supply voltage                 |                 | <b>–</b> 5 | -15 | V    |
| т                 | Operating free gir temperature | NE5532, NE5532A | 0          | 70  | °C   |
| I A               | Operating free-air temperature | SA5532, SA5532A | -40        | +85 | C    |

#### 5.4 Thermal Information

|                 |                                                | NE5532, NE5                          |        |    |      |  |  |  |
|-----------------|------------------------------------------------|--------------------------------------|--------|----|------|--|--|--|
|                 | THERMAL METRIC(1)                              | THERMAL METRIC <sup>(1)</sup> D P PS |        |    |      |  |  |  |
|                 |                                                |                                      | 8 PINS |    |      |  |  |  |
| $R_{\theta JA}$ | Junction-to-ambient thermal resistance (3) (2) | 97                                   | 85     | 95 | °C/W |  |  |  |

- (1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report.
- (2) Maximum power dissipation is a function of  $T_J(max)$ ,  $\theta_{JA}$ , and  $T_A$ . The maximum allowable power dissipation at any allowable ambient temperature is  $P_D = (T_J(max) T_A) / \theta_{JA}$ . Operating at the absolute maximum  $T_J$  of 150°C can affect reliability.
- (3) The package thermal impedance is calculated in accordance with JESD 51-7.



#### **5.5 Electrical Characteristics**

 $V_{CC\pm} = \pm 15V$ ,  $T_A = 25^{\circ}C$  (unless otherwise noted)

|                  | PARAMETER                                                           | TEST CONI                                       | TEST CONDITIONS <sup>(1)</sup>             |     |     | MAX  | UNIT   |
|------------------|---------------------------------------------------------------------|-------------------------------------------------|--------------------------------------------|-----|-----|------|--------|
| V <sub>IO</sub>  | Input offset voltage                                                | V <sub>O</sub> = 0                              | T <sub>A</sub> = 25°C                      |     | 0.5 | 4    | mV     |
| V IO             | Imput onset voltage                                                 | V <sub>O</sub> = 0                              | T <sub>A</sub> = Full range <sup>(2)</sup> |     |     | 5    | IIIV   |
|                  | Input offset current                                                | T <sub>A</sub> = 25°C                           |                                            |     | 10  | 150  | nA     |
| I <sub>IO</sub>  | Imput onset current                                                 | T <sub>A</sub> = Full range <sup>(2)</sup>      |                                            |     |     | 200  | IIA    |
|                  | Input bias current                                                  | T <sub>A</sub> = 25°C                           |                                            |     | 200 | 800  | nA     |
| I <sub>IB</sub>  | Imput bias current                                                  | T <sub>A</sub> = Full range <sup>(2)</sup>      |                                            |     |     | 1000 | IIA    |
| V <sub>ICR</sub> | Common-mode input-voltage range                                     |                                                 |                                            | ±12 | ±13 |      | V      |
|                  |                                                                     | $R_{L} \ge 600\Omega, V_{O} = \pm 10 \text{ V}$ | T <sub>A</sub> = 25°C                      | 15  | 50  |      |        |
| _                | Large-signal differential-voltage amplification                     | N <sub>L</sub> = 00012, V <sub>O</sub> - 110 V  | T <sub>A</sub> = Full range <sup>(2)</sup> | 10  |     |      | V/mV   |
| A <sub>VD</sub>  | Large-signal differential-voltage amplification                     | $R_1 \ge 2k\Omega$ , $V_0 \pm 10 \text{ V}$     | T <sub>A</sub> = 25°C                      | 25  | 100 |      | V/IIIV |
|                  |                                                                     | KL = 2K12, VO = 10 V                            | T <sub>A</sub> = Full range <sup>(2)</sup> | 15  |     |      |        |
| B <sub>1</sub>   | Unity-gain bandwidth                                                |                                                 |                                            |     | 12  |      | MHz    |
| r <sub>i</sub>   | Input resistance                                                    |                                                 |                                            | 30  | 300 |      | kΩ     |
| CMRR             | Common-mode rejection ratio                                         | V <sub>IC</sub> = V <sub>ICR</sub> min          |                                            | 70  | 100 |      | dB     |
| k <sub>SVR</sub> | Supply-voltage rejection ratio ( $\Delta V_{CC\pm}/\Delta V_{IO}$ ) | $V_{CC\pm}$ = ±9 V to ±15 V, $V_O$              | = 0                                        | 80  | 100 |      | dB     |
| Ios              | Output short-circuit current                                        |                                                 |                                            | 38  |     | mA   |        |
| Icc              | Total supply current                                                | V <sub>O</sub> = 0, No load                     |                                            |     | 6   | 16   | mA     |

<sup>(1)</sup> All characteristics are measured under open-loop conditions, with zero common-mode input voltage, unless otherwise specified.

### **5.6 Operating Characteristics**

 $V_{CC\pm}$  = ±15 V,  $T_A$  = 25°C (unless otherwise noted)

|                | PARAMETER                      | TEST CONDITIONS                            | NE553 | 2, SA5 | 532 | NE5532A, SA5532A |     |     | UNIT               |                    |
|----------------|--------------------------------|--------------------------------------------|-------|--------|-----|------------------|-----|-----|--------------------|--------------------|
|                | PARAMETER                      | PARAMETER TEST CONDITIONS                  |       | TYP    | MAX | MIN              | TYP | MAX | UNII               |                    |
| SR             | Slew rate at unity gain        |                                            |       | 5      |     |                  | 5   |     | V/µs               |                    |
|                |                                | f = 30Hz                                   |       |        | 8   |                  |     | 8   |                    | nV/√ <del>Hz</del> |
| V <sub>n</sub> | Equivalent input noise voltage | Equivalent input noise voltage<br>f = 1kHz |       | 5      |     |                  | 5   |     | IIV/ V IIZ         |                    |
|                |                                | f = 30Hz                                   |       | 2.7    |     |                  | 2.7 |     | pA/√ <del>Hz</del> |                    |
| 'n             | Equivalent input noise current | f = 1kHz                                   |       | 0.7    |     |                  | 0.7 |     | p <i>r</i> v v ⊓z  |                    |

<sup>(2)</sup> Full temperature ranges are: -40°C to 85°C for the SA5532 and SA5532A devices, and 0°C to 70°C for the NE5532 and NE5532A devices.



### **5.7 Typical Characteristics**



### **6 Detailed Description**

#### 6.1 Overview

The NE5532, NE5532A, SA5532, and SA5532A devices are high-performance operational amplifiers combining excellent dc and ac characteristics. Devices feature very low noise, high output-drive capability, high unity-gain and maximum-output-swing bandwidths, low distortion, high slew rate, input-protection diodes, and output short-circuit protection. These operational amplifiers are compensated internally for unity-gain operation. These devices have specified maximum limits for equivalent input noise voltage.

### 6.2 Functional Block Diagram



#### **6.3 Feature Description**

#### 6.3.1 Unity-Gain Bandwidth

The unity-gain bandwidth is the frequency up to which an amplifier with a unity gain can be operated without greatly distorting the signal. The NE5532, NE5532A, SA5532, and SA5532A devices have a 10MHz unity-gain bandwidth.

#### 6.3.2 Common-Mode Rejection Ratio

The common-mode rejection ratio (CMRR) of an amplifier is a measure of how well the device rejects unwanted input signals common to both input leads. CMRR is found by taking the ratio of the change in input offset voltage to the change in the input voltage and converting to decibels. The CMRR can be infinite, but in practice, amplifiers are designed to have ratio as high as possible. The CMRR of the NE5532, NE5532A, SA5532, and SA5532A devices is 100dB.

#### 6.3.3 Slew Rate

The slew rate is the rate at which an operational amplifier can change output when there is a change on the input. The NE5532, NE5532A, SA5532, and SA5532A devices have a 9V/ms slew rate.

#### **6.4 Device Functional Modes**

The NE5532, NE5532A, SA5532, and SA5532A devices are powered on when the supply is connected. Each of these devices can be operated as a single supply operational amplifier or dual supply amplifier depending on the application.



## 7 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

### 7.1 Typical Application

Some applications require differential signals. Figure 7-1 shows a simple circuit to convert a single-ended input of 2V to 10V into differential output of  $\pm 8V$  on a single 15V supply. The output range is intentionally limited to maximize linearity. The circuit is composed of two amplifiers. One amplifier acts as a buffer and creates a voltage,  $V_{OUT+}$ . The second amplifier inverts the input and adds a reference voltage to generate  $V_{OUT-}$ . Both  $V_{OUT+}$  and  $V_{OUT-}$  range from 2V to 10V. The difference,  $V_{DIFF}$ , is the difference between  $V_{OUT+}$  and  $V_{OUT-}$ .



Figure 7-1. Schematic for Single-Ended Input to Differential Output Conversion

#### 7.1.1 Design Requirements

The design requirements are as follows:

Supply voltage: 15VReference voltage: 12VInput: 2V to 10V

Output differential: ±8V

#### 7.1.2 Detailed Design Procedure

The circuit in Figure 7-1 takes a single-ended input signal,  $V_{IN}$ , and generates two output signals,  $V_{OUT+}$  and  $V_{OUT-}$  using two amplifiers and a reference voltage,  $V_{REF}$ .  $V_{OUT+}$  is the output of the first amplifier and is a buffered version of the input signal,  $V_{IN}$  Equation 1.  $V_{OUT-}$  is the output of the second amplifier which uses  $V_{REF}$  to add an offset voltage to  $V_{IN}$  and feedback to add inverting gain. The transfer function for  $V_{OUT-}$  is Equation 2.

$$V_{OUT+} = V_{IN} \tag{1}$$

$$V_{out-} = V_{ref} \times \left(\frac{R_4}{R_{3+}R_4}\right) \times \left(1 + \frac{R_2}{R_1}\right) - V_{in} \times \frac{R_2}{R_1}$$
(2)

The differential output signal,  $V_{DIFF}$ , is the difference between the two single-ended output signals,  $V_{OUT+}$  and  $V_{OUT-}$ . Equation 3 shows the transfer function for  $V_{DIFF}$ . By applying the conditions that  $R_1 = R_2$  and  $R_3 = R_4$ , the transfer function is simplified into Equation 6. Using this configuration, the maximum input signal is equal to the reference voltage and the maximum output of each amplifier is equal to the  $V_{REF}$ . The differential output range is  $2 \times V_{REF}$ . Furthermore, the common mode voltage is one half of  $V_{REF}$  (see Equation 7).

$$V_{DIFF} = V_{OUT_{+}} - V_{OUT_{-}} = V_{IN} \times \left(1 + \frac{R_{2}}{R_{1}}\right) - V_{REF} \times \left(\frac{R_{4}}{R_{3} + R_{4}}\right) \left(1 + \frac{R_{2}}{R_{1}}\right)$$
(3)

$$V_{OUT+} = V_{IN} \tag{4}$$

$$V_{OUT-} = V_{REF} - V_{IN}$$
 (5)

$$V_{DIFF} = 2 \times V_{IN} - V_{REF} \tag{6}$$

$$V_{cm} = \left(\frac{V_{OUT+} + V_{OUT-}}{2}\right) = \frac{1}{2}V_{REF}$$
(7)

#### 7.1.2.1 Amplifier Selection

Linearity over the input range is key for good dc accuracy. The common mode input range and the output swing limitations determine the linearity. In general, an amplifier with rail-to-rail input and output swing is required. Bandwidth is a key concern for this design. Since the NE5532 has a bandwidth of 10MHz, this circuit can only be able to process signals with frequencies of less than 10MHz.

#### 7.1.2.2 Passive Component Selection

Because the transfer function of  $V_{OUT-}$  is heavily reliant on resistors ( $R_1$ ,  $R_2$ ,  $R_3$ , and  $R_4$ ), use resistors with low tolerances to maximize performance and minimize error. This design used resistors with resistance values of  $36k\Omega$  with tolerances measured to be within 2%. But, if the noise of the system is a key parameter, the user can select smaller resistance values ( $6k\Omega$  or lower) to keep the overall system noise low. This maintains that the noise from the resistors is lower than the amplifier noise.

#### 7.1.3 Application Curves

The measured transfer functions in Figure 7-2, Figure 7-3, and Figure 7-4 are generated by sweeping the input voltage from 0V to 12V. However, this design only uses between 2V and 10V for optimum linearity.





Voltage

Figure 7-3. Positive Output Voltage Node vs Input Voltage



Figure 7-4. Positive Output Voltage Node vs Input Voltage

#### 7.2 Power Supply Recommendations

The NE5532x and SA5532x devices are specified for operation over the range of ±5 to ±15 V; many specifications apply from 0°C to 70°C (NE5532x) and -40°C to +85°C (SA5532x). Section 5.7 presents parameters that exhibit significant variance with regard to operating voltage or temperature.

#### **CAUTION**

Supply voltages outside of the ±22 V range are able to permanently damage the device (see Section **5**.1).

Place 0.1µF bypass capacitors close to the power-supply pins to reduce errors coupling in from noisy or high-impedance power supplies. For more detailed information on bypass capacitor placement, see Section 7.3.1.

#### 7.3 Layout

#### 7.3.1 Layout Guidelines

For best operational performance of the device, use good PCB layout practices, including:

Noise can propagate into analog circuitry through the power pins of the circuit as a whole and the operational amplifier. Bypass capacitors are used to reduce the coupled noise by providing low impedance power sources local to the analog circuitry.



- Connect low-ESR, 0.1µF ceramic bypass capacitors between each supply pin and ground, placed as close to the device as possible. A single bypass capacitor from V+ to ground is applicable for single supply applications.
- Separate grounding for analog and digital portions of circuitry is one of the simplest and most-effective
  methods of noise suppression. One or more layers on multilayer PCB are typically devoted to ground planes.
  A ground plane helps distribute heat and reduces EMI noise pickup. Make sure to physically separate digital
  and analog grounds, paying attention to the flow of the ground current. For more detailed information, refer to
  Circuit Board Layout Techniques, SLOA089.
- To reduce parasitic coupling, run the input traces as far away from the supply or output traces as possible. If
  not possible to keep them separate, better to cross the sensitive trace perpendicular as opposed to in parallel
  with the noisy trace.
- Place the external components as close to the device as possible. Keeping RF and RG close to the inverting input minimizes parasitic capacitance, as shown in Section 7.3.2.
- Keep the length of input traces as short as possible. Always remember that the input traces are the most sensitive part of the circuit.
- Consider a driven, low-impedance guard ring around the critical traces. A guard ring can significantly reduce leakage currents from nearby traces that are at different potentials.

### 7.3.2 Layout Example



Figure 7-5. Operational Amplifier Schematic for Noninverting Configuration



Figure 7-6. Operational Amplifier Board Layout for Noninverting Configuration



### 8 Device and Documentation Support

### 8.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on Notifications to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### **8.2 Support Resources**

TI E2E™ support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 8.3 Trademarks

TI E2E™ is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

### 8.4 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 8.5 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

### 9 Revision History

| Changes from Revision J (January 2015) to Revision K (December 2025)                                               | Page |
|--------------------------------------------------------------------------------------------------------------------|------|
| Changed Unity-gain bandwidth from 10MHz to 12MHz typ                                                               | 1    |
| Changed High slew rate from 9V/µs to 5V/µs typ                                                                     |      |
| Removed peak to peak voltage swing                                                                                 |      |
| Changed Supply voltage positive and negative from 22V to 18V                                                       |      |
| • Changed Input voltage positive and negative from –10V and +10V to –15V and +15V                                  |      |
| • Changed Storage temperature range from –35°C and +150°C to –60°C and +125°C                                      |      |
| Changed HBM value from 2000V to 1000V                                                                              | 3    |
| Changed Unity gain bandwidth from 10MHz to 12MHz                                                                   |      |
| <ul> <li>Removed Maximum peak-to-peak output voltage swing, Small-signal differential-voltage amplifica</li> </ul> |      |
| Maximum output-swing bandwidth, Output impedance, Crosstalk attenuation                                            |      |
| Changed Supply current value from 8mA to 6mA                                                                       |      |
| Removed Overshoot factor                                                                                           |      |
| • Changed Slew rate value from 9V/µs to 5V/µs                                                                      |      |
|                                                                                                                    |      |
| Changes from Revision I (April 2009) to Revision J (January 2015)                                                  | Page |

- Added Applications, Device Information table, Pin Functions table, ESD Ratings table, Thermal Information table, Typical Characteristics, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and



# 10 Mechanical, Packaging, and Orderable Information

The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser based versions of this data sheet, refer to the left hand navigation.

www.ti.com

7-Oct-2025

### **PACKAGING INFORMATION**

| Orderable part number | Status   | Material type | Package   Pins | Package qty   Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|----------|---------------|----------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|------------------|
| NE5532AD              | Obsolete | Production    | SOIC (D)   8   | -                     | -               | Call TI                       | Call TI                    | 0 to 70      | N5532A           |
| NE5532ADR             | Active   | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 70      | N5532A           |
| NE5532ADR.A           | Active   | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 70      | N5532A           |
| NE5532ADR1G4          | Active   | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 70      | N5532A           |
| NE5532ADR1G4.A        | Active   | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 70      | N5532A           |
| NE5532AP              | Active   | Production    | PDIP (P)   8   | 50   TUBE             | Yes             | NIPDAU                        | N/A for Pkg Type           | 0 to 70      | NE5532AP         |
| NE5532AP.A            | Active   | Production    | PDIP (P)   8   | 50   TUBE             | Yes             | NIPDAU                        | N/A for Pkg Type           | 0 to 70      | NE5532AP         |
| NE5532APSR            | Active   | Production    | SO (PS)   8    | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 70      | N5532A           |
| NE5532APSR.A          | Active   | Production    | SO (PS)   8    | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 70      | N5532A           |
| NE5532APSRE4          | Active   | Production    | SO (PS)   8    | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 70      | N5532A           |
| NE5532D               | Obsolete | Production    | SOIC (D)   8   | -                     | -               | Call TI                       | Call TI                    | 0 to 70      | N5532            |
| NE5532DR              | Active   | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 70      | N5532            |
| NE5532DR.A            | Active   | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 70      | N5532            |
| NE5532DRE4            | Active   | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 70      | N5532            |
| NE5532DRG4            | Active   | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 70      | N5532            |
| NE5532DRG4.A          | Active   | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 70      | N5532            |
| NE5532P               | Active   | Production    | PDIP (P)   8   | 50   TUBE             | Yes             | NIPDAU                        | N/A for Pkg Type           | 0 to 70      | NE5532P          |
| NE5532P.A             | Active   | Production    | PDIP (P)   8   | 50   TUBE             | Yes             | NIPDAU                        | N/A for Pkg Type           | 0 to 70      | NE5532P          |
| NE5532PE4             | Active   | Production    | PDIP (P)   8   | 50   TUBE             | -               | Call TI                       | Call TI                    | 0 to 70      |                  |
| NE5532PSR             | Active   | Production    | SO (PS)   8    | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 70      | N5532            |
| NE5532PSR.A           | Active   | Production    | SO (PS)   8    | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 70      | N5532            |
| SA5532AD              | Obsolete | Production    | SOIC (D)   8   | -                     | -               | Call TI                       | Call TI                    | -40 to 85    | SA5532A          |
| SA5532ADR             | Active   | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | SA5532A          |
| SA5532ADR.A           | Active   | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | SA5532A          |
| SA5532ADRG4           | Active   | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | SA5532A          |
| SA5532ADRG4.A         | Active   | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | SA5532A          |
| SA5532AP              | Active   | Production    | PDIP (P)   8   | 50   TUBE             | Yes             | NIPDAU                        | N/A for Pkg Type           | -40 to 85    | SA5532AP         |
| SA5532AP.A            | Active   | Production    | PDIP (P)   8   | 50   TUBE             | Yes             | NIPDAU                        | N/A for Pkg Type           | -40 to 85    | SA5532AP         |
| SA5532APE4            | Active   | Production    | PDIP (P)   8   | 50   TUBE             | -               | Call TI                       | Call TI                    | -40 to 85    |                  |





www.ti.com

7-Oct-2025

| Orderable part number | Status   | Material type | Package   Pins | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking |
|-----------------------|----------|---------------|----------------|-----------------------|------|-------------------------------|----------------------------|--------------|--------------|
|                       | (1)      | (2)           |                |                       | (3)  | (4)                           | (5)                        |              | (6)          |
| SA5532D               | Obsolete | Production    | SOIC (D)   8   | -                     | -    | Call TI                       | Call TI                    | -40 to 85    | SA5532       |
| SA5532DR              | Active   | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | SA5532       |
| SA5532DR.A            | Active   | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | SA5532       |
| SA5532P               | Active   | Production    | PDIP (P)   8   | 50   TUBE             | Yes  | NIPDAU                        | N/A for Pkg Type           | -40 to 85    | SA5532P      |
| SA5532P.A             | Active   | Production    | PDIP (P)   8   | 50   TUBE             | Yes  | NIPDAU                        | N/A for Pkg Type           | -40 to 85    | SA5532P      |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

- (3) RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.
- (4) Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.
- (5) MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.
- (6) Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.



www.ti.com 21-Aug-2025

### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| NE5532ADR    | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| NE5532ADR1G4 | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| NE5532APSR   | so              | PS                 | 8 | 2000 | 330.0                    | 16.4                     | 8.35       | 6.6        | 2.4        | 12.0       | 16.0      | Q1               |
| NE5532DR     | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| NE5532DRG4   | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| NE5532PSR    | so              | PS                 | 8 | 2000 | 330.0                    | 16.4                     | 8.35       | 6.6        | 2.4        | 12.0       | 16.0      | Q1               |
| SA5532ADR    | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| SA5532ADRG4  | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| SA5532DR     | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |



www.ti.com 21-Aug-2025



\*All dimensions are nominal

| 7 ili dilliciololio die fiorilliai |              |                 |      |      |             |            |             |
|------------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                             | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| NE5532ADR                          | SOIC         | D               | 8    | 2500 | 353.0       | 353.0      | 32.0        |
| NE5532ADR1G4                       | SOIC         | D               | 8    | 2500 | 353.0       | 353.0      | 32.0        |
| NE5532APSR                         | so           | PS              | 8    | 2000 | 353.0       | 353.0      | 32.0        |
| NE5532DR                           | SOIC         | D               | 8    | 2500 | 353.0       | 353.0      | 32.0        |
| NE5532DRG4                         | SOIC         | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |
| NE5532PSR                          | so           | PS              | 8    | 2000 | 353.0       | 353.0      | 32.0        |
| SA5532ADR                          | SOIC         | D               | 8    | 2500 | 353.0       | 353.0      | 32.0        |
| SA5532ADRG4                        | SOIC         | D               | 8    | 2500 | 353.0       | 353.0      | 32.0        |
| SA5532DR                           | SOIC         | D               | 8    | 2500 | 353.0       | 353.0      | 32.0        |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 21-Aug-2025

### **TUBE**



\*All dimensions are nominal

| Device     | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| NE5532AP   | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |
| NE5532AP.A | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |
| NE5532P    | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |
| NE5532P.A  | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |
| SA5532AP   | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |
| SA5532AP.A | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |
| SA5532P    | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |
| SA5532P.A  | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |



SMALL OUTLINE INTEGRATED CIRCUIT



### NOTES:

- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.





NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



# P (R-PDIP-T8)

# PLASTIC DUAL-IN-LINE PACKAGE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. Falls within JEDEC MS-001 variation BA.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale, TI's General Quality Guidelines, or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025