













LP2954, LP2954A

SNVS096E -JUNE 1999-REVISED JULY 2016

# LP2954, LP2954A 5-V and Adjustable Micropower LDOs

#### **Features**

- 5-V Output within 1.2% Over Temperature (A Grade)
- Adjustable 1.23-V to 29-V Output Voltage Available (LP2954IM and LP2954AIM)
- Ensured 250-mA Output Current
- **Extremely Low Quiescent Current**
- Low Dropout Voltage
- Reverse Battery Protection
- Extremely Tight Line and Load Regulation
- **Very Low Temperature Coefficient**
- **Current and Thermal Limiting**
- Pin Compatible with LM2940 and LM340 (5-V Version Only)
- Adjustable Version Adds ERROR Flag to Warn of Output Drop and a Logic-Controlled Shutdown

## **Applications**

- High-Efficiency Linear Regulator
- Low Dropout Battery-Powered Regulator

## 3 Description

The LP2954 is a 5-V micropower LDO with very low quiescent current (90 µA typical at 1-mA load) and very low dropout voltage (typically 60 mV at light loads and 470 mV at 250-mA load current).

The guiescent current increases only slightly at dropout (120 µA typical), which prolongs battery life.

The LP2954 with a fixed 5-V output is available in three-pin TO-220 and DDPAK/TO-263 packages. The adjustable LP2954 is provided in an 8-pin, smalloutline SOIC package. The adjustable version also provides a resistor network which can be pin strapped to set the output to any voltage from to 1.23 V to 29 V.

Reverse battery protection is provided for the IN pin.

The tight line and load regulation (0.04% typical), as well as very low output temperature coefficient make the LP2954 well suited for use as a low-power voltage reference.

Output accuracy is ensured at both room temperature and over the entire operating temperature range.

## Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE          | BODY SIZE (NOM)      |
|-------------|------------------|----------------------|
|             | SOIC (8)         | 4.90 mm × 3.91 mm    |
| LP2954      | DDPAK/TO-263 (3) | 10.18 mm × 8.41 mm   |
|             | TO-220 (3)       | 14.986 mm × 10.16 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### Simplified Schematic





## **Table of Contents**

| 1 | Features 1                           | 8 Application and Implementation       |                    |
|---|--------------------------------------|----------------------------------------|--------------------|
| 2 | Applications 1                       | 8.1 Application Information            |                    |
| 3 | Description 1                        | 8.2 Typical Application                |                    |
| 4 | Revision History2                    | 9 Power Supply Recommendations.        | 17                 |
| 5 | Pin Configuration and Functions 3    | 10 Layout                              | 18                 |
| 6 | Specifications4                      | 10.1 Layout Guidelines                 | 18                 |
|   | 6.1 Absolute Maximum Ratings 4       | 10.2 Layout Example                    | 18                 |
|   | 6.2 ESD Ratings                      | 11 Device and Documentation Suppo      | ort 19             |
|   | 6.3 Recommended Operating Conditions | 11.1 Related Documentation             | 19                 |
|   | 6.4 Thermal Information              | 11.2 Related Links                     | 19                 |
|   | 6.5 Electrical Characteristics5      | 11.3 Receiving Notification of Documer | itation Updates 19 |
|   | 6.6 Typical Characteristics          | 11.4 Community Resources               | 19                 |
| 7 | Detailed Description 10              | 11.5 Trademarks                        | 19                 |
| - | 7.1 Overview                         | 11.6 Electrostatic Discharge Caution   | 19                 |
|   | 7.2 Functional Block Diagrams        | 11.7 Glossary                          | 19                 |
|   | 7.3 Feature Description              | 12 Mechanical, Packaging, and Order    |                    |
|   | 7.4 Device Functional Modes          | Information                            |                    |

# 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Cł       | nanges from Revision D (March 2013) to Revision E                                                                                                                                                                                                                                                                                                                         | Page |
|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| •        | Changed "voltage regulator" to "LDO"                                                                                                                                                                                                                                                                                                                                      | 1    |
| •        | Added Device Information and Pin Configuration and Functions sections, ESD Ratings and Thermal Information tables, Feature Description, Device Functional Modes, Application and Implementation, Power Supply Recommendations, Layout, Device and Documentation Support, and Mechanical, Packaging, and Orderable Information sections; added top nav icon for TI Designs | 1    |
| •        | Changed $R_{\theta JA}$ value for DDPAK/TO-263 from "73°C/W" to "44.3°C/W"; TO-220 from "60°C/W" to "80.3°C/W"; SOIC from "160°C/W" to "105.0°C/W". These values were in former FN 3 to <i>Abs Max</i> table                                                                                                                                                              | 4    |
| •        | Added Power Dissipation                                                                                                                                                                                                                                                                                                                                                   | 15   |
| <u>.</u> | Added Estimating Junction Temperature                                                                                                                                                                                                                                                                                                                                     | 15   |
| Cł       | nanges from Revision C (March 2013) to Revision D                                                                                                                                                                                                                                                                                                                         | Page |
| •        | Changed layout of National Semiconductor data sheet to TI format                                                                                                                                                                                                                                                                                                          | 18   |



# 5 Pin Configuration and Functions



#### **Pin Functions**

| PIN      |     |     |   | 1/0 | DESCRIPTION                                                                                                                                              |  |  |
|----------|-----|-----|---|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NAME     | NDE | KTT | D | 1/0 | DESCRIPTION                                                                                                                                              |  |  |
| ERROR    | _   | _   | 5 | 0   | Error output                                                                                                                                             |  |  |
| FEEDBACK | _   | _   | 7 | I   | Voltage feedback input                                                                                                                                   |  |  |
| IN       | 1   | 1   | 8 | I   | Unregulated input voltage                                                                                                                                |  |  |
| GND      | 2   | 2   | 4 | _   | Ground                                                                                                                                                   |  |  |
| OUT      | 3   | 3   | 1 | 0   | Regulated output voltage. This pin requires an output capacitor to maintain stability. See <i>Detailed Design Procedure</i> for output capacitor details |  |  |
| SENSE    | _   | _   | 2 | 1   | Output voltage sense                                                                                                                                     |  |  |
| SHUTDOWN | _   | _   | 3 | 1   | Disable device                                                                                                                                           |  |  |
| 5V TAP   | _   | _   | 6 | 0   | Internal resistor divider                                                                                                                                |  |  |



## 6 Specifications

#### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1)(2)

|                                       | MIN                | MAX | UNIT |
|---------------------------------------|--------------------|-----|------|
| Input supply voltage                  | -20                | 30  | V    |
| Power dissipation <sup>(1)</sup>      | Internally Limited |     |      |
| Storage temperature, T <sub>stg</sub> | -65                | 150 | °C   |

- (1) At elevated temperatures, device power dissipation must be derated based on package thermal resistance and heat sink values (if a heat sink is used). If power dissipation causes the junction temperature to exceed specified limits, the device goes into thermal shutdown.
- (2) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/Distributors for availability and specifications.

## 6.2 ESD Ratings

|             |                         |                                                        | VALUE | UNIT |
|-------------|-------------------------|--------------------------------------------------------|-------|------|
| $V_{(ESD)}$ | Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) | ±2000 | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

## 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                                | MIN | NOM MAX | UNIT |
|--------------------------------|-----|---------|------|
| Operating junction temperature | -40 | 125     | °C   |

#### 6.4 Thermal Information

|                                 |                                                | LP29               | LP2954, LP2954A     |          |      |  |  |  |
|---------------------------------|------------------------------------------------|--------------------|---------------------|----------|------|--|--|--|
|                                 | THERMAL METRIC <sup>(1)</sup>                  | KTT (DDPAK/TO-263) | NDE (TO-220)        | D (SOIC) | UNIT |  |  |  |
|                                 |                                                | 3 PINS             | 3 PINS              | 8 PINS   |      |  |  |  |
| R <sub>0JA</sub> <sup>(2)</sup> | Junction-to-ambient thermal resistance, High-K | 44.3               | 80.3 <sup>(3)</sup> | 105.0    | °C/W |  |  |  |
| $R_{\theta JC(top)}$            | Junction-to-case (top) thermal resistance      | 44.8               | 38.6                | 47.3     | °C/W |  |  |  |
| $R_{\theta JB}$                 | Junction-to-board thermal resistance           | 23.8               | 73.1                | 45.8     | °C/W |  |  |  |
| ΨЈТ                             | Junction-to-top characterization parameter     | 10.6               | 13.5                | 6.2      | °C/W |  |  |  |
| ΨЈВ                             | Junction-to-board characterization parameter   | 22.7               | 73.1                | 45.2     | °C/W |  |  |  |
| $R_{\theta JC(bot)}$            | Junction-to-case (bottom) thermal resistance   | 1.0                | 0.9                 | l        | °C/W |  |  |  |

- (1) For more information about traditional and new thermal metrics, see Semiconductor and IC Package Thermal Metrics.
- (2) Thermal resistance value R<sub>θJA</sub> is based on the EIA/JEDEC High-K printed circuit board defined by JESD51-7 High Effective Thermal Conductivity Test Board for Leaded Surface Mount Packages.
- (3) The TO-220 (NDE) package is vertically mounted in center of JEDEC High-K test board (JESD 51-7) with no additional heat sink. This is a through-hole package; this is NOT a surface mount package.



#### 6.5 Electrical Characteristics

Limits are specified by production testing or correlation techniques using standard Statistical Quality Control (SQC) methods. Unless otherwise noted:  $T_1 = 25^{\circ}C$ .  $V_{IN} = 6$  V,  $I_1 = 1$  mA,  $C_1 = 2.2$  µF

|                                 | DADAMETED                              | TEST CONDITIONS                                                                                 |       | LP2954A | .I    |      | LP2954I |      | LINUT  |
|---------------------------------|----------------------------------------|-------------------------------------------------------------------------------------------------|-------|---------|-------|------|---------|------|--------|
|                                 | PARAMETER                              | TEST CONDITIONS                                                                                 | MIN   | TYP     | MAX   | MIN  | TYP     | MAX  | UNIT   |
|                                 |                                        |                                                                                                 | 4.975 | 5       | 5.025 | 4.95 | 5       | 5.05 |        |
|                                 |                                        | -40°C to 125°C                                                                                  | 4.94  |         | 5.06  | 4.9  |         | 5.1  |        |
| $V_O$                           | Output voltage <sup>(1)</sup>          | 1 mA ≤ I <sub>L</sub> ≤ 250 mA                                                                  |       | 5       |       |      | 5       |      | V      |
|                                 |                                        | 1 mA ≤ I <sub>L</sub> ≤ 250 mA<br>-40°C to 125°C                                                | 4.93  |         | 5.07  | 4.88 |         | 5.12 |        |
| $\Delta V_{O}/\Delta T$         | Output voltage temperature coefficient | See $^{(2)}$ , $-40^{\circ}$ C $\leq$ T <sub>J</sub> $\leq$ 125 $^{\circ}$ C                    |       | 20      | 100   |      | 20      | 150  | ppm/°C |
|                                 |                                        | $V_{IN} = 6 \text{ V to } 30 \text{ V}$                                                         |       | 0.03%   | 0.1%  |      | 0.03%   | 0.2% |        |
| $\Delta V_{O}/V_{O}$            | Line regulation                        | $V_{IN} = 6 \text{ V to } 30 \text{ V} $<br>-40°C \le T <sub>J</sub> \le 125°C                  |       |         | 0.2%  |      |         | 0.3% |        |
|                                 |                                        | $I_L = 1 \text{ to } 250 \text{ mA}$<br>$I_L = 0.1 \text{ to } 1 \text{ mA}^{(3)}$              |       | 0.04%   | 0.16% |      | 0.04%   | 0.2% |        |
| ΔV <sub>O</sub> /V <sub>O</sub> | Load regulation                        | $I_L = 1$ to 250 mA<br>$I_L = 0.1$ to 1 mA<br>$-40^{\circ}C \le T_J \le 125^{\circ}C$           |       |         | 0.2%  |      |         | 0.3% |        |
|                                 | Dropout voltage <sup>(4)</sup>         | I <sub>L</sub> = 1 mA                                                                           |       | 60      | 100   |      | 60      | 100  |        |
|                                 |                                        | $I_{L} = 1 \text{ mA}$ $-40^{\circ}\text{C} \le T_{J} \le 125^{\circ}\text{C}$                  |       |         | 150   |      |         | 150  |        |
|                                 |                                        | I <sub>L</sub> = 50 mA                                                                          |       | 240     | 300   |      | 240     | 300  | mV     |
| $V_{IN} - V_{O}$                |                                        | $I_L = 50 \text{ mA},$<br>$-40^{\circ}\text{C} \le T_J \le 125^{\circ}\text{C}$                 |       |         | 420   |      |         | 420  |        |
| VIN VO                          |                                        | I <sub>L</sub> = 100 mA                                                                         |       | 310     | 400   |      | 310     | 400  |        |
|                                 |                                        | $I_{L} = 100 \text{ mA}$ $-40^{\circ}\text{C} \le T_{J} \le 125^{\circ}\text{C}$                |       |         | 520   |      |         | 520  |        |
|                                 |                                        | I <sub>L</sub> = 250 mA                                                                         |       | 470     | 600   |      | 470     | 600  |        |
|                                 |                                        | $I_{L} = 250 \text{ mA}$ $-40^{\circ}\text{C} \le T_{J} \le 125^{\circ}\text{C}$                |       |         | 800   |      |         | 800  |        |
|                                 |                                        | I <sub>L</sub> = 1 mA                                                                           |       | 90      | 150   |      | 90      | 150  |        |
|                                 |                                        | $I_{L} = 1 \text{ mA}$ $-40^{\circ}\text{C} \le T_{J} \le 125^{\circ}\text{C}$                  |       |         | 180   |      |         | 180  | μA     |
|                                 |                                        | I <sub>L</sub> = 50 mA                                                                          |       | 1.1     | 2     |      | 1.1     | 2    |        |
|                                 | Ground pin current <sup>(5)</sup>      | $I_L = 50 \text{ mA}$ $-40^{\circ}\text{C} \le T_J \le 125^{\circ}\text{C}$                     |       |         | 2.5   |      |         | 2.5  |        |
| I <sub>GND</sub>                | Ground pin current                     | I <sub>L</sub> = 100 mA                                                                         |       | 4.5     | 6     |      | 4.5     | 6    |        |
|                                 |                                        | I <sub>L</sub> = 100 mA<br>-40°C ≤ T <sub>J</sub> ≤ 125°C                                       |       |         | 8     |      |         | 8    | mA     |
|                                 |                                        | I <sub>L</sub> = 250 mA                                                                         |       | 21      | 28    |      | 21      | 28   |        |
|                                 |                                        | $I_{L} = 250 \text{ mA}$ $-40^{\circ}\text{C} \le T_{J} \le 125^{\circ}\text{C}$                |       |         | 33    |      |         | 33   |        |
|                                 | Ground pin current at                  | V <sub>IN</sub> = 4.5 V                                                                         |       | 120     | 170   | -    | 120     | 170  |        |
| I <sub>GND</sub>                | dropout <sup>(5)</sup>                 | $V_{IN} = 4.5 \text{ V} \\ -40^{\circ}\text{C} \le \text{T}_{\text{J}} \le 125^{\circ}\text{C}$ |       |         | 210   |      |         | 210  | μA     |

<sup>(1)</sup> When used in dual-supply systems where the regulator load is returned to a negative supply, the output voltage must be diode-clamped to ground.

(2) Output voltage temperature coefficient is defined as the worst-case voltage change divided by the total temperature range.

<sup>(3)</sup> Regulation is measured at constant junction temperature using low duty cycle pulse testing. Parts are tested separately for load regulation in the load ranges 0.1 mA to 1 mA and 1 mAto 250 mA. Changes in output voltage due to heating effects are covered by the thermal regulation specification.

<sup>(4)</sup> Dropout voltage is defined as the input-to-output differential at which the output voltage drops 100 mV below the value measured with a 1-V differential.

<sup>(5)</sup> GND pin current is the regulator quiescent current. The total current drawn from the source is the sum of the load current plus the GND pin current.



## **Electrical Characteristics (continued)**

Limits are specified by production testing or correlation techniques using standard Statistical Quality Control (SQC) methods. Unless otherwise noted:  $T_{II} = 25$ °C,  $V_{IN} = 6$  V,  $I_{II} = 1$  mA,  $C_{II} = 2.2$   $\mu$ F

|                                         | DADAMETED                                 | METER TEST CONDITIONS                                                                                                               |          | P2954A  | I     | LP2954I |       |       | LINIT         |
|-----------------------------------------|-------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|----------|---------|-------|---------|-------|-------|---------------|
|                                         | PARAMETER                                 | TEST CONDITIONS                                                                                                                     | MIN      | TYP     | MAX   | MIN     | TYP   | MAX   | UNIT          |
|                                         |                                           | V <sub>O</sub> = 0 V                                                                                                                |          | 380     | 500   |         | 380   | 500   |               |
| I <sub>LIMIT</sub>                      | Current limit                             | V <sub>O</sub> = 0 V<br>-40°C ≤ T <sub>J</sub> ≤ 125°C                                                                              |          |         | 530   |         |       | 530   | mA            |
| $\Delta V_{O}/\Delta P_{D}$             | Thermal regulation                        | See <sup>(6)</sup>                                                                                                                  |          | 0.05    | 0.2   |         | 0.05  | 0.2   | %/W           |
|                                         |                                           | $I_L = 100 \text{ mA}, C_L = 2.2 \mu\text{F}$                                                                                       |          | 400     |       |         | 400   |       |               |
| e <sub>n</sub>                          | Output noise<br>10 Hz to 100 kHz          | $I_L = 100 \text{ mA}, C_L = 33 \mu\text{F}$                                                                                        |          | 260     |       |         | 260   |       | $\mu V_{RMS}$ |
|                                         | 10 112 to 100 KHZ                         | $I_L = 100 \text{ mA}, C_L = 33 \mu F^{(7)}$                                                                                        |          | 80      |       |         | 80    |       |               |
| ADDITIONA                               | AL SPECIFICATIONS FOR TH                  | IE ADJUSTABLE DEVICE (LP29                                                                                                          | 54AIM an | d LP295 | 4IM)  |         |       |       |               |
|                                         |                                           | See <sup>(8)</sup>                                                                                                                  | 1.215    | 1.23    | 1.245 | 1.205   | 1.23  | 1.255 |               |
| $V_{REF}$                               | Reference voltage                         | See <sup>(8)</sup><br>-40°C ≤ T <sub>J</sub> ≤ 125°C                                                                                | 1.205    |         | 1.255 | 1.19    |       | 1.27  | V             |
| AV/ /                                   | Defended with the line                    | V <sub>IN</sub> = 2.5 V to V <sub>O(NOM)</sub> + 1 V                                                                                |          | 0.03%   | 0.1%  |         | 0.03% | 0.2%  |               |
| ΔV <sub>REF</sub> /<br>V <sub>REF</sub> | Reference voltage line regulation         | $V_{IN}$ = 2.5 V to $V_{O(NOM)}$ +1 V to 30 V <sup>(9)(8)</sup> -40°C ≤ $T_J$ ≤ 125°C                                               |          |         | 0.2%  |         |       | 0.4%  |               |
| $\Delta V_{REF} / \Delta T$             | Reference voltage temperature coefficient | See <sup>(2)</sup><br>-40°C ≤ T <sub>J</sub> ≤ 125°C                                                                                |          | 20      |       |         |       |       | ppm/°C        |
|                                         | Feedback pin bias current                 |                                                                                                                                     |          | 20      | 40    |         | 20    | 40    | - 0           |
| I <sub>B(FB)</sub>                      |                                           | -40°C ≤ T <sub>J</sub> ≤ 125°C                                                                                                      |          |         | 60    |         |       | 60    | nA            |
| I <sub>GND</sub>                        | Ground pin current at shutdown (5)        | V <sub>SHUTDOWN</sub> ≤ 1.1 V                                                                                                       |          | 105     | 140   |         | 105   | 140   | μА            |
|                                         |                                           | See <sup>(10)</sup>                                                                                                                 | 30       |         |       | 30      |       |       | mA            |
| I <sub>O(SINK)</sub>                    | Output OFF pulldown<br>current            | See <sup>(10)</sup><br>-40°C ≤ T <sub>J</sub> ≤ 125°C                                                                               | 20       |         |       | 20      |       |       |               |
| DROPOUT                                 | DETECTION COMPARATOR                      |                                                                                                                                     |          |         | ,     |         |       |       |               |
|                                         | Outrot IIIOI I I al a ma                  | V <sub>OH</sub> = 30 V                                                                                                              |          | 0.01    | 1     |         | 0.01  | 1     |               |
| I <sub>OH</sub>                         | Output HIGH leakage<br>current            | V <sub>OH</sub> = 30 V, −40°C ≤ T <sub>J</sub> ≤ 125°C                                                                              |          |         | 2     |         |       | 2     | μA            |
| V <sub>OL</sub>                         | Output LOW voltage                        | $V_{IN} = V_{O(NOM)} - 0.5 \text{ V}$<br>$I_{O(COMP)} = 400 \mu\text{A}$<br>$-40^{\circ}\text{C} \le T_{J} \le 125^{\circ}\text{C}$ |          | 150     | 250   |         | 150   | 250   | mV            |
|                                         |                                           |                                                                                                                                     |          |         | 400   |         |       | 400   |               |
|                                         |                                           | See <sup>(11)</sup>                                                                                                                 | -80      | -60     | -35   | -80     | -60   | -35   |               |
| $V_{THR(MAX)}$                          | Upper threshold voltage                   | See <sup>(11)</sup><br>-40°C ≤ T <sub>J</sub> ≤ 125°C                                                                               | -95      |         | -25   | -95     |       | -25   | mV            |
| V <sub>THR(MIN)</sub>                   |                                           | See <sup>(11)</sup>                                                                                                                 | -110     | -85     | -55   | -110    | -85   | -55   |               |
| ` '                                     | Lower threshold voltage                   | See <sup>(11)</sup><br>-40°C ≤ T <sub>J</sub> ≤ 125°C                                                                               | -160     |         | -40   | -160    |       | -40   | mV            |
|                                         | Hysteresis                                | See <sup>(11)</sup>                                                                                                                 |          | 15      |       |         | 15    |       | mV            |

<sup>(6)</sup> Thermal regulation is defined as the change in output voltage at a time T after a change in power dissipation is applied, excluding load or line regulation effects. Specifications are for 200-mA load pulse at  $V_{IN} = 20 \text{ V}$  (3-W pulse) for T = 10 ms.

Submit Documentation Feedback

Copyright © 1999–2016, Texas Instruments Incorporated

Connect a 0.1-µF capacitor from the OUT pin to the FEEDBACK pin.

<sup>(8)</sup>  $V_{REF} \le V_{OUT} \le (V_{IN} - 1 \ V)$ , 2.3  $V \le V_{IN} \le 30 \ V$ , 100  $\mu A \le I_L \le 250 \ mA$ .

Two separate tests are performed, one covering  $V_{IN} = 2.5 \text{ V}$  to  $V_{O(NOM)} + 1 \text{ V}$  and the other test for  $V_{IN} = 2.5 \text{ V}$  to  $V_{O(NOM)} + 1 \text{ V}$  to 30 V.

 <sup>(10)</sup> V<sub>SHUTDOWN</sub> ≤ 1.1 V, V<sub>OUT</sub> = V<sub>O(NOM)</sub>.
 (11) Comparator thresholds are expressed in terms of a voltage differential at the FEEDBACK pin below the nominal reference voltage measured at V<sub>IN</sub> = V<sub>O(NOM)</sub> + 1 V. To express these thresholds in terms of output voltage change, multiply by the error amplifier gain, which is V<sub>OUT</sub>/V<sub>REF</sub> = (R1 + R2) / R2.



## **Electrical Characteristics (continued)**

Limits are specified by production testing or correlation techniques using standard Statistical Quality Control (SQC) methods. Unless otherwise noted:  $T_J = 25$ °C,  $V_{IN} = 6$  V,  $I_L = 1$  mA,  $C_L = 2.2$   $\mu$ F

|                | DADAMETED            | TEST COMPITIONS                                                                           | LP2954AI |     | LP2954I |              |     |     |      |
|----------------|----------------------|-------------------------------------------------------------------------------------------|----------|-----|---------|--------------|-----|-----|------|
|                | PARAMETER            | TEST CONDITIONS                                                                           | MIN      | TYP | MAX     | MIN          | TYP | MAX | UNIT |
| SHUTDO         | WN INPUT             |                                                                                           |          |     | •       |              |     |     |      |
| Vos            |                      | (Referred to V <sub>REF</sub> )                                                           | -7.5     | ±3  | 7.5     | <b>-</b> 7.5 | ±3  | 7.5 |      |
|                | Input offset voltage | (Referred to $V_{REF}$ ), $-40^{\circ}C \le T_{J}$ $\le 125^{\circ}C$                     | -10      |     | 10      | -10          |     | 10  | mV   |
| HYST           | Hysteresis           |                                                                                           |          | 6   |         |              | 6   |     | mV   |
| I <sub>B</sub> |                      | V <sub>IN(SHUTDOWN)</sub> = 0 V to 5 V                                                    | -30      | 10  | 30      | -30          | 10  | 30  |      |
|                | Input bias current   | $V_{IN(\overline{SHUTDOWN})} = 0 \text{ V to 5 V},$<br>-40°C \le T <sub>J</sub> \le 125°C | -50      |     | 50      | <b>-</b> 50  |     | 50  | nA   |

## 6.6 Typical Characteristics





## **Typical Characteristics (continued)**





## **Typical Characteristics (continued)**



Figure 13. Short-Circuit Output Current and Maximum **Output Current** 

Figure 14. Maximum Power Dissipation (DDPAK/TO-263)



## 7 Detailed Description

#### 7.1 Overview

The LP2954 is a 5-V micropower LDO with very low quiescent current (90  $\mu$ A typical at 1-mA load) and very low dropout voltage (typically 60 mV at light loads and 470 mV at 250-mA load current).

## 7.2 Functional Block Diagrams



Figure 15. LP2954 TO-220 and TO-263 Functional Block Diagram



Figure 16. LP2954 SOIC Functional Block Diagram



#### 7.3 Feature Description

## 7.3.1 Dropout Voltage

The dropout voltage of the regulator is defined as the minimum input-to-output voltage differential required for the output voltage to stay within 100 mV of the output voltage measured with a 1-V differential. The dropout voltages for various values of load current are listed under *Electrical Characteristics*.

If the regulator is powered from a rectified AC source with a capacitive filter, the minimum AC line voltage and maximum load current must be used to calculate the minimum voltage at the input of the regulator. The minimum input voltage, *including AC ripple on the filter capacitor*, must not drop below the voltage required to keep the LP2954 in regulation. It is also advisable to verify operating at *minimum* operating ambient temperature, because the increasing ESR of the filter capacitor makes this a worst-case test for dropout voltage due to increased ripple amplitude.

#### 7.3.2 Dropout Detection Comparator

This comparator produces a logic LOW whenever the output falls out of regulation by more than about 5%. The 5% value is from the comparators built-in offset of 60 mV divided by the 1.23-V reference. The 5% low trip level remains constant regardless of the programmed output voltage. An out-of-regulation condition can result from low input voltage, current limiting, or thermal limiting.

Figure 17 gives a timing diagram showing the relationship between the output voltage, the  $\overline{\text{ERROR}}$  output, and input voltage as the input voltage is ramped up and down to a regulator programmed for 5-V output. The ERROR signal becomes low at about 1.3-V input. It goes high at about 5-V input, where the output equals 4.75 V. Because the dropout voltage is load dependent, the *input* voltage trip points vary with load current. The *output* voltage trip point does not vary.

The comparator has an open-collector output which requires an external pullup resistor. This resistor may be connected to the regulator output or some other supply voltage. Using the regulator output prevents an invalid HIGH on the comparator output which occurs if it is pulled up to an external voltage while the regulator input voltage is reduced below 1.3 V. In selecting a value for the pullup resistor note that, while the output can sink 400  $\mu$ A, this current adds to battery drain. Suggested values range from 100 k $\Omega$  to 1 M $\Omega$ . This resistor is not required if the output is unused.

When  $V_{IN} \le 1.3$  V, the  $\overline{\text{ERROR}}$  pin becomes a high impedance, allowing the error flag voltage to rise to its pullup voltage. Using  $V_{OUT}$  as the pullup voltage (rather than an external 5-V source) keeps the error flag voltage below 1.2 V (typical) in this condition. The user may wish to divide down the error flag voltage using equal-value resistors (10 k $\Omega$  suggested) to ensure a low-level logic signal during any fault condition, while still allowing a valid high logic level during normal operation.



<sup>\*</sup> In shutdown mode, ERROR goes high if it has been pulled up to an external supply. To avoid this invalid response, pull up to regulator output.

Figure 17. ERROR Output Timing

## 7.3.3 Output Isolation

The regulator output can be left connected to an active voltage source (such as a battery) with the regulator input power turned off, as long as the regulator ground pin is connected to ground. If the ground pin is left floating, damage to the regulator can occur if the output is pulled up by an external voltage source.

<sup>\*\*</sup> Exact value depends on dropout voltage. (See Dropout Voltage)



## **Feature Description (continued)**

#### 7.3.4 Reducing Output Noise

In reference applications it may be advantageous to reduce the AC noise present on the output. One method is to reduce regulator bandwidth by increasing output capacitance. This is relatively inefficient, because large increases in capacitance are required to get significant improvement.

Noise can be reduced more effectively by a bypass capacitor placed across R1 (refer to Figure 19). The formula for selecting the capacitor to be used is:

$$C_{B} = 1 / 2\pi R1 \times 20 \text{ Hz}$$
 (1)

This gives a value of about 0.1  $\mu$ F. When this is used, the output capacitor must be 6.8  $\mu$ F (or greater) to maintain stability. The 0.1- $\mu$ F capacitor reduces the high frequency gain of the circuit to unity, lowering the output noise from 260  $\mu$ V to 80  $\mu$ V using a 10-Hz to 100-kHz bandwidth. Also, noise is no longer proportional to the output voltage, so improvements are more pronounced at high output voltages.

#### 7.4 Device Functional Modes

#### 7.4.1 Shutdown Input

A logic-level signal shuts off the regulator output when a LOW (< 1.2 V) is applied to the SHUTDOWN input.

To prevent possible mis-operation, the  $\overline{\text{SHUTDOWN}}$  input must be actively terminated. If the input is driven from open-collector logic, a pullup resistor (TI recommends 20 k $\Omega$  to 100 k $\Omega$ ) must be connected from the SHUTDOWN input to the regulator input.

If the SHUTDOWN input is driven from a source that actively pulls high and low (like an operational amplifier), the pullup resistor is not required, but may be used.

If the shutdown function is not to be used, the cost of the pullup resistor can be saved by simply tying the SHUTDOWN input directly to the regulator input.

**IMPORTANT:** Because the *Absolute Maximum Ratings* state that the SHUTDOWN input cannot go more than 0.3 V below ground, the reverse-battery protection feature that protects the regulator input is sacrificed if the SHUTDOWN input is tied directly to the regulator input.

If reverse-battery protection is required in an application, the pullup resistor between the  $\overline{\text{SHUTDOWN}}$  input and the regulator input must be used. The recommended 20 k $\Omega$  to 100 k $\Omega$  provides adequate protection of the  $\overline{\text{SHUTDOWN}}$  pin during negative voltage transitions at the IN pin.



## 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 8.1 Application Information

The LP2954-N is a linear voltage regulator operating from 2.3 V to 30 V on the input and regulated output voltage of 5 V with typical 0.5% accuracy (LP2954Al) and 250 mA maximum output current. For linear voltage regulator the efficiency is defined by the ratio of output voltage to input voltage (efficiency =  $V_{OUT}/V_{IN}$ ). To achieve high efficiency, the dropout voltage ( $V_{IN}-V_{OUT}$ ) must be as small as possible, thus requiring a very low dropout LDO. Successfully implementing an LDO in an application depends on the application requirements. If the requirements are simply input voltage and output voltage, compliance specifications (such as internal power dissipation or stability) must be verified to ensure a solid design. If timing, start-up, noise, PSRR, or any other transient specification is required, the design becomes more challenging.

#### 8.2 Typical Application



Figure 18. LP2954 Typical Application

#### 8.2.1 Design Requirements

For typical LDO applications, use the parameters listed in Table 1.

**Table 1. Design Parameters** 

| DESIGN PARAMETER           | EXAMPLE VALUE         |
|----------------------------|-----------------------|
| Input voltage              | 2.5 V to 30 V         |
| Output voltage             | 1.23 V to 29 V        |
| Output current             | 250 mA (maximum)      |
| RMS noise, 10 Hz to100 kHz | 260 μV <sub>RMS</sub> |

## 8.2.2 Detailed Design Procedure

#### 8.2.2.1 External Capacitors

A 2.2  $\mu$ F (or greater) capacitor is *required* between the OUT pin and GND to assure stability (refer to Figure 20). Without this capacitor, the device may oscillate. Most types of tantalum or aluminum electrolytic capacitors work here. Film-type capacitors work, but are more expensive. Many aluminum electrolytics contain electrolytes which freeze at  $-30^{\circ}$ C, which requires the use of solid tantalums below  $-25^{\circ}$ C. The important parameters of the capacitor are an equivalent series resistance (ESR) of about 5  $\Omega$  or less and a resonant frequency above 500 kHz (the ESR may increase by a factor of 20 or 30 as the temperature is reduced from 25°C to  $-30^{\circ}$ C). The value of this capacitor may be increased without limit. At lower values of output current, less output capacitance is required for stability. The capacitor can be reduced to 0.68  $\mu$ F for currents below 10 mA or 0.22  $\mu$ F for currents below 1 mA.



Place a 1-μF capacitor from the IN pin to GND if there is more than 10 inches of wire between the input and the AC filter capacitor or if a battery input is used.

Programming the output for voltages below 5 V runs the error amplifier at lower gains requiring more output capacitance for stability. At 3.3-V output, a minimum of 4.7  $\mu$ F is required. For the worst case condition of 1.23-V output and 250 mA of load current, a 6.8- $\mu$ F (or larger) capacitor must be used.

Stray capacitance to the FEEDBACK pin can cause instability. This problem is most likely to appear when using high value external resistors to set the output voltage. Adding a 100-pF capacitor between the OUT and FEEDBACK pins and increasing the output capacitance to 6.8  $\mu$ F (or greater) solves the problem.

#### 8.2.2.2 Minimum Load

When setting the output voltage using an external resistive divider, TI recommends a minimum current of 1  $\mu$ A through the resistors to provide a minimum load.

It should be noted that a minimum load current is specified in several of the electrical characteristic test conditions, so this value must be used to obtain correlation on these tested limits. The part is parametrically tested down to  $100~\mu A$ , but is functional with no load.

#### 8.2.2.3 Programming The Output Voltage

The SOIC version of the LP2954 regulator may be pin strapped for 5-V operation using its internal resistive divider by tying the OUT and SENSE pins together and also tying the FEEDBACK and 5V TAP pins together.

Alternatively, it may be programmed for any voltage between the 1.23-V reference and the 30-V maximum rating using an external pair of resistors (see Figure 19). The complete equation for the output voltage is:

$$V_{OLT} = V_{REF} \times (1 + R1 / R2) + (I_{FB} \times R1)$$
 (2)

where  $V_{REF}$  is the 1.23-V reference and  $I_{FB}$  is the FEEDBACK pin bias current (-20 nA typical). The minimum recommended load current of 1  $\mu$ A sets an upper limit of 1.2  $M\Omega$  on the value of R2 in cases where the regulator must work with no load (see *Minimum Load*).  $I_{FB}$  produces a typical 2% error in  $V_{OUT}$  which can be eliminated at room temperature by trimming R1. For better accuracy, choosing R2 = 100  $k\Omega$  reduces this error to 0.17% while increasing the resistor program current to 12  $\mu$ A. Because the typical quiescent current is 120  $\mu$ A, this added current is negligible.



Copyright © 2016, Texas Instruments Incorporated

Figure 19. Adjustable Regulator

<sup>\*</sup>Drive with TTL-low to shutdown



#### 8.2.2.4 Power Dissipation

Knowing the device power dissipation and proper sizing of the thermal plane connected to the tab or pad is critical to ensuring reliable operation. Device power dissipation depends on input voltage, output voltage, and load conditions and can be calculated with Equation 3.

$$P_{D(MAX)} = (V_{IN(MAX)} - V_{OUT}) \times I_{OUT}$$
(3)

Power dissipation can be minimized, and greater efficiency can be achieved, by using the lowest available voltage drop option that would still be greater than the dropout voltage (V<sub>DO</sub>). However, keep in mind that higher voltage drops result in better dynamic (that is, PSRR and transient) performance.

Power dissipation and junction temperature are most often related by the junction-to-ambient thermal resistance  $(R_{\theta JA})$  of the combined PCB and device package and the temperature of the ambient air  $(T_A)$ , according to Equation 4 or Equation 5:

$$T_{J(MAX)} = T_{A(MAX)} + (R_{\theta JA} \times P_{D(MAX)}) \tag{4}$$

$$P_{D(MAX)} = (T_{J(MAX)} - T_{A(MAX)}) / R_{\theta,JA}$$
(5)

Unfortunately, this  $R_{\theta JA}$  is highly dependent on the heat-spreading capability of the particular PCB design, and therefore varies according to the total copper area, copper weight, and location of the planes. The  $R_{\theta JA}$  recorded in *Thermal Information* is determined by the specific EIA/JEDEC JESD51-7 standard for PCB and copper-spreading area, and is to be used only as a relative measure of package thermal performance. For a well-designed thermal layout,  $R_{\theta JA}$  is actually the sum of the package junction-to-case (bottom) thermal resistance ( $R_{\theta JCbot}$ ) plus the thermal resistance contribution by the PCB copper area acting as a heat sink.

#### 8.2.2.5 Estimating Junction Temperature

The EIA/JEDEC standard recommends the use of psi  $(\Psi)$  thermal characteristics to estimate the junction temperatures of surface mount devices on a typical PCB board application. These characteristics are not true thermal resistance values, but rather package specific thermal characteristics that offer practical and relative means of estimating junction temperatures. These psi metrics are determined to be significantly independent of copper-spreading area. The key thermal characteristics  $(\Psi_{JT}$  and  $\Psi_{JB})$  are given in *Thermal Information* and are used in accordance with Equation 6 or Equation 7.

$$T_{J(MAX)} = T_{TOP} + (\Psi_{JT} \times P_{D(MAX)})$$

#### where

- P<sub>D(MAX)</sub> is explained in Equation 5
- T<sub>TOP</sub> is the temperature measured at the center-top of the device package.

$$T_{J(MAX)} = T_{BOARD} + (\Psi_{JB} \times P_{D(MAX)})$$

#### where

- P<sub>D(MAX)</sub> is explained in Equation 5.
- T<sub>BOARD</sub> is the PCB surface temperature measured 1-mm from the device package and centered on the package edge.

For more information about the thermal characteristics  $\Psi_{JT}$  and  $\Psi_{JB}$ , Semiconductor and IC Package Thermal Metrics; for more information about measuring  $T_{TOP}$  and  $T_{BOARD}$ , see Using New Thermal Metrics; and for more information about the EIA/JEDEC JESD51 PCB used for validating  $R_{\theta JA}$ , see Thermal Characteristics of Linear and Logic Packages Using JEDEC PCB Designs. These application notes are available at www.ti.com.

#### 8.2.2.6 Heatsinking the TO-220 Package

A heat sink may be required with the LP2954IT depending on the maximum power dissipation and maximum ambient temperature of the application. Under all possible operating conditions, the junction temperature must be within the range specified under *Recommended Operating Conditions*.

To determine if a heat sink is required, the maximum power dissipated by the regulator,  $P_{(MAX)}$ , must be calculated. It is important to remember that if the regulator is powered from a transformer connected to the AC line, the *maximum specified AC input voltage* must be used (because this produces the maximum DC input voltage to the regulator). Figure 20 shows the voltages and currents that are present in the circuit. The formula for calculating the power dissipated in the regulator is also shown in Figure 20.

Submit Documentation Feedback

(6)





Copyright © 2016, Texas Instruments Incorporated

\*See External Capacitors

 $P_D = (((V_{IN} - V_{OUT}) \times I_{OUT}) + (V_{IN} \times I_G))$ 

Figure 20. Basic 5-V Regulator Circuit

The next parameter which must be calculated is the maximum allowable temperature rise,  $T_{R(MAX)}$ . This is calculated by using the formula:

$$T_{R(MAX)} = T_{J(MAX)} - T_{A(MAX)}$$

#### where

 $R_{\theta,IA}$ , can now be found:

- T<sub>J(MAX)</sub> is the maximum allowable junction temperature
- T<sub>A(MAX)</sub> is the maximum ambient temperature

(8)Using the calculated values for  $T_{R(MAX)}$  and  $P_{(MAX)}$ , the required value for junction-to-ambient thermal resistance,

$$R_{\theta JA} = T_{R(MAX)} / P_{(MAX)}$$
 (9)

If the calculated value is 60°C/W or higher, the regulator may be operated without an external heat sink. If the calculated value is below 60°C/W, an external heatsink is required. The required thermal resistance for this heat sink can be calculated using the formula:

$$R_{\theta HA} = R_{\theta JA} - R_{\theta JC(bot)} - R_{\theta CH}$$

#### where

- $R_{\theta JC(bot)}$  is the junction-to-case thermal resistance, which is specified as 0.9°C/W maximum for the LP2954IT
- $R_{\theta CH}$  is the case-to-heat-sink thermal resistance, which is dependent on the interfacing material (if used). For details and typical values in Table 2 and Table 3.
- $R_{\theta(H-A)}$  is the heatsink-to-ambient thermal resistance. It is this specification (listed on the heat-sink manufacturers data sheet) which defines the effectiveness of the heat sink. The heat sink selected must have a thermal resistance which is equal to or lower than the value of R<sub>BHA</sub> calculated from the above listed formula. (10)

Table 2. Typical Values of Case-To-Heatsink Thermal Resistance ( $R_{\theta CH}$ ) (Data from Aavid Engineering)

|                  | UNIT<br>(C°/W) |
|------------------|----------------|
| Silicone grease  | 1              |
| Dry interface    | 1.3            |
| Mica with grease | 1.4            |

Table 3. Typical Values Of Case-To-Heatsink Thermal Resistance ( $R_{\theta CH}$ ) (Data from Thermalloy)

|                                 | UNIT<br>(C°/W) |
|---------------------------------|----------------|
| Thermasil III                   | 1.3            |
| Thermasil II                    | 1.5            |
| Thermalfilm (0.002) with grease | 2.2            |



#### 8.2.3 Application Curves



## 9 Power Supply Recommendations

The LP2954 is designed to operate from a minimum input voltage supply of either 2.5 V or  $V_{OUT(NOM)} + 1$  V, whichever is higher. The maximum input supply voltage is 30 V, but may be limited by thermal dissipation of the selected package. The input voltage range provides adequate headroom in order for the device to have a regulated output. This input supply must be well regulated. If the input supply is noisy, additional input capacitors with low ESR can help. improve the output noise performance.



## 10 Layout

#### 10.1 Layout Guidelines

For best overall performance, place all the circuit components on the same side of the circuit board and as near as practical to the respective LDO pin connections. Place ground return connections to the input and output capacitor, and to the LDO ground pin as close as possible to each other, connected by a wide, component-side, copper surface. The use of vias and long traces to create LDO circuit connections is strongly discouraged and negatively affects system performance. This grounding and layout scheme minimizes inductive parasitic, and thereby reduces load-current transients, minimizes noise, and increases circuit stability.

TI also recommends a ground reference plane and is either embedded in the PCB itself or located on the bottom side of the PCB opposite the components. This reference plane serves to assure accuracy of the output voltage, shield noise, and behaves similar to a thermal plane to spread heat from the LDO device. In most applications, this ground plane is necessary to meet thermal requirements.

## 10.2 Layout Example



Figure 25. LP2954 TO-263 Board Layout



Figure 26. LP2954 SOIC Board Layout



## 11 Device and Documentation Support

#### 11.1 Related Documentation

For additional information, see the following:

- Semiconductor and IC Package Thermal Metrics
- Using New Thermal Metrics
- Thermal Characteristics of Linear and Logic Packages Using JEDEC PCB Designs

#### 11.2 Related Links

Table 4 lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

Table 4. Related Links

| PARTS   | PRODUCT FOLDER SAMPLE & BUY |            | TECHNICAL DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY |  |
|---------|-----------------------------|------------|---------------------|---------------------|---------------------|--|
| LP2954  | Click here                  | Click here | Click here          | Click here          | Click here          |  |
| LP2954A | Click here                  | Click here | Click here          | Click here          | Click here          |  |

## 11.3 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 11.4 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.5 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 11.6 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

Product Folder Links: LP2954 LP2954A

## 11.7 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.



## 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

www.ti.com

10-Nov-2025

## **PACKAGING INFORMATION**

| Orderable part number | ole part number Status Material type Pa |            | · · · · · · · · · · · · · · · · · · · |                  | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|-----------------------------------------|------------|---------------------------------------|------------------|-----------------|-------------------------------|----------------------------|--------------|------------------|
| LP2954AIM/NOPB        | Active                                  | Production | SOIC (D)   8                          | 95   TUBE        | Yes             | SN                            | Level-1-260C-UNLIM         | -40 to 125   | LP295<br>4AIM    |
| LP2954AIM/NOPB.B      | Active                                  | Production | SOIC (D)   8                          | 95   TUBE        | Yes             | SN                            | Level-1-260C-UNLIM         | -40 to 125   | LP295<br>4AIM    |
| LP2954AIMX/NOPB       | Active                                  | Production | SOIC (D)   8                          | 2500   LARGE T&R | Yes             | SN                            | Level-1-260C-UNLIM         | -40 to 125   | LP295<br>4AIM    |
| LP2954AIMX/NOPB.B     | Active                                  | Production | SOIC (D)   8                          | 2500   LARGE T&R | Yes             | SN                            | Level-1-260C-UNLIM         | -40 to 125   | LP295<br>4AIM    |
| LP2954AIS/NOPB        | Active                                  | Production | DDPAK/<br>TO-263 (KTT)   3            | 45   TUBE        | ROHS Exempt     | SN                            | Level-3-245C-168 HR        | -40 to 125   | LP2954AIS        |
| LP2954AIS/NOPB.B      | Active                                  | Production | DDPAK/<br>TO-263 (KTT)   3            | 45   TUBE        | ROHS Exempt     | SN                            | Level-3-245C-168 HR        | -40 to 125   | LP2954AIS        |
| LP2954AISX/NOPB       | Active                                  | Production | DDPAK/<br>TO-263 (KTT)   3            | 500   LARGE T&R  | ROHS Exempt     | SN                            | Level-3-245C-168 HR        | -40 to 125   | LP2954AIS        |
| LP2954AISX/NOPB.B     | Active                                  | Production | DDPAK/<br>TO-263 (KTT)   3            | 500   LARGE T&R  | ROHS Exempt     | SN                            | SN Level-3-245C-168 HR     |              | LP2954AIS        |
| LP2954AIT/NOPB        | Active                                  | Production | TO-220 (NDE)   3                      | 45   TUBE        | Yes             | SN                            | Level-1-NA-UNLIM           | -40 to 125   | LP2954AIT        |
| LP2954AIT/NOPB.B      | Active                                  | Production | TO-220 (NDE)   3                      | 45   TUBE        | Yes             | SN                            | Level-1-NA-UNLIM           | -40 to 125   | LP2954AIT        |
| LP2954IM/NOPB         | Active                                  | Production | SOIC (D)   8                          | 95   TUBE        | Yes             | SN                            | Level-1-260C-UNLIM         | -40 to 125   | LP29<br>54IM     |
| LP2954IM/NOPB.B       | Active                                  | Production | SOIC (D)   8                          | 95   TUBE        | Yes             | SN                            | Level-1-260C-UNLIM         | -40 to 125   | LP29<br>54IM     |
| LP2954IMX/NOPB        | Active                                  | Production | SOIC (D)   8                          | 2500   LARGE T&R | Yes             | SN                            | Level-1-260C-UNLIM         | -40 to 125   | LP29<br>54IM     |
| LP2954IMX/NOPB.B      | Active                                  | Production | SOIC (D)   8                          | 2500   LARGE T&R | Yes             | SN                            | Level-1-260C-UNLIM         | -40 to 125   | LP29<br>54IM     |
| LP2954IS/NOPB         | Active                                  | Production | DDPAK/<br>TO-263 (KTT)   3            | 45   TUBE        | ROHS Exempt     | SN                            | Level-3-245C-168 HR        | -40 to 125   | LP2954IS         |
| LP2954IS/NOPB.B       | Active                                  | Production | DDPAK/<br>TO-263 (KTT)   3            | 45   TUBE        | ROHS Exempt     | SN Level-3-245C-168 HR        |                            | -40 to 125   | LP2954IS         |
| LP2954ISX/NOPB        | Active                                  | Production | DDPAK/<br>TO-263 (KTT)   3            | 500   LARGE T&R  | ROHS Exempt     | SN                            | Level-3-245C-168 HR        | -40 to 125   | LP2954IS         |

10-Nov-2025



www.ti.com

| Orderable part number | Status | Material type | Package   Pins   | Package qty   Carrier | RoHS               | Lead finish/  | MSL rating/         | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|------------------|-----------------------|--------------------|---------------|---------------------|--------------|--------------|
|                       | (1)    | (2)           |                  |                       | (3)                | Ball material | Peak reflow         |              | (6)          |
|                       |        |               |                  |                       |                    | (4)           | (5)                 |              |              |
| LP2954ISX/NOPB.B      | Active | Production    | DDPAK/           | 500   LARGE T&R       | <b>ROHS Exempt</b> | SN            | Level-3-245C-168 HR | -40 to 125   | LP2954IS     |
|                       |        |               | TO-263 (KTT)   3 | ·                     |                    |               |                     |              |              |
| LP2954IT/NOPB         | Active | Production    | TO-220 (NDE)   3 | 45   TUBE             | Yes                | SN            | Level-1-NA-UNLIM    | -40 to 125   | LP2954IT     |
| LP2954IT/NOPB.B       | Active | Production    | TO-220 (NDE)   3 | 45   TUBE             | Yes                | SN            | Level-1-NA-UNLIM    | -40 to 125   | LP2954IT     |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 4-Sep-2025

## TAPE AND REEL INFORMATION



# TAPE DIMENSIONS + K0 - P1 - B0 W Cavity - A0 -

| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device          | Package<br>Type  | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|------------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LP2954AIMX/NOPB | SOIC             | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.5        | 5.4        | 2.0        | 8.0        | 12.0      | Q1               |
| LP2954AISX/NOPB | DDPAK/<br>TO-263 | KTT                | 3 | 500  | 330.0                    | 24.4                     | 10.75      | 14.85      | 5.0        | 16.0       | 24.0      | Q2               |
| LP2954IMX/NOPB  | SOIC             | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.5        | 5.4        | 2.0        | 8.0        | 12.0      | Q1               |
| LP2954ISX/NOPB  | DDPAK/<br>TO-263 | KTT                | 3 | 500  | 330.0                    | 24.4                     | 10.75      | 14.85      | 5.0        | 16.0       | 24.0      | Q2               |



www.ti.com 4-Sep-2025



#### \*All dimensions are nominal

| 7 III GIITTOTTOTOTTO GITO TTOTTIII |              |                 |      |      |             |            |             |
|------------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                             | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| LP2954AIMX/NOPB                    | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| LP2954AISX/NOPB                    | DDPAK/TO-263 | KTT             | 3    | 500  | 356.0       | 356.0      | 45.0        |
| LP2954IMX/NOPB                     | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| LP2954ISX/NOPB                     | DDPAK/TO-263 | KTT             | 3    | 500  | 356.0       | 356.0      | 45.0        |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 4-Sep-2025

## **TUBE**



\*All dimensions are nominal

| Device           | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|------------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| LP2954AIM/NOPB   | D            | SOIC         | 8    | 95  | 495    | 8      | 4064   | 3.05   |
| LP2954AIM/NOPB.B | D            | SOIC         | 8    | 95  | 495    | 8      | 4064   | 3.05   |
| LP2954AIS/NOPB   | KTT          | TO-263       | 3    | 45  | 502    | 25     | 8204.2 | 9.19   |
| LP2954AIS/NOPB.B | KTT          | TO-263       | 3    | 45  | 502    | 25     | 8204.2 | 9.19   |
| LP2954AIT/NOPB   | NDE          | TO-220       | 3    | 45  | 502    | 33     | 6985   | 4.06   |
| LP2954AIT/NOPB.B | NDE          | TO-220       | 3    | 45  | 502    | 33     | 6985   | 4.06   |
| LP2954IM/NOPB    | D            | SOIC         | 8    | 95  | 495    | 8      | 4064   | 3.05   |
| LP2954IM/NOPB.B  | D            | SOIC         | 8    | 95  | 495    | 8      | 4064   | 3.05   |
| LP2954IS/NOPB    | KTT          | TO-263       | 3    | 45  | 502    | 25     | 8204.2 | 9.19   |
| LP2954IS/NOPB.B  | KTT          | TO-263       | 3    | 45  | 502    | 25     | 8204.2 | 9.19   |
| LP2954IT/NOPB    | NDE          | TO-220       | 3    | 45  | 502    | 33     | 6985   | 4.06   |
| LP2954IT/NOPB.B  | NDE          | TO-220       | 3    | 45  | 502    | 33     | 6985   | 4.06   |



SMALL OUTLINE INTEGRATED CIRCUIT



## NOTES:

- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.







TRANSISTOR OUTLINE



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

- Features may not exist and shape may vary per different assembly sites.
   Reference JEDEC registration TO-263, except minimum lead thickness and minimum exposed pad length.



TRANSISTOR OUTLINE



NOTES: (continued)

- 5. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002(www.ti.com/lit/slma004) and SLMA004 (www.ti.com/lit/slma004).
- 6. Vias are optional depending on application, refer to device data sheet. It is recommended that vias under paste be filled, plugged or tented.



TRANSISTOR OUTLINE



NOTES: (continued)

- 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

  8. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale, TI's General Quality Guidelines, or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025