THVD2419, THVD2429 JAJSNN8 - JANUARY 2024 # THVD24x9 小型パッケージに封止したサージ保護および高バス フォルト保 護機能搭載、3V~5.5V RS -485 トランシーバ ## 1 特長 - TIA/EIA-485A 規格の要件に適合またはそれを上回る 性能 - 電源電圧: 3V~5.5V - 9mm<sup>2</sup> パッケージに封止した業界最小のサージ統合 型 RS -485 デバイス - 1.65V~V<sub>CC</sub> 電源電圧レベルの V<sub>IO</sub> をサポート - バス I/O 保護 - ± 2.5kV IEC 61000-4-5 1.2/50µs サージ (SOIC) - ± 1.5kV IEC 61000-4-5 1.2/50µs サージ (VSON) - ±8kV IEC 61000-4-2 接触放電 - ±4kV IEC 61000-4-4 電気的高速過渡 - ±15kV HBM ESD - DC ± 42V バス フォルト - 2 つの速度グレードで供給 - THVD2419:250kbps - THVD2429:20Mbps - 広い周囲温度範囲: - -40°C~125°C - 広い動作同相範囲: ± 25V - 大きなレシーバ ヒステリシスによるノイズ除去 - 低い消費電力 - スタンバイ時の消費電流:<3µA - 動作時電流:5.3mA 未満 - グリッチのない電源投入/切断によるホットプラグイン - 開放、短絡、アイドルバスのフェイルセーフ - 1/8 単位負荷 (最大 256 のバスノード) - 業界標準の 8 ピン SOIC によるドロップイン互換 - 小型サージ統合型 RS -485 デバイス、3mm × 3mm リードレス (VSON) パッケージ THVD24x9 のブロック図 (SOIC パッケージ) ## 2 アプリケーション - ワイヤレス インフラ - ファクトリ オートメーション - モータードライブ - ビル オートメーション - HVAC - グリッド インフラストラクチャ ## 3 概要 THVD24x9 デバイスは、サージ保護機能を備えた半二重 RS-485 トランシーバです。 標準の 8 ピン SOIC (D) パッ ケージ、また小型の 10 ピン VSON パッケージに過渡電 圧抑制 (TVS) ダイオードを内蔵することで、サージ保護 機能を実現しています。この機能は、データケーブルに 結合するノイズ過渡に対する耐性を高めることで信頼性を 向上させ、外付け保護部品を不要にします。 THVD24x9 デバイスは、標準のピン配置 SOIC パッケー ジで、 3.3V または 5V の単一電源で動作します。 さらに、10 ピ ン VSON パッケージの THVD24x9 デバイスと SOIC パ ッケージの V バージョンは、最低 1.65V の電源電圧で IO を動作させるため追加の $V_{IO}$ 電源をサポートしていま す。このファミリのデバイスは同相電圧範囲が広いため、 長いケーブルを使用するマルチポイントアプリケーション に適しています。 #### パッケージ情報 | 部品番号 | パッケージ (1) | パッケージ サイズ <sup>(2)</sup> | | | | | | |------------------------------------|-----------|--------------------------|--|--|--|--|--| | THVD2419、'2429<br>THVD2419V、'2429V | SOIC (8) | 4.9mm × 6mm | | | | | | | THVD2419、'2429 | VSON (10) | 3mm×3mm | | | | | | - 詳細については、セクション 12 を参照してください。 - パッケージ サイズ (長さ×幅) は公称値で、該当する場合はピンも 含まれます。 THVD24x9 のブロック図 (VSON パッケージ) ## **Table of Contents** | 1 | 特長 | . 1 | |---|---------------------------------------|-----| | 2 | アプリケーション | .1 | | | 概要 | | | 4 | Device Comparison Table | . 3 | | | Pin Configuration and Functions | | | | Specifications | | | | 6.1 Absolute Maximum Ratings | | | | 6.2 ESD Ratings | | | | 6.3 ESD Ratings [IEC] | | | | 6.4 Recommended Operating Conditions | | | | 6.5 Thermal Information | | | | 6.6 Power Dissipation | | | | 6.7 Electrical Characteristics | | | | 6.8 Switching Characteristics 250kbps | g | | | 6.9 Switching Characteristics 20Mbps | | | 7 | Parameter Measurement Information | | | | Detailed Description | | | _ | 8.1 Overview | | | | 8.2 Functional Block Diagrams | | | | o.z r ariodoriai Biook Biagrafflo | ٠. | | 8.3 Feature Description | 14 | |-----------------------------------------|------------------| | 8.4 Device Functional Modes | 17 | | 9 Application and Implementation | 18 | | 9.1 Application Information | 18 | | 9.2 Typical Application | 18 | | 9.3 Power Supply Recommendations | | | 9.4 Layout | <mark>22</mark> | | 10 Device and Documentation Support | 24 | | 10.1 Device Support | <mark>24</mark> | | 10.2ドキュメントの更新通知を受け取る方法 | 24 | | 10.3 サポート・リソース | 24 | | 10.4 Trademarks | 24 | | 10.5 静電気放電に関する注意事項 | 24 | | 10.6 用語集 | <mark>2</mark> 4 | | 11 Revision History | 24 | | 12 Mechanical, Packaging, and Orderable | | | Information | 24 | | 12.1 Tape and Reel Information | | | • | | ## **4 Device Comparison Table** | PART NUMBER | Package | V <sub>IO</sub> | SIGNALING RATE | NODES | | | |-------------|---------|-----------------|----------------|-------|--|--| | THVD2419 | | No | un to 250khna | | | | | THVD2419V | 2010.0 | Yes | up to 250kbps | 256 | | | | THVD2429 | SOIC-8 | No | to 20Mhm | | | | | THVD2429V | | Yes | up to 20Mbps | 230 | | | | THVD2419 | VSON-10 | Yes | up to 250kbps | | | | | THVD2429 | V50N-10 | res | up to 20Mbps | | | | ## **5 Pin Configuration and Functions** 図 5-1. THVD2419, THVD2429, 8-Pin (SOIC) (Top View) 図 5-2. THVD2419, THVD2429, 10-Pin (VSON) (Top View) 図 5-3. THVD2419V, THVD2429V, 8-pin (SOIC) (Top View) | | F | PIN | | TVDE | DESCRIPTION | | |-----------------|--------|---------------------------|---------|------------------|---------------------------------------------------------------------------------------------|--| | NAME | SOIC-8 | SOIC-8 (V <sub>IO</sub> ) | VSON-10 | TYPE DESCRIPTION | | | | V <sub>IO</sub> | - | 1 | 1 | Р | 1.8V to 5V supply for R, D, and RE/DE | | | R | 1 | 2 | 2 | 0 | Receiver data output | | | RE | 2 | | 3 | I. | Receiver enable, active low (2MΩ internal pull-up) | | | DE | 3 | | 4 | ļ | Driver enable, active high | | | DE/RE | - | 3 | - | 1 | Driver enable (Active high), Receiver enable (Active Low). (2 $M\Omega$ internal pull-down) | | | D | 4 | 4 | 5 | Į. | Driver data input | | | GND | 5 | 5 | 6, 7 | - | Device ground | | | Α | 6 | 6 | 8 | I/O | Bus I/O port, A (complementary to B) | | | В | 7 | 7 | 9 | I/O | Bus I/O port, B (complementary to A) | | | V <sub>CC</sub> | 8 | 8 | 10 | Р | 3.3V to 5V supply for the device | | ## **6 Specifications** ## **6.1 Absolute Maximum Ratings** over operating free-air temperature range (unless otherwise noted)(1) | | | MIN | MAX | UNIT | |-------------------------|----------------------------------------------------------------------------------|------|-----------------------|------| | Logic supply voltage | V <sub>IO</sub> (DRC package Only) | -0.5 | V <sub>CC</sub> + 0.2 | V | | Bus supply voltage | V <sub>CC</sub> | -0.5 | 6.5 | V | | Bus voltage | Range at any bus pin (A or B) as differential or common-mode with respect to GND | -42 | 42 | V | | Input voltage | Range at any logic pin (D, DE or RE) Versions with VIO pin | -0.3 | V <sub>IO</sub> + 0.2 | V | | Input voltage | Range at any logic pin (D, DE or RE) D Package | -0.3 | V <sub>CC</sub> + 0.2 | V | | Receiver output current | Io | -24 | 24 | mA | | Storage temperature | T <sub>stg</sub> | -65 | 170 | °C | (1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime. ## 6.2 ESD Ratings | | Human-body model (HBM), per ANSI/ESDA/ | | | | UNIT | |--------------------|----------------------------------------|--------------------------------------------------------------------------------|---------------------------------------|---------|------| | V <sub>(ESD)</sub> | | Human-body model (HBM), per ANSI/ESDA/<br>JEDEC JS-001 <sup>(1)</sup> | Bus terminals and GND | ±16,000 | V | | | Electrostatic discharge | | All pins except bus terminals and GND | ±4,000 | V | | | | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | | ±1,500 | V | - (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ## 6.3 ESD Ratings [IEC] | | | | | VALUE | UNIT | | |----------------------|------------------------------|-----------------------------------------------------|-----------------------|--------|----------|--| | V | Electrostatic discharge, bus | Contact discharge, per IEC 61000-4-2 | Bus terminals and GND | ±8,000 | V | | | V <sub>(ESD)</sub> | terminals | Air-gap discharge, per IEC 61000-4-2 | Bus terminals and GND | ±8,000 | <b>v</b> | | | V <sub>(SURGE)</sub> | Surge | Per IEC 61000-4-5, 1.2/50-8/20 µs CWG (DRC Package) | Bus terminals and GND | ±1,500 | V | | | V <sub>(SURGE)</sub> | Surge | Per IEC 61000-4-5, 1.2/50-8/20 µs CWG (D Package) | Bus terminals and GND | ±2,500 | V | | ## **6.4 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted) | | | | MIN | NOM | MAX | UNIT | |-------------------|-----------------------------------------------------------------------------------------------------|-------------------------------------------------------|---------------------|-----|---------------------|------| | V <sub>CC</sub> | Supply voltage | | 3 | | 5.5 | V | | V <sub>IO</sub> | I/O supply voltage (DRC Package) | | 1.65 | | V <sub>CC</sub> | V | | V <sub>IH</sub> | High-level input voltage (driver,<br>driver enable, receiver enable and<br>slew rate select inputs) | PRC Package, D package with VIO option | 0.7*V <sub>IO</sub> | | V <sub>IO</sub> | V | | V <sub>IL</sub> | Low-level input voltage (driver,<br>driver enable, receiver enable and<br>slew rate select inputs) | | 0 | | 0.3*V <sub>IO</sub> | V | | V <sub>IH</sub> | High-level input voltage (driver,<br>driver enable, receiver enable and<br>slew rate select inputs) | D Package without VIO option | 0.7*V <sub>CC</sub> | | V <sub>cc</sub> | V | | V <sub>IL</sub> | Low-level input voltage (driver,<br>driver enable, receiver enable and<br>slew rate select inputs) | | 0 | | 0.3*VCC | V | | VI | Input voltage at any bus terminal (se | parately or common mode) <sup>(1)</sup> | -25 | | 25 | V | | V <sub>ID</sub> | Differential input voltage | | -25 | | 25 | V | | Io | Output current, driver | | -60 | | 60 | mA | | I <sub>OR</sub> | Output current, receiver | V <sub>IO</sub> = 1.8V or 2.5V (Devices with VIO pin) | -4 | | 4 | mA | | I <sub>OR</sub> | Output current, receiver | V <sub>IO</sub> = 3.3V or 5V (Devices with VIO pin) | -8 | | 8 | mA | | R <sub>L</sub> | Differential load resistance | | 54 | 60 | | Ω | | 4 /4 | Cianalina rata | THVD2419 | | | 250 | kbps | | 1/t <sub>UI</sub> | Signaling rate | THVD2429 | | | 20 | Mbps | | T <sub>A</sub> | Operating ambient temperature | | -40 | | 125 | °C | | T <sub>J</sub> | Junction temperature | | -40 | | 150 | °C | <sup>(1)</sup> The algebraic convention, in which the least positive (most negative) limit is designated as minimum is used in this data sheet. ## **6.5 Thermal Information** | | | THVD2419, | | | |-----------------------|----------------------------------------------|-----------|----------|------| | | THERMAL METRIC <sup>(1)</sup> | | D (SOIC) | UNIT | | | | 10 PINS | 8 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 65.2 | 117.2 | °C/W | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 41.7 | 40.2 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 36.4 | 65.3 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 1.4 | 3.3 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 36.3 | 64.4 | °C/W | | R <sub>θJC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 24.9 | N/A | °C/W | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. ## 6.6 Power Dissipation | PARAMETER | | TEST CONDITI | TEST CONDITIONS | | | UNIT | |-----------|----------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|-----------------|----------|-----|---------| | | | Unterminated | THVD2419 | 250 kbps | 258 | mW | | | | $R_L = 300\Omega$ , $C_L = 50pF$ (driver) | THVD2429 | 20Mbps | 335 | l lilvv | | PD | Driver and receiver enabled, $V_{CC} = 5.5 \text{ V}$ , $T_A = 125 ^{\circ}\text{C}$ , square wave at 50% duty cycle | RS-422 load<br>R <sub>L</sub> = 100 $\Omega$ , C <sub>L</sub> = 50pF (driver) | THVD2419 | 250 kbps | 273 | - mW | | FD | | | THVD2429 | 20Mbps | 325 | | | | | RS-485 load | THVD2419 | 250 kbps | 315 | mW | | | | $R_L = 54\Omega$ , $C_L = 50pF$ (driver) | THVD2429 | 20Mbps | 355 | 11144 | 資料に関するフィードバック(ご意見やお問い合わせ) を送信 ## **6.7 Electrical Characteristics** over operating free-air temperature range (unless otherwise noted). All typical values are at 25°C and supply voltage of $V_{CC}$ = 5V, $V_{IO}$ = 3.3V , unless otherwise noted. | | PARAMETER | TEST CONDITIONS | 3 | | MIN | TYP | MAX | UNIT | |------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|------------------------|-----------------------|-----------------------|-----|------| | Driver | | | | | | | | | | | | $R_L = 60\Omega$ , $-25V \le V_{test} \le 25V$ (See $\boxtimes$ 7-1) | | | 1.5 | 2.8 | | V | | | Driver differential output | $R_L = 60\Omega$ , $-25V \le V_{test} \le 25V$ , $4.5V \le V_{CC} \le 5.5V$ | / (See | · 図 7-1) | 2.1 | 3.3 | | V | | $ V_{OD} $ | voltage magnitude | $R_L = 100\Omega$ (See $\boxtimes$ 7-2) | (000 | · · · · · · · | 2 | 2.9 | | V | | IVoDI ΔIVoDI Voc ΔVoc(SS) Ios Receiver I VTH+ VTH- VTH- VHYS VTH_FSH CA,B VOH VOL VOL Ioz Logic | | R <sub>I</sub> = 54Ω (See ⊠ 7-2) | | | 1.5 | 2.5 | | V | | | Change in differential output | | | | | | | | | Δ V <sub>OD</sub> | voltage | $R_L$ = 54Ω or 100Ω (See $\boxtimes$ 7-2) | | | -50 | | 50 | mV | | $V_{OC}$ | Common-mode output voltage | $R_L$ = 54Ω or 100Ω (See $\boxtimes$ 7-2) | = 54Ω or 100Ω (See ⊠ 7-2) | | 1 | V <sub>CC</sub> /2 | 3 | V | | $\Delta V_{OC(SS)}$ | Change in steady-state common-mode output voltage | $R_L = 54\Omega$ or $100\Omega$ (See $\boxtimes$ 7-2) | | -50 | | 50 | mV | | | I <sub>OS</sub> | Short-circuit output current | DE = $V_{IO}$ , -42V $\leq$ ( $V_A$ or $V_B$ ) $\leq$ 42V, or A shorted | to B | | -250 | | 250 | mA | | Receiver | | | | | | | | | | | | | | V <sub>I</sub> = 12 V | | 75 | 125 | μA | | L | Rue input current | DE = 0.V.V., and V. = 0.V.c=5.5.V. | | V <sub>I</sub> = 25 V | | 200 | 250 | μA | | l <sub>l</sub> | Bus input current | DE = 0 V, V <sub>CC</sub> and V <sub>IO</sub> = 0 V or 5.5 V | | V <sub>I</sub> = -7 V | -100 | -60 | | μA | | | | | | V <sub>I</sub> = -25 V | -350 | -300 | | μA | | V <sub>TH+</sub> | Positive-going input threshold voltage <sup>(1)</sup> | | | | 40 | 125 | 200 | mV | | V <sub>TH-</sub> | Negative-going input threshold voltage <sup>(1)</sup> | Over common-mode range of ± 25 V | over common-mode range of ± 25 V | | -200 | -125 | -40 | mV | | V <sub>HYS</sub> | Input hysteresis | | | | | 250 | | mV | | V <sub>TH_FSH</sub> | Input fail-safe threshold | | | | -40 | | 40 | mV | | C <sub>A,B</sub> | Input differential capacitance | Measured between A and B, f = 1 MHz | Measured between A and B, f = 1 MHz | | | 50 | | pF | | V <sub>OH</sub> | Output high voltage | $I_{OH} = -8$ mA, $V_{IO} = 3$ to 3.6 V or 4.5 V to 5.5 V | | | V <sub>IO</sub> - 0.4 | V <sub>IO</sub> – 0.2 | | V | | V <sub>OL</sub> | Output low voltage | I <sub>OL</sub> = 8 mA, V <sub>IO</sub> = 3 to 3.6 V or 4.5 V to 5.5 V | | | | 0.2 | 0.4 | V | | V <sub>OH</sub> | Output high voltage | $I_{OH}$ = -4 mA, $V_{IO}$ = 1.65 to 1.95 V or 2.25 V to 2. | .75 V | | V <sub>IO</sub> - 0.4 | V <sub>IO</sub> – 0.2 | | V | | V <sub>OL</sub> | Output low voltage | $I_{OL}$ = 4 mA, $V_{IO}$ = 1.65 to 1.95 V or 2.25 V to 2.7 | 5 V | | | 0.2 | 0.4 | V | | l <sub>oz</sub> | Output high-impedance current, R pin | V <sub>O</sub> = 0 V or V <sub>IO</sub> , RE = V <sub>IO</sub> | | | -1 | | 1 | μΑ | | Logic | | | | | | | | | | I <sub>IN</sub> | Input current (DE , SLR) | DRC: $1.65 \text{ V} \le \text{V}_{\text{IO}} \le 5.5 \text{ V}, 0 \text{ V} \le \text{V}_{\text{IN}} \le \text{V}_{\text{IO}}$<br>D: $3 \text{ V} \le \text{V}_{\text{CC}} \le 5.5 \text{ V}, 0 \text{ V} \le \text{V}_{\text{IN}} \le 5.5 \text{ V}$ | | | | | 5 | μA | | I <sub>IN</sub> | Input current (D, RE) | DRC: $1.65 \text{ V} \le \text{V}_{\text{IO}} \le 5.5 \text{ V}, 0 \text{ V} \le \text{V}_{\text{IN}} \le \text{V}_{\text{IO}}$<br>D: $3 \text{ V} \le \text{V}_{\text{CC}} \le 5.5 \text{ V}, 0 \text{ V} \le \text{V}_{\text{IN}} \le 5.5 \text{ V}$ | | | -5 | | | μA | | Thermal F | Protection | 1 14 | | | | | | | | T <sub>SHDN</sub> | Thermal shutdown threshold | Temperature rising | | | 150 | 170 | | °C | | T <sub>HYS</sub> | Thermal shutdown hysteresis | | | | | 10 | | °C | | Supply | l - | <u> </u> | | | | | | | | UV <sub>VCC</sub> | Rising under-voltage | | | | | 0.0 | 0.0 | | | (rising) | threshold on V <sub>CC</sub> | | | | | 2.3 | 2.6 | V | | UV <sub>VCC</sub><br>(falling) | Falling under-voltage threshold on V <sub>CC</sub> | | | 1.95 | 2.2 | | ٧ | | | UV <sub>VCC(hys</sub> | Hysteresis on under-voltage of V <sub>CC</sub> | | | | | 170 | | mV | | UV <sub>VIO</sub> | Rising under-voltage threshold on V <sub>IO</sub> | | | | | 1.4 | 1.6 | V | | UV <sub>VIO</sub> | Falling under-voltage threshold on V <sub>IO</sub> | | | | 1.2 | 1.3 | | V | over operating free-air temperature range (unless otherwise noted). All typical values are at $25^{\circ}$ C and supply voltage of $V_{CC}$ = 5V, $V_{IO}$ = 3.3V , unless otherwise noted. | | PARAMETER | TEST CONDITIONS | | MIN | TYP | MAX | UNIT | |------------------------------------------------------------------------|------------------------------------------------------------|-----------------------------------------------------------|-----------------------------------------------------------------------|-----|-----|-----|------| | UV <sub>VIO(hys)</sub> | Hysteresis on under-voltage of $V_{\text{IO}}$ | | | | 120 | | mV | | | | Driver and receiver enabled | RE = 0 V, DE = V <sub>IO</sub> ,<br>No load | | 3.5 | 5.3 | mA | | Supply current (quiescent), $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$ | | Driver enabled, receiver disabled | $\overline{RE}$ = V <sub>IO</sub> , DE = V <sub>IO</sub> ,<br>No load | | 2.5 | 4.2 | mA | | | Driver disabled, receiver enabled | RE = 0 V, DE = 0 V,<br>No load | , | 1.8 | 2.4 | mA | | | | | Driver and receiver disabled (D package, no VIO pin) | RE = V <sub>CC</sub> , DE = 0 V,<br>D = open, No load | | 0.1 | 5 | μA | | | | Driver and receiver disabled (DRC paclkage, with VIO pin) | RE = V <sub>IO</sub> , DE = 0 V,<br>D = open, No load | | 0.1 | 3 | μA | | | | Driver and receiver enabled | | | 3 | 4.1 | mA | | | | Driver enabled, receiver disabled | RE = V <sub>IO</sub> , DE = V <sub>IO</sub> ,<br>No load | | 2 | 3 | mA | | I <sub>cc</sub> | Supply current (quiescent), V <sub>CC</sub> = 3 V to 3.6 V | Driver disabled, receiver enabled | RE = 0 V, DE = 0 V,<br>No load | | 1.6 | 2.2 | mA | | | | Driver and receiver disabled (D Package, no VIO) | RE = V <sub>CC</sub> , DE = 0 V,<br>D = open, No load | | TBD | 4 | μΑ | | | | Driver and receiver disabled (DRC package, with VIO pin) | RE = V <sub>IO</sub> , DE = 0 V,<br>D = open, No load | | TBD | 2 | μA | | L | Logic supply current | Driver disabled, Receiver enabled | DE = 0 V, RE = 0 V,<br>No load | | 3.3 | 8.4 | μA | | I <sub>IO</sub> | (quiescent), V <sub>IO</sub> = 3 to 3.6<br>V, DRC Package | Driver disabled, Receiver disabled | DE = 0 V, RE = V <sub>IO</sub> ,<br>No load | | 0.1 | 2 | μA | (1) Under any specific conditions, $V_{TH+}$ is specified to be at least $V_{HYS}$ higher than $V_{TH-}$ . ## 6.8 Switching Characteristics\_250kbps 250-kbps (THVD2419) over recommended operating conditions. All typical values are at 25°C and supply voltage of $V_{CC}$ = 5 V , $V_{IO}$ = 3.3 V, unless otherwise noted. (1) | | PARAMETER | TEST COND | ITIONS | MIN | TYP | MAX | UNIT | |----------------------------------------------|--------------------------------------------------|----------------------------------------------------------|---------------------------------------------------|-----|-----|------|------| | Driver | | | | | | | | | + +. | Differential output rise/fall time | | V <sub>CC</sub> = 3 to 3.6 V, Typical at 3.3V | 400 | 650 | 1200 | ns | | t <sub>r</sub> , t <sub>f</sub> | Dinerential output rise/fail time | | V <sub>CC</sub> = 4.5 to 5.5 V,<br>Typical at 5 V | 500 | 710 | 1200 | ns | | | Propagation delay | $R_L = 54 \Omega, C_L = 50 pF$ | V <sub>CC</sub> = 3 to 3.6 V, Typical at 3.3V | | 525 | 750 | ns | | t <sub>PHL</sub> , t <sub>PLH</sub> | Propagation delay | See ⊠ 7-3 | V <sub>CC</sub> = 4.5 to 5.5 V,<br>Typical at 5 V | | 560 | 770 | ns | | t <sub>SK(P)</sub> | Pulse skew, t <sub>PHL</sub> - t <sub>PLH</sub> | | V <sub>CC</sub> = 3 to 3.6 V, Typical at 3.3V | | 30 | 70 | ns | | | | V <sub>CC</sub> = 4.5 to 5.5 V,<br>Typical at 5 V | | 30 | 70 | ns | | | t <sub>PHZ</sub> , t <sub>PLZ</sub> | Disable time | RE = X | | | 33 | 75 | ns | | | Enable time | RE = 0 V | Coo W 7 4 and W 7 5 | | TBD | 280 | ns | | t <sub>PZH</sub> , t <sub>PZL</sub> | Enable time | RE = V <sub>IO</sub> | See ☑ 7-4 and ☑ 7-5 | | 2 | 4.5 | μs | | t <sub>SHDN</sub> | Time to shutdown | RE = V <sub>IO</sub> | | 50 | | 500 | ns | | Receiver | | | | | | | | | t <sub>r</sub> , t <sub>f</sub> | Output rise/fall time | | | | 13 | 20 | ns | | t <sub>PHL</sub> , t <sub>PLH</sub> | Propagation delay | C <sub>L</sub> = 15 pF | See 図 7-6 | | 850 | 1270 | ns | | t <sub>SK(P)</sub> | Pulse skew, t <sub>PHL</sub> - t <sub>PLH</sub> | | | | 5 | 45 | ns | | t <sub>PHZ</sub> , t <sub>PLZ</sub> | Disable time | DE = X | | | 30 | 40 | ns | | | | $V_{IO}$ = 3 V to 3.6 V; DE = $V_{IO}$ | | | 90 | 120 | ns | | t <sub>PZH(1)</sub> | Enable time | V <sub>IO</sub> = 1.65 V to 1.95 V, DE = V <sub>IO</sub> | 0 7 7 | | TBD | 130 | ns | | | Enable time | $V_{IO}$ = 3 V to 3.6 V; DE = $V_{IO}$ | See 🗵 7-7 | | 900 | 1320 | ns | | t <sub>PZL(1)</sub> | | V <sub>IO</sub> = 1.65 V to 1.95 V; DE = V <sub>IO</sub> | | TBD | | 1320 | ns | | t <sub>PZH(2)</sub> ,<br>t <sub>PZL(2)</sub> | Enable time | DE = 0 V | See ⊠ 7-8 | | 3.3 | 5.4 | μs | | t <sub>D(OFS)</sub> | Delay to enter fail-safe operation | C = 15 pF | Coo W 7.0 | 7 | 11 | 18 | μs | | t <sub>D(FSO)</sub> | Delay to exit fail-safe operation | - C <sub>L</sub> = 15 pF | See 図 7-9 | 540 | 850 | 1260 | ns | | t <sub>SHDN</sub> | Time to shutdown | DE = 0 V | See 図 7-8 | 50 | | 500 | ns | <sup>(1)</sup> A, B are driver output and receiver input terminals for Half duplex devices. A, B are RX input, Y/Z are driver output terminals for Full duplex device ## 6.9 Switching Characteristics\_20Mbps 20-Mbps (THVD2429) over recommended operating conditions. All typical values are at 25°C and supply voltage of $V_{CC}$ = 5 V, $V_{IO}$ = 3.3 V, unless otherwise noted. (1) | | PARAMETER | TEST C | TEST CONDITIONS | | | MAX | UNIT | |-------------------------------------|--------------------------------------------------|--------------------------------|---------------------------------------------------|---|---------------------|-----|------| | Driver | | | | | | | | | t <sub>r</sub> , t <sub>f</sub> | Differential output via offall time | | V <sub>CC</sub> = 3 to 3.6 V, Typical at 3.3 V | 4 | 8 | 15 | ns | | | Differential output rise/fall time | | V <sub>CC</sub> = 4.5 to 5.5 V,<br>Typical at 5 V | 4 | TBD | 15 | ns | | | Propagation delay | $R_L = 54 \Omega, C_L = 50 pF$ | V <sub>CC</sub> = 3 to 3.6 V, Typical at 3.3 V | 6 | 6 15 30<br>6 TBD 26 | 30 | ns | | t <sub>PHL</sub> , t <sub>PLH</sub> | | See ⊠ 7-3 | V <sub>CC</sub> = 4.5 to 5.5 V,<br>Typical at 5 V | 6 | | ns | | | t <sub>SK(P)</sub> | Pulgo akow It | | V <sub>CC</sub> = 3 to 3.6 V, Typical at 3.3 V | | TBD | 3 | ns | | | Pulse skew, t <sub>PHL</sub> - t <sub>PLH</sub> | | V <sub>CC</sub> = 4.5 to 5.5 V,<br>Typical at 5 V | | TBD | 3 | ns | 20-Mbps (THVD2429) over recommended operating conditions. All typical values are at 25°C and supply voltage of $V_{CC}$ = 5 V, $V_{IO}$ = 3.3 V, unless otherwise noted. (1) | | PARAMETER | TEST CONE | DITIONS | MIN | TYP | MAX | UNIT | |----------------------------------------------|--------------------------------------------------|-------------------------------------|------------------------|---------|-----|-----|------| | t <sub>PHZ</sub> , t <sub>PLZ</sub> | Disable time | RE = X | | | 15 | 35 | ns | | | Enable time | RE = 0 V | Coo W 7.4 and W 7.5 | | 8 | | ns | | t <sub>PZH</sub> , t <sub>PZL</sub> | | RE = V <sub>IO</sub> | ── See 図 7-4 and 図 7-5 | | 2 | 4.5 | μs | | t <sub>SHDN</sub> | Time to shutdown | RE = V <sub>IO</sub> | | 50 | | 500 | ns | | Receiver | | | | | | | | | t <sub>r</sub> , t <sub>f</sub> | Output rise/fall time | C <sub>L</sub> = 15 pF | | | 1.5 | 6 | ns | | t <sub>PHL</sub> , t <sub>PLH</sub> | Propagation delay | V <sub>IO</sub> = 3 V to 3.6 V, | 0 7-0 | TBD | 40 | 57 | ns | | | | V <sub>IO</sub> = 1.65 V to 1.95 V, | ── See 図 7-6 | TBD TBD | | 60 | ns | | t <sub>SK(P)</sub> | Pulse skew, t <sub>PHL</sub> - t <sub>PLH</sub> | C <sub>L</sub> = 15 pF | | | | 5.5 | ns | | t <sub>PHZ</sub> , t <sub>PLZ</sub> | Disable time | DE = X | | | 11 | 22 | ns | | t <sub>PZH(1)</sub> ,<br>t <sub>PZL(1)</sub> | Enable time | DE = V <sub>IO</sub> | See ⊠ 7-7 | | 55 | 82 | ns | | $t_{PZH(2)},$ $t_{PZL(2)}$ | Enable time | DE = 0 V | See ⊠ 7-8 | | 1.5 | 4.5 | μs | | t <sub>D(OFS)</sub> | Delay to enter fail-safe operation | - C <sub>L</sub> = 15 pF | See 🗵 7-9 | 7 | 11 | 18 | μs | | t <sub>D(FSO)</sub> | Delay to exit fail-safe operation | - OL - 19 bc | See 🗵 7-9 | 19 | 25 | 50 | ns | | t <sub>SHDN</sub> | Time to shutdown | DE = 0 V | See 図 7-8 | 50 | | 500 | ns | A, B are driver output and receiver input terminals for Half duplex devices. A, B are RX input, Y/Z are driver output terminals for Full duplex device ## 7 Parameter Measurement Information ## 図 7-1. Measurement of Driver Differential Output Voltage With Common-Mode Load #### 図 7-2. Measurement of Driver Differential and Common-Mode Output With RS-485 Load ### 図 7-3. Measurement of Driver Differential Output Rise and Fall Times and Propagation Delays ## 図 7-4. Measurement of Driver Enable and Disable Times With Active High Output and Pull-Down Load 図 7-5. Measurement of Driver Enable and Disable Times With Active Low Output and Pull-up Load ## 図 7-6. Measurement of Receiver Output Rise and Fall Times and Propagation Delays 図 7-7. Measurement of Receiver Enable/Disable Times With Driver Enabled ☑ 7-8. Measurement of Receiver Enable Times With Driver Disabled Copyright © 2017, Texas Instruments Incorporated 図 7-9. Fail-Safe Delay Measurements 資料に関するフィードバック (ご意見やお問い合わせ) を送信 ## 8 Detailed Description #### 8.1 Overview THVD24x9 devices are surge-protected, half duplex RS-485 transceivers available in two speed grades suitable for data transmission up to 250kbps and 12Mbps respectively. Surge protection is achieved by integrating transient voltage suppressor (TVS) diodes in the standard 8-pin SOIC (D) package and a small 10-pin leadless package. THVD2419 and THVD2429 devices have active-high driver enables and active-low receiver enables. A low standby current can be achieved by disabling both driver and receiver. THVD2419V and THVD2429V devices in the SOIC package have a single enable/disable pin (DE/RE) that either enables the driver or the receiver at a time. ## 8.2 Functional Block Diagrams 図 8-1. THVD2419 and THVD2429 Block Diagram (SOIC Package) 図 8-2. THVD2419V and THVD2429V Block Diagram (SOIC Package with VIO pin) 図 8-3. THVD2419 and THVD2429 Block Diagram (VSON Package) ## 8.3 Feature Description #### 8.3.1 Electrostatic Discharge (ESD) Protection The bus pins of the THVD24x9 transceiver family include on-chip ESD protection against $\pm 15$ kV HBM and $\pm 8$ kV IEC 61000-4-2 contact discharge. The International Electrotechnical Commission (IEC) ESD test is far more severe than the HBM ESD test. The 50% higher charge capacitance, $C_{(S)}$ , and 78% lower discharge resistance, $R_{(D)}$ , of the IEC model produce significantly higher discharge currents than the HBM model. As stated in the IEC 61000-4-2 standard, contact discharge is the preferred transient protection test method. 図 8-4. HBM and IEC ESD Models and Currents in Comparison (HBM Values in Parenthesis) The on-chip implementation of IEC ESD protection significantly increases the robustness of equipment. Common discharge events occur because of human contact with connectors and cables. #### 8.3.2 Electrical Fast Transient (EFT) Protection Inductive loads such as relays, switch contactors, or heavy-duty motors can create high-frequency bursts during transition. The IEC 61000-4-4 test is intended to simulate the transients created by such switching of inductive loads on AC power lines. $\boxtimes$ 8-5 shows the voltage waveforms in to $50\Omega$ termination as defined by the IEC standard. Internal ESD protection circuits of the THVD24x9(V) protect the transceivers against ±4kV EFT. With careful system design, one could achieve EFT Criterion A (no data loss when transient noise is present). #### 8.3.3 Surge Protection Surge transients often result from lightning strikes (direct strike or an indirect strike which induce voltages and currents), or the switching of power systems, including load changes and short circuit switching. These transients are often encountered in industrial environments, such as factory automation and power-grid systems. ☑ 8-6 compares the pulse-power of the EFT and surge transients with the power caused by an IEC ESD. transient. The diagram on the left shows the relative pulse-power for a 0.5kV surge transient and 4kV EFT transient, both of which dwarf the 10kV ESD transient visible in the lower-left corner. 500V surge transients are representative of events that may occur in factory environments in industrial and process automation. The diagram on the right shows the pulse-power of a 6kV surge transient, relative to the same 0.5kV surge transient. 6kV surge transients are most likely to occur in power generation and power-grid systems. 図 8-6. Power Comparison of ESD, EFT, and Surge Transients ☑ 8-7 shows the test setup used to validate THVD24x9 surge performance according to the IEC 61000-4-5 1.2/50µs surge pulse. 図 8-7. THVD24x9 Surge Test Setup THVD24x9 product family is robust up to ±2.5kV surge transients without the need for any external components. The bus pin voltage is clamped by the integrated surge protection diodes such that the internal circuitry is not damaged during the surge event. #### 8.3.4 Enhanced Receiver Noise Immunity The differential receivers of THVD24x9(V) family feature fully symmetric thresholds to maintain duty cycle of the signal even with small input amplitudes. In addition, 250mV (typical) hysteresis displays excellent noise immunity. #### 8.3.5 Failsafe Receiver 16 The differential receivers of the THVD24x9 family are failsafe to invalid bus states caused by the following: - · Open bus conditions, such as a disconnected connector - · Shorted bus conditions, such as cable damage shorting the twisted-pair together - Idle bus conditions that occur when no driver on the bus is actively driving In any of these cases, the receiver outputs a fail-safe logic high state if the input amplitude stays for longer than $t_{D(OFS)}$ at less than $|V_{TH\_FSH}|$ . 資料に関するフィードバック (ご意見やお問い合わせ) を送信 Copyright © 2024 Texas Instruments Incorporated #### 8.4 Device Functional Modes When the driver enable pin, DE, is logic high, the differential outputs A and B follow the logic states at data input D. A logic high at D causes A to turn high and B to turn low. The differential output voltage defined as $V_{OD} = V_A - V_B$ is positive. When D is low, the output states reverse: B turns high, A becomes low, and $V_{OD}$ is negative. When DE is low, both outputs turn high-impedance. In this condition the logic state at D is irrelevant. The DE pin has an internal pull-down resistor to ground. When left open the driver is disabled (high-impedance) by default. The D pin has an internal pull-up resistor to $V_{CC}$ ; thus, when left open while the driver is enabled, output A turns high and B turns low. | | ₹ 0-1. Driver i unction fable | | | | | | | | | | |-------|-------------------------------|------|------|------------------------------------|--|--|--|--|--|--| | INPUT | ENABLE | OUTI | PUTS | FUNCTION | | | | | | | | D | DE | Α | В | FUNCTION | | | | | | | | Н | Н | Н | L | Actively drive bus high | | | | | | | | L | Н | L H | | Actively drive bus low | | | | | | | | Х | L | Z | Z | Driver disabled | | | | | | | | Х | OPEN | Z | Z | Driver disabled by default | | | | | | | | OPEN | Н | Н | L | Actively drive bus high by default | | | | | | | 表 8-1. Driver Function Table When the receiver enable pin, $\overline{RE}$ , is logic low, the receiver is enabled. When the differential input voltage defined as $V_{ID} = V_A - V_B$ is higher than the positive input threshold, $V_{TH+}$ , the receiver output, R, turns high. When $V_{ID}$ is lower than the negative input threshold, $V_{TH-}$ , the receiver output, R, turns low. If $V_{ID}$ is between $V_{TH+}$ and $V_{TH-}$ the output is indeterminate. When $\overline{RE}$ is logic high or left open, the receiver output is high-impedance and the magnitude and polarity of $V_{ID}$ are irrelevant. Internal biasing of the receiver inputs causes the output to go failsafe-high when the transceiver is disconnected from the bus (open-circuit), the bus lines are shorted to one another (short-circuit), or the bus is not actively driven (idle bus). | DIFFERENTIAL INPUT | ENABLE | OUTPUT | FUNCTION | |-------------------------------------|--------|---------------|------------------------------| | $V_{ID} = V_A - V_B$ | RE | R | FUNCTION | | V <sub>TH+</sub> < V <sub>ID</sub> | L | Н | Receive valid bus high | | $V_{TH-} < V_{ID} < V_{TH+}$ | L | Indeterminate | Indeterminate bus state | | V <sub>ID</sub> < V <sub>TH</sub> - | L | L | Receive valid bus low | | X | Н | Z | Receiver disabled | | X | OPEN | Z | Receiver disabled by default | | Open-circuit bus | L | Н | Fail-safe high output | | Short-circuit bus | L | Н | Fail-safe high output | | Idle (terminated) bus | L | Н | Fail-safe high output | 表 8-2. Receiver Function Table ## 9 Application and Implementation 注 Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. #### 9.1 Application Information THVD24x9 are half-duplex RS-485 transceivers with integrated system-level surge protection. Standard 8-pin SOIC (D) package allows drop-in replacement into existing systems and eliminate system-level protection components. ## 9.2 Typical Application An RS-485 bus consists of multiple transceivers connecting in parallel to a bus cable. To eliminate line reflections, each cable end is terminated with a termination resistor, $R_T$ , with a value that matches the characteristic impedance, $Z_0$ , of the cable. This method, known as parallel termination, allows for higher data rates over longer cable length. 図 9-1. Typical RS-485 Network With Half-Duplex Transceivers #### 9.2.1 Design Requirements RS-485 is a robust electrical standard suitable for long-distance networking that may be used in a wide range of applications with varying requirements, such as distance, data rate, and number of nodes. #### 9.2.1.1 Data Rate and Bus Length There is an inverse relationship between data rate and cable length, which means the higher the data rate, the short the cable length; and conversely, the lower the data rate, the longer the cable length. While most RS-485 systems use data rates between 10kbps and 100kbps, some applications require data rates up to 250kbps at distances of 4000 feet and longer. Longer distances are possible by allowing for small signal jitter of up to 5 or 10%. ☑ 9-2. Cable Length vs Data Rate Characteristic Even higher data rates are achievable (that is, 12Mbps for the THVD2429(V)) in cases where the interconnect is short enough (or has suitably low attenuation at signal frequencies) to not degrade the data. #### 9.2.1.2 Stub Length When connecting a node to the bus, the distance between the transceiver inputs and the cable trunk, known as the stub, should be as short as possible. Stubs present a non-terminated piece of bus line which can introduce reflections as the length of the stub increases. As a general guideline, the electrical length, or round-trip delay, of a stub should be less than one-tenth of the rise time of the driver, thus giving a maximum physical stub length as shown in 式 1. $$L_{(STUB)} \le 0.1 \times t_r \times v \times c \tag{1}$$ #### where - t<sub>r</sub> is the 10/90 rise time of the driver - c is the speed of light $(3 \times 10^8 \text{ m/s})$ - v is the signal velocity of the cable or trace as a factor of c #### 9.2.1.3 Bus Loading The RS-485 standard specifies that a compliant driver must be able to driver 32 unit loads (UL), where 1 unit load represents a load impedance of approximately 12kΩ. Because the THVD24x9(V) devices consist of 1/8 UL transceivers, connecting up to 256 receivers to the bus is possible. #### 9.2.2 Detailed Design Procedure RS-485 transceivers operate in noisy industrial environments typically require surge protection at the bus pins. 9-3 compares 4kV surge protection implementation with a regular RS-485 transceiver (such as THVD14x0) against with the THVD24x9(V). The internal TVS protection of the THVD24x9(V) achieves ±2.5kV IEC 61000-4-5 surge protection (SOIC package) without any additional external components, reducing system level bill of materials. 図 9-3. Implementation of System-Level Surge Protection Using THVD24x9(V) Product Folder Links: THVD2419 THVD2429 資料に関するフィードバック (ご意見やお問い合わせ) を送信 #### 9.2.3 Application Curves #### 9.3 Power Supply Recommendations For reliable operation at all data rates and supply voltages, each supply should be decoupled with a 100nF ceramic capacitor located as close to the supply pins as possible. This helps to reduce supply voltage ripple present on the outputs of switched-mode power supplies and also helps to compensate for the resistance and inductance of the PCB power planes. ## 9.4 Layout #### 9.4.1 Layout Guidelines Additional external protection components generally are not needed when using THVD24x9 transceivers. - 1. Use $V_{CC}$ and ground planes to provide low-inductance. Note that high-frequency currents tend to follow the path of least impedance and not the path of least resistance. Apply 100nF to 220nF decoupling capacitors as close as possible to the $V_{CC}$ pins of transceiver, UART and/or controller ICs on the board. - 2. Use at least two vias for V<sub>CC</sub> and ground connections of decoupling capacitors to minimize effective via inductance. - 3. Use $1k\Omega$ to $10k\Omega$ pull-up and pull-down resistors for enable lines to limit noise currents in these lines during transient events. ### 9.4.2 Layout Example 図 9-6. THVD2419, THVD2429 Layout Example (SOIC Package) 図 9-7. THVD2419V THVD2429V Layout Example (SOIC Package with VIO pin) 図 9-8. THVD2419, THVD2429 Layout Example (VSON Package) ## 10 Device and Documentation Support ## 10.1 Device Support #### 10.2 ドキュメントの更新通知を受け取る方法 ドキュメントの更新についての通知を受け取るには、ti.com のデバイス製品フォルダを開いてください。「更新の通知を受け取る」をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取れます。変更の詳細については、修正されたドキュメントに含まれている改訂履歴をご覧ください。 #### 10.3 サポート・リソース TI E2E™ サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。 リンクされているコンテンツは、該当する貢献者により、現状のまま提供されるものです。これらは TI の仕様を構成するものではなく、必ずしも TI の見解を反映したものではありません。TI の使用条件を参照してください。 #### 10.4 Trademarks TI E2E™ is a trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 #### 10.5 静電気放電に関する注意事項 この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。 ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。 ## 10.6 用語集 テキサス・インスツルメンツ用語集 この用語集には、用語や略語の一覧および定義が記載されています。 #### 11 Revision History 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 | DATE | REVISION | NOTES | |--------------|----------|-----------------| | January 2024 | * | Initial Release | ## 12 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Copyright © 2024 Texas Instruments Incorporated **D0008B** #### PACKAGE OUTLINE ## SOIC - 1.75 mm max height SMALL OUTLINE INTEGRATED CIRCUIT #### NOTES: - 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15], per side. 4. This dimension does not include interlead flash. - 5. Reference JEDEC registration MS-012, variation AA. ## **EXAMPLE BOARD LAYOUT** ## **D0008B** SOIC - 1.75 mm max height SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) - Publication IPC-7351 may have alternate designs. Solder mask tolerances between and around signal pads can vary based on board fabrication site. 資料に関するフィードバック(ご意見やお問い合わせ)を送信 #### **EXAMPLE STENCIL DESIGN** ## **D0008B** SOIC - 1.75 mm max height NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. **DRC0010V** ## **PACKAGE OUTLINE** ## VSON - 1 mm max height PLASTIC SMALL OUTLINE - NO LEAD #### NOTES: - All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. This drawing is subject to change without notice. The package thermal pad must be soldered to the printed circuit board for optimal thermal and mechanical performance. 資料に関するフィードバック(ご意見やお問い合わせ)を送信 #### **EXAMPLE BOARD LAYOUT** ## **DRC0010V** VSON - 1 mm max height NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. ## **EXAMPLE STENCIL DESIGN** ## **DRC0010V** VSON - 1 mm max height PLASTIC SMALL OUTLINE - NO LEAD NOTES: (continued) Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. 資料に関するフィードバック(ご意見やお問い合わせ)を送信 ## 12.1 Tape and Reel Information | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE | Device | Package<br>Type | Package<br>Drawing | Pins | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width W1<br>(mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |------------------------------------------------------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | PTHVD2419DR<br>PTHVD2419VDR<br>PTHVD2429DR<br>PTHVD2429VDR | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | | PTHVD2419DRCR<br>PTHVD2429DRCR | VSON | DRC | 10 | 5000 | 330.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 9.1 | Q2 | | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |------------------------------------------------------------|--------------|-----------------|------|------|-------------|------------|-------------| | PTHVD2419DR<br>PTHVD2419VDR<br>PTHVD2429DR<br>PTHVD2429VDR | SOIC | D | 8 | 2500 | 340.5 | 338.1 | 20.6 | | PTHVD2419DRCR<br>PTHVD2429DRCR | VSON | DRC | 10 | 5000 | 367.0 | 367.0 | 35.0 | www.ti.com 10-Feb-2024 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|----------|-------------------------------|---------------|--------------|----------------------|---------| | PTHVD2419DRCR | ACTIVE | VSON | DRC | 10 | 5000 | TBD | Call TI | Call TI | -40 to 125 | | Samples | | PTHVD2429DRCR | ACTIVE | VSON | DRC | 10 | 5000 | TBD | Call TI | Call TI | -40 to 125 | | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. **Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # **PACKAGE OPTION ADDENDUM** www.ti.com 3 x 3, 0.5 mm pitch PLASTIC SMALL OUTLINE - NO LEAD This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details. INSTRUMENTS www.ti.com ## 重要なお知らせと免責事項 TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあら ゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。 TIの製品は、TIの販売条件、または ti.com やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、TIはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated