# SN74LV1T02 単一電源 2 入力正論理 NOR ゲート CMOS ロジック・レベル・シフタ ### 1 特長 - 5.0V、3.3V、2.5V、1.8V V<sub>CC</sub> の単一電源電圧レベ ル・シフタ - 動作範囲:1.8V~5.5V - 昇圧変換: - 1.8V V<sub>CC</sub> で 1.2V<sup>(1)</sup> から 1.8V - 2.5V V<sub>CC</sub> で 1.5V<sup>(1)</sup> から 2.5V - 3.3V V<sub>CC</sub> で 1.8V<sup>(1)</sup> から 3.3V - 5.0V V<sub>CC</sub> で 3.3V から 5.0V - 降圧変換: - 1.8V V<sub>CC</sub> で 3.3V から 1.8V - 2.5V V<sub>CC</sub> で 3.3V から 2.5V - 3.3V V<sub>CC</sub> で 5.0V から 3.3V - ロジック出力は V<sub>CC</sub> を基準 - 出力ドライバ: - 5V で 8mA の出力駆動能力 - 3.3V で 7mA の出力駆動能力 - 1.8V で 3mA の出力駆動能力 - 3.3V V<sub>CC</sub> で最大 50MHz での動作が規定 - 入力ピンの許容電圧:5V - -40℃~125℃の動作温度範囲 - 提供している鉛フリー・パッケージ:SC-70 (DCK) - 2 × 2.1 × 0.65mm (高さ 1.1mm) - JESD 17 準拠で 250mA 超のラッチアップ性能 - 標準ロジック・ピン配置をサポート - CMOS 出力 B は AUP1G および LVC1G ファミリと互 換性あり。1 # 2 アプリケーション - ・ テレコム - 携帯用アプリケーション - サーバー - PC とノート PC ### 3 概要 SN74LV1T02 は、電圧レベル変換アプリケーションをサ ポートするために入力スレッショルドを低減した、シングル 2 入力 NOR ゲートです。 #### パッケージ情報 | 部品番号 | パッケージ <sup>(1)</sup> | パッケージ・サイズ <sup>(2)</sup> | 本体サイズ <sup>(3)</sup> | |------------|----------------------|--------------------------|----------------------| | SN74LV1T02 | DBV (SOT-23, 5) | 2.90mm × 2.8mm | 2.9mm × 1.6mm | | | DCK (SC-70, 5) | 2.00mm × 2.1mm | 2mm × 1.25mm | - 利用可能なすべてのパッケージについては、データシートの末尾 にある注文情報を参照してください。 - (2) パッケージ・サイズ (長さ×幅) は公称値で、該当する場合はピンも - (3) 本体サイズ (長さ×幅) は公称値であり、ピンは含まれていません。 <sup>1</sup> より低い $V_{CC}$ 条件については、 $V_{IH}/V_{IL}$ と出力駆動能力を参照してください。 1.8V から 3.3V にレベル変換する場合のスイッチング・スレッショルド # **Table of Contents** | 1 特長 1 | 9.1 Overview | 11 | |---------------------------------------|-----------------------------------------|----| | 2アプリケーション1 | 9.2 Functional Block Diagram | 11 | | 3 概要1 | 9.3 Feature Description | | | 4 Revision History | 9.4 Device Functional Modes | 13 | | 5 Related Products | 10 Application and Implementation | 14 | | 6 Pin Configuration and Functions5 | 10.1 Application Information Disclaimer | 14 | | 7 Specifications6 | 10.2 Power Supply Recommendations | 14 | | 7.1 Absolute Maximum Ratings6 | 10.3 Layout | | | 7.2 ESD Ratings6 | 11 Device and Documentation Support | 15 | | 7.3 Recommended Operating Conditions6 | 11.1 ドキュメントの更新通知を受け取る方法 | 15 | | 7.4 Thermal Information7 | <b>11.2</b> サポート・リソース | 15 | | 7.5 Electrical Characteristics7 | 11.3 Trademarks | 15 | | 7.6 Switching Characteristics8 | 11.4 静電気放電に関する注意事項 | 15 | | 7.7 Operating Characteristics8 | 11.5 用語集 | 15 | | 7.8 Typical Characteristics8 | 12 Mechanical, Packaging, and Orderable | | | 8 Parameter Measurement Information10 | Information | 15 | | 9 Detailed Description11 | | | | | | | | | | | | | | | # **4 Revision History** 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 | C | 文書全体にわたって表、図、相互参照の採番方法を更新 | | |---|--------------------------------------------------------------------------------------------|-------------------| | • | Updated RθJA values: DCK = 252 to 289.2, all values in °C/W | 7 | | | · | | | С | hanges from Revision A (February 2014) to Revision B (June 2022) | Page | | • | 文書全体にわたって表、図、相互参照の採番方法を更新 | | | • | Added ESD Ratings table, Thermal Information table, Typical Characteristics section, Pin C | Configuration and | | | Functions section, Detailed Description section, Power Supply Recommendations section, | Layout section, | | | Receiving Notification of Documentation Updates section, and Community Resources sect | ion <u>6</u> | # **5 Related Products** | DEVICE | PACKAGE | DESCRIPTION | |-------------|----------|------------------------------------------------| | SN74LV1T00 | DCK, DBV | 2-Input Positive-NAND Gate | | SN74LV1T02 | DCK, DBV | 2-Input Positive-NOR Gate | | SN74LV1T04 | DCK, DBV | Inverter Gate | | SN74LV1T08 | DCK, DBV | 2-Input Positive-AND Gate | | SN74LV1T17 | DCK, DBV | Single Schmitt-Trigger Buffer Gate | | SN74LV1T14 | DCK, DBV | Single Schmitt-Trigger Inverter Gate | | SN74LV1T32 | DCK, DBV | 2-Input Positive-OR Gate | | SN74LV1T34 | DCK, DBV | Single Buffer Gate | | SN74LV1T86 | DCK, DBV | Single 2-Input Exclusive-Or Gate | | SN74LV1T125 | DCK, DBV | Single Buffer Gate with 3-state Output | | SN74LV1T126 | DCK, DBV | Single Buffer Gate with 3-state Output | | SN74LV4T125 | RGY, PW | Quadruple Bus Buffer Gate With 3-State Outputs | Copyright © 2023 Texas Instruments Incorporated 7 Product Folder Links: SN74LV1T02 # **6 Pin Configuration and Functions** 図 6-1. DCK or DBV Package, 5-Pin SC70 or SOT-23 (Top View) 表 6-1. Pin Functions | PIN | | TYPE <sup>(1)</sup> | DESCRIPTION | | | | | |-----------------|-----|---------------------|-----------------|--|--|--|--| | NAME | NO. | 1176 | DESCRIPTION | | | | | | Α | 1 | I | Input A | | | | | | В | 2 | I | Input B | | | | | | GND | 3 | G | Ground | | | | | | Υ | 4 | 0 | Output Y | | | | | | V <sub>CC</sub> | 5 | Р | Positive supply | | | | | (1) I = Input, O = Output, I/O = Input or Output, G = Ground, P = Power. 5 Product Folder Links: SN74LV1T02 # 7 Specifications # 7.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) | | | | MIN | MAX | UNIT | |------------------|---------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----------------------|------| | V <sub>CC</sub> | Supply voltage range | | -0.5 | 7.0 | V | | VI | Input voltage range <sup>(2)</sup> | age range applied to any output in the high-impedance or power-off state <sup>(2)</sup> age range applied to any output in the high or low state <sup>(2)</sup> | | | V | | Va | Voltage range applied to any output in the high-impedance or power-off state <sup>(2)</sup> | | | 4.6 | V | | Vo | Voltage range applied to a | ny output in the high or low state <sup>(2)</sup> | -0.5 | V <sub>CC</sub> + 0.5 | V | | I <sub>IK</sub> | Input clamp current | V <sub>1</sub> < 0 | | -20 | mA | | I <sub>OK</sub> | Output clamp current | $V_O < 0$ or $V_O > V_{CC}$ | | ±20 | mA | | Io | Continuous output current | | | ±25 | mA | | | Continuous current throug | h V <sub>CC</sub> or GND | | ±50 | mA | | TJ | Junction temperature | | | 150 | °C | | T <sub>stg</sub> | Storage temperature | | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ### 7.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|-----------------------------------------------------------------------|-------|------| | | | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2000 | | | V <sub>(ESD)</sub> | Electrostatic discharge | Machine Model (MM), per JEDEC specification | ±200 | V | | | | Charged-device model (CDM), per ANSI/ESDA/JEDEC JS-002 <sup>(2)</sup> | ±1000 | | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. # 7.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) (1) | | | | MIN | MAX | UNIT | | |-----------------|------------------------------------|----------------------------------|-----|-----------------|---------|--| | V <sub>CC</sub> | Supply voltage | | 1.6 | 5.5 | V | | | VI | Input voltage | | 0 | 5.5 | V | | | Vo | Output voltage | | 0 | V <sub>CC</sub> | V | | | | | V <sub>CC</sub> = 1.8 V | | -3 | | | | | High lovel output current | V <sub>CC</sub> = 2.5 V | | -5 | mA | | | I <sub>OH</sub> | High-level output current | V <sub>CC</sub> = 3.3 V | | -7 | | | | | | V <sub>CC</sub> = 5.0 V | | -8 | | | | | | V <sub>CC</sub> = 1.8 V | | 3 | | | | | Lour lovel output ourrent | V <sub>CC</sub> = 2.5 V | | 5 m^ | | | | I <sub>OL</sub> | Low-level output current | V <sub>CC</sub> = 3.3 V | | 7 | mA | | | | | V <sub>CC</sub> = 5.0 V | | 8 | | | | | | V <sub>CC</sub> = 1.8 V | | 20 | | | | Δt/Δν | Input transition rise or fall rate | V <sub>CC</sub> = 3.3 V or 2.5 V | | 20 | 20 ns/V | | | | | V <sub>CC</sub> = 5.0 V | | 20 | | | | T <sub>A</sub> | Operating free-air temperature | | -40 | 125 | °C | | All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. 資料に関するフィードバック(ご意見やお問い合わせ) を送信 Copyright © 2023 Texas Instruments Incorporated <sup>(2)</sup> The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. # 7.4 Thermal Information | THERMAL METRIC <sup>(1)</sup> | DBV | DCK | UNIT | | |---------------------------------------------------------|--------|--------|-------|--| | THERMAL METRIC | 5 PINS | 5 PINS | CINIT | | | R <sub>θJA</sub> Junction-to-ambient thermal resistance | 206 | 289.2 | °C/W | | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953. ### 7.5 Electrical Characteristics over recommended operating free-air temperature range (unless otherwise noted) | DAT | AMETED | TEST COMPLICATO | V | T <sub>A</sub> = | 25°C | | T <sub>A</sub> = -40°C to +125°C | | | LINUS | |-----------------|-----------------------------|--------------------------------------------------|------------------------------------|-----------------------|------|------|----------------------------------|--|-------|-------| | PARAMETER | | TEST CONDITIONS | V <sub>CC</sub> | MIN | TYP | MAX | MIN TYP MAX | | MAX | UNIT | | | | | V <sub>CC</sub> = 1.65 V to 1.8 V | 0.94 | | | 1.0 | | | | | | | | V <sub>CC</sub> = 2.0 V | 1.02 | | | 1.03 | | | | | | | | V <sub>CC</sub> = 2.25 V to 2.5 V | 1.135 | | | 1.18 | | | | | | High-level | | V <sub>CC</sub> = 2.75 V | 1.21 | | | 1.23 | | | ., | | / <sub>IH</sub> | input voltage | | V <sub>CC</sub> = 3 V to 3.3 V | 1.35 | | | 1.37 | | | V | | | | | V <sub>CC</sub> = 3.6 V | 1.47 | | | 1.48 | | | | | | | | V <sub>CC</sub> = 4.5 V to 5.0 V | 2.02 | | | 2.03 | | | | | | | | V <sub>CC</sub> = 5.5 V | 2.1 | | | 2.11 | | | | | | | | V <sub>CC</sub> = 1.65 V to 2.0 V | | | 0.58 | | | 0.55 | | | , | Low-level | | V <sub>CC</sub> = 2.25 V to 2.75 V | | | 0.75 | | | 0.71 | ., | | / <sub>IL</sub> | input voltage | | V <sub>CC</sub> = 3 V to 3.6 V | | | 0.8 | | | 0.65 | V | | | | | V <sub>CC</sub> = 4.5 V to 5.5 V | | | 0.8 | | | 0.8 | | | | | I <sub>OH</sub> = -20 μA | 1.65 V to 5.5 V | V <sub>CC</sub> - 0.1 | | | V <sub>CC</sub> - 0.1 | | | | | | High-level | | 1.65 V | 1.28 | | | 1.21 | | | | | | | I <sub>OH</sub> = -2.0 mA | 1.8 V | 1.5 | | | 1.45 | | | | | | | I <sub>OH</sub> = -3 mA | 2.3 V | 2 | | | 1.93 | | | | | | | I <sub>OH</sub> = -3 mA | 2.5 V | 2.25 | | | 2.15 | | | | | / <sub>OH</sub> | output | I <sub>OH</sub> = -3.0 mA | 201/ | 2.78 | | | 2.7 | | | V | | | voltage | I <sub>OH</sub> = -5.5 mA | 3.0 V | 2.6 | | | 2.49 | | | | | | | I <sub>OH</sub> = -5.5 mA | 3.3 V | 2.9 | | | 2.8 | | | | | | | I <sub>OH</sub> = –4 mA | 451/ | 4.2 | | | 4.1 | | | | | | | I <sub>OH</sub> = -8 mA | 4.5 V | 4.1 | | | 3.95 | | | | | | | I <sub>OH</sub> = -8 mA | 5.0 V | 4.6 | | | 4.5 | | | | | | | I <sub>OL</sub> = 20 μA | 1.65 V to 5.5 V | | | 0.1 | | | 0.1 | | | | | I <sub>OL</sub> = 2 mA | 1.65 V | | | 0.2 | | | 0.25 | | | | Low-level | I <sub>OL</sub> = 3 mA | 2.3 V | | | 0.15 | | | 0.2 | | | / <sub>OL</sub> | output | I <sub>OL</sub> = 3 mA | 201/ | | | 0.1 | | | 0.15 | V | | | voltage | I <sub>OL</sub> = 5.5 mA | 3.0 V | | | 0.2 | | | 0.252 | | | | | I <sub>OL</sub> = 4 mA | 451/ | | | 0.15 | | | 0.2 | | | | | I <sub>OL</sub> = 8 mA | 4.5 V | | | 0.3 | | | 0.35 | | | ı | Input<br>leakage<br>current | A input; V <sub>I</sub> = 0 V or V <sub>CC</sub> | 0 V, 1.8 V, 2.5 V,<br>3.3 V, 5.5 V | | | 0.1 | | | ±1 | μA | | | | | 5.0 V | | | 1 | | | 10 | | | | Static supply | V <sub>I</sub> = 0 V or V <sub>CC</sub> , | 3.3 V | | | 1 | | | 10 | _ | | CC | current | I <sub>O</sub> = 0; open on loading | 2.5 V | | | 1 | | | 10 | μA | | | | | 1.8 V | | , | 1 | | | 10 | | 資料に関するフィードバック(ご意見やお問い合わせ)を送信 1 over recommended operating free-air temperature range (unless otherwise noted) | DA | DAMETED | TEST CONDITIONS | V <sub>cc</sub> | T <sub>A</sub> = 25°C | T <sub>A</sub> = -40°C to +125°C | UNIT | |------------------|----------------------------------------|--------------------------------------------------------------------------------|-----------------|-----------------------|----------------------------------|------| | PARAMETER | | TEST CONDITIONS | Vcc | MIN TYP MAX | MIN TYP MAX | | | ΔI <sub>CC</sub> | Additional<br>static supply<br>current | One input at 0.3 V or 3.4 V,<br>Other inputs at 0 or $V_{CC}$ ,<br>$I_{O} = 0$ | 5.5 V | 1.35 | 1.5 | mA | | | | One input at 0.3 V or 1.1 V<br>Other inputs at 0 or $V_{CC}$ ,<br>$I_{O} = 0$ | 1.8 V | 10 | 10 | μА | | C <sub>i</sub> | Input<br>capacitance | V <sub>I</sub> = V <sub>CC</sub> or GND | 3.3 V | 2 10 | 2 10 | pF | | Co | Output capacitance | V <sub>O</sub> = V <sub>CC</sub> or GND | 3.3 V | 2.5 | 2.5 | pF | # 7.6 Switching Characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Parameter Measurement Information) | PARAMETER | FROM | то | FREQUENCY | V | V <sub>CC</sub> C <sub>L</sub> | T <sub>A</sub> = 25 | ý | $T_A = -65^{\circ}C$ | to 125°C | UNIT | | | | | | |-----------------|---------|-----------|-----------------|------------------|--------------------------------|---------------------|-----|----------------------|----------|---------|-------|---|-----|--|---------| | PARAMETER | (INPUT) | (OUTPUT) | (TYP) | V CC | | MIN TYP | MAX | MIN T | YP MAX | CINIT | | | | | | | | | | | 5.0 V | 15 pF | 4 | 5 | | 4 5 | ns | | | | | | | | | | DC to 50 MHz | 3.0 V | 30 pF | 5.5 | 7.0 | | 5.5 7.0 | | | | | | | | | Any In | | DC to 30 Wil iz | 3.3 V | 15 pF | 4.8 | 5 | | 5 5.5 | ns | | | | | | | • . | | Y | | 3.5 V | | | | | | 0.0 V | 30 pF | 5 | 5.5 | | 5.5 6.5 | | t <sub>pd</sub> | | dry III Y | DC to 25 MHz | 2.5 V | 15 pF | 6 | 6.5 | | 7 7.5 | | | | | | | | | | | | DC to 25 WHZ 2.5 | 2.5 V | 30 pF | 6.5 | 7.5 | | 7.5 8.5 | ns | | | | | | | | | DC to 15 MHz | 1.8 V | 15 pF | 10.5 | 11 | | 11 12 | ns | | | | | | | | | | DC to 15 MHZ | 2 1.0 V | 30 pF | 12 | 13 | | 12 14 | | | | | | | # 7.7 Operating Characteristics $T_{\Delta} = 25^{\circ}C$ | | PARAMETER | TEST CONDITIONS | V <sub>CC</sub> | TYP | UNIT | |-----------------------------------|-------------------------------|----------------------|-----------------|-----|------| | | | | 1.8 V ± 0.15 V | 14 | | | O Bourne discipation and aditions | f . 4 MHz and 40 MHz | 2.5 V ± 0.2 V | 14 | | | | C <sub>pd</sub> | Power dissipation capacitance | f = 1 MHz and 10 MHz | 3.3 V ± 0.3 V | 14 | - pF | | | | | 5.5 V ± 0.5 V | 14 | | # 7.8 Typical Characteristics 資料に関するフィードバック (ご意見やお問い合わせ) を送信 Copyright © 2023 Texas Instruments Incorporated # 7.8 Typical Characteristics (continued) 9 Product Folder Links: SN74LV1T02 # **8 Parameter Measurement Information** | | $V_{CC}$ = 2.5 V $\pm$ 0.2 V | $V_{CC}$ = 3.3 V $\pm$ 0.3 V | |-----------------|------------------------------|------------------------------| | C <sub>L</sub> | 5, 10, 15, 30 pF | 5, 10, 15, 30 pF | | V <sub>MI</sub> | V <sub>I</sub> /2 | V <sub>I</sub> /2 | | V <sub>MO</sub> | V <sub>CC</sub> /2 | V <sub>CC</sub> /2 | VOLTAGE WAVEFORMS PROPAGATION DELAY TIMES INVERTING AND NONINVERTING OUTPUTS NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50 \Omega$ , slew rate $\geq$ 1 V/ns. - C. The outputs are measured one at a time, with one transition per measurement. - D. $t_{PLH}$ and $t_{PHL}$ are the same as $t_{pd}$ . 図 8-1. Load Circuit and Voltage Waveforms 資料に関するフィードバック(ご意見やお問い合わせ)を送信 Copyright © 2023 Texas Instruments Incorporated English Data Sheet: SCLS740 # 9 Detailed Description ### 9.1 Overview The SN74LV1T02 device is a low-voltage CMOS gate logic that operates at a wider voltage range for industrial, portable, telecom, and automotive applications. The output level is referenced to the supply voltage and is able to support 1.8-V, 2.5-V, 3.3-V, and 5-V CMOS levels. The input is designed with a lower threshold circuit to match 1.8 V input logic at $V_{CC}$ = 3.3 V and can be used in 1.8 V to 3.3 V level-up translation. In addition, the 5 V tolerant input pins enable down translation (that is, 3.3 V to 2.5 V output at $V_{CC}$ = 2.5 V). The wide $V_{CC}$ range of 1.8 V to 5.5 V allows generation of desired output levels to connect to controllers or processors. The SN74LV1T02 device is designed with current-drive capability of 8 mA to reduce line reflections, overshoot, and undershoot caused by high-drive outputs. ### 9.2 Functional Block Diagram 図 9-1. Logic Diagram ### 9.3 Feature Description #### 9.3.1 Clamp Diode Structure The outputs to this device have both positive and negative clamping diodes, and the inputs to this device have negative clamping diodes only as depicted in $\boxtimes$ 9-2. #### 注意 Voltages beyond the values specified in the *Absolute Maximum Ratings* table can cause damage to the device. The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed. 図 9-2. Electrical Placement of Clamping Diodes for Each Input and Output ### 9.3.2 Balanced CMOS Push-Pull Outputs This device includes balanced CMOS push-pull outputs. The term *balanced* indicates that the device can sink and source similar currents. The drive capability of this device may create fast edges into light loads so routing and load conditions should be considered to prevent ringing. Additionally, the outputs of this device are capable of driving larger currents than the device can sustain without being damaged. It is important for the output power of the device to be limited to avoid damage due to overcurrent. The electrical and thermal limits defined in the *Absolute Maximum Ratings* must be followed at all times. Product Folder Links: SN74LV1T02 Unused push-pull CMOS outputs should be left disconnected. 資料に関するフィードバック(ご意見やお問い合わせ)を送信 11 #### 9.3.3 LVxT Enhanced Input Voltage The SN74LV1T02 belongs to TI's LVxT family of Logic devices with integrated voltage level translation. This family of devices was designed with reduced input voltage thresholds to support up-translation, and inputs tolerant of signals with up to 5.5 V levels to support down-translation. The output voltage will always be referenced to the supply voltage ( $V_{CC}$ ), as described in the *Electrical Characteristics* table. To ensure proper functionality, input signals must remain at or below the specified $V_{IH(MIN)}$ level for a HIGH input state, and at or below the specified $V_{IL(MAX)}$ for a LOW input state. $\boxtimes$ 9-3 shows the typical $V_{IH}$ and $V_{IL}$ levels for the LVxT family of devices, as well as the voltage levels for standard CMOS devices for comparison. The inputs are high impedance and are typically modeled as a resistor in parallel with the input capacitance given in the *Electrical Characteristics*. The worst case resistance is calculated with the maximum input voltage, given in the *Absolute Maximum Ratings*, and the maximum input leakage current, given in the *Electrical Characteristics*, using Ohm's law $(R = V \div I)$ . The inputs require that input signals transition between valid logic states quickly, as defined by the input transition time or rate in the *Recommended Operating Conditions* table. Failing to meet this specification will result in excessive power consumption and could cause oscillations. More details can be found in the *Implications of Slow or Floating CMOS Inputs* application report. Do not leave inputs floating at any time during operation. Unused inputs must be terminated at $V_{CC}$ or GND. If a system will not be actively driving an input at all times, a pull-up or pull-down resistor can be added to provide a valid input voltage during these times. The resistor value will depend on multiple factors; however, a $10-k\Omega$ resistor is recommended and will typically meet all requirements. ☑ 9-3. LVxT Input Voltage Levels ### 9.3.3.1 Down Translation Signals can be translated down using the SN74LV1T02. The voltage applied at the $V_{CC}$ will determine the output voltage and the input thresholds as described in the *Recommended Operating Conditions* and *Electrical Characteristics* tables. When connected to a high-impedance input, the output voltage will be approximately $V_{CC}$ in the HIGH state, and 0 V in the LOW state. Ensure that the input signals in the HIGH state are between $V_{IH(MIN)}$ and 5.5 V, and input signals in the LOW state are lower than $V_{IL(MAX)}$ as shown in $\boxtimes$ 9-3. 資料に関するフィードバック(ご意見やお問い合わせ)を送信 Copyright © 2023 Texas Instruments Incorporated For example, standard CMOS inputs for devices operating at 5.0 V, 3.3 V or 2.5 V can be down-translated to match 1.8 V CMOS signals when operating from 1.8-V $V_{CC}$ . See $\boxtimes$ 9-4. #### **Down Translation Combinations:** - 1.8-V V<sub>CC</sub> Inputs from 2.5 V, 3.3 V, and 5.0 V - 2.5-V V<sub>CC</sub> Inputs from 3.3 V and 5.0 V - 3.3-V V<sub>CC</sub> Inputs from 5.0 V # 9.3.3.2 Up Translation Input signals can be up translated using the SN74LV1T02. The voltage applied at $V_{CC}$ will determine the output voltage and the input thresholds as described in the *Recommended Operating Conditions* and *Electrical Characteristics* tables. When connected to a high-impedance input, the output voltage will be approximately $V_{CC}$ in the HIGH state, and 0 V in the LOW state. The inputs have reduced thresholds that allow for input high-state levels which are much lower than standard values. For example, standard CMOS inputs for a device operating at a 5-V supply will have a $V_{IH(MIN)}$ of 3.5 V. For the SN74LV1T02, $V_{IH(MIN)}$ with a 5-V supply is only 2 V, which would allow for up-translation from a typical 2.5-V to 5-V signals. Ensure that the input signals in the HIGH state are above $V_{IH(MIN)}$ and input signals in the LOW state are lower than $V_{IL(MAX)}$ as shown in $\boxtimes$ 9-4. #### Up Translation Combinations: - 1.8-V V<sub>CC</sub> Inputs from 1.2 V - 2.5-V V<sub>CC</sub> Inputs from 1.8 V - 3.3-V V<sub>CC</sub> Inputs from 1.8 V and 2.5 V - 5.0-V V<sub>CC</sub> Inputs from 2.5 V and 3.3 V 図 9-4. LVxT Up and Down Translation Example ### 9.4 Device Functional Modes ### **Function Table** | | UT <sup>(1)</sup><br>VEL INPUT) | OUTPUT <sup>(2)</sup><br>(V <sub>CC</sub> CMOS) | | | | | | | | | | |---|---------------------------------|----------------------------------------------------------------|--|--|--|--|--|--|--|--|--| | Α | В | Υ | | | | | | | | | | | Н | X | L | | | | | | | | | | | X | Н | L | | | | | | | | | | | L | L | Н | | | | | | | | | | | | SUPPLY V <sub>CC</sub> = 3.3 V | | | | | | | | | | | | Α | В | Υ | | | | | | | | | | | | = 1.35 V<br>= 0.08 V | V <sub>OH</sub> (min) = 2.9 V<br>V <sub>OL</sub> (max) = 0.2 V | | | | | | | | | | - H = High Voltage Level, L = Low Voltage Level, X = Do not Care, Z = High Impedance - (2) H = Driving High, L = Driving Low, Z = High Impedance State Copyright © 2023 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 13 # 10 Application and Implementation 注 Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. ### 10.1 Application Information Disclaimer 注 Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. # 10.2 Power Supply Recommendations The power supply can be any voltage between the minimum and maximum supply voltage rating located in the *Recommended Operating Conditions*. Each $V_{CC}$ terminal should have a good bypass capacitor to prevent power disturbance. A 0.1- $\mu$ F capacitor is recommended for this device. It is acceptable to parallel multiple bypass caps to reject different frequencies of noise. The 0.1- $\mu$ F and 1- $\mu$ F capacitors are commonly used in parallel. The bypass capacitor should be installed as close to the power terminal as possible for best results, as shown in the following layout example. #### 10.3 Layout ### 10.3.1 Layout Guidelines When using multiple-input and multiple-channel logic devices inputs must not ever be left floating. In many cases, functions or parts of functions of digital logic devices are unused; for example, when only two inputs of a triple-input AND gate are used or only 3 of the 4 buffer gates are used. Such unused input pins must not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. All unused inputs of digital logic devices must be connected to a logic high or logic low voltage, as defined by the input voltage specifications, to prevent them from floating. The logic level that must be applied to any particular unused input depends on the function of the device. Generally, the inputs are tied to GND or V<sub>CC</sub>, whichever makes more sense for the logic function or is more convenient. つせ) を送信 Copyright © 2023 Texas Instruments Incorporated Product Folder Links: SN74LV1T02 # 11 Device and Documentation Support ### 11.1 ドキュメントの更新通知を受け取る方法 ドキュメントの更新についての通知を受け取るには、www.tij.co.jp のデバイス製品フォルダを開いてください。[通知] をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取ることができます。 変更の詳細については、改訂されたドキュメントに含まれている改訂履歴をご覧ください。 ### 11.2 サポート・リソース テキサス・インスツルメンツ E2E™ サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。 リンクされているコンテンツは、各寄稿者により「現状のまま」提供されるものです。これらはテキサス・インスツルメンツの仕様を構成するものではなく、必ずしもテキサス・インスツルメンツの見解を反映したものではありません。テキサス・インスツルメンツの使用条件を参照してください。 #### 11.3 Trademarks テキサス・インスツルメンツ E2E™ is a trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 ### 11.4 静電気放電に関する注意事項 この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。 ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。 ### 11.5 用語集 テキサス・インスツルメンツ用語集 この用語集には、用語や略語の一覧および定義が記載されています。 # 12 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Product Folder Links: SN74LV1T02 Copyright © 2023 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 15 www.ti.com 13-Nov-2023 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|----------------------|---------| | SN74LV1T02DBVR | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS & Green | NIPDAU SN | Level-1-260C-UNLIM | -40 to 125 | (NEB3, NEBJ, NEBS) | Samples | | SN74LV1T02DBVRG4 | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | NEB3 | Samples | | SN74LV1T02DCKR | ACTIVE | SC70 | DCK | 5 | 3000 | RoHS & Green | NIPDAU SN | Level-1-260C-UNLIM | -40 to 125 | (WB3, WBJ, WBS) | Samples | | SN74LV1T02DCKRG4 | ACTIVE | SC70 | DCK | 5 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | | WB3 | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet J\$709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and # **PACKAGE OPTION ADDENDUM** www.ti.com 13-Nov-2023 continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF SN74LV1T02: Automotive : SN74LV1T02-Q1 NOTE: Qualified Version Definitions: • Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects # **PACKAGE MATERIALS INFORMATION** www.ti.com 13-Jan-2024 # TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | SN74LV1T02DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.23 | 3.17 | 1.37 | 4.0 | 8.0 | Q3 | | SN74LV1T02DBVR | SOT-23 | DBV | 5 | 3000 | 178.0 | 9.0 | 3.3 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | SN74LV1T02DBVRG4 | SOT-23 | DBV | 5 | 3000 | 178.0 | 9.2 | 3.3 | 3.23 | 1.55 | 4.0 | 8.0 | Q3 | | SN74LV1T02DCKR | SC70 | DCK | 5 | 3000 | 178.0 | 9.2 | 2.4 | 2.4 | 1.22 | 4.0 | 8.0 | Q3 | | SN74LV1T02DCKR | SC70 | DCK | 5 | 3000 | 178.0 | 9.0 | 2.4 | 2.5 | 1.2 | 4.0 | 8.0 | Q3 | | SN74LV1T02DCKRG4 | SC70 | DCK | 5 | 3000 | 178.0 | 9.2 | 2.4 | 2.4 | 1.22 | 4.0 | 8.0 | Q3 | www.ti.com 13-Jan-2024 # \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |------------------|--------------|-----------------|------|------|-------------|------------|-------------| | SN74LV1T02DBVR | SOT-23 | DBV | 5 | 3000 | 202.0 | 201.0 | 28.0 | | SN74LV1T02DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 180.0 | 18.0 | | SN74LV1T02DBVRG4 | SOT-23 | DBV | 5 | 3000 | 180.0 | 180.0 | 18.0 | | SN74LV1T02DCKR | SC70 | DCK | 5 | 3000 | 180.0 | 180.0 | 18.0 | | SN74LV1T02DCKR | SC70 | DCK | 5 | 3000 | 180.0 | 180.0 | 18.0 | | SN74LV1T02DCKRG4 | SC70 | DCK | 5 | 3000 | 180.0 | 180.0 | 18.0 | #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. Reference JEDEC MO-178. - 4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25 mm per side. - 5. Support pin may differ or may not be present. NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. ### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. Reference JEDEC MO-203. - 4. Support pin may differ or may not be present.5. Lead width does not comply with JEDEC. NOTES: (continued) 6. Publication IPC-7351 may have alternate designs.7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. # 重要なお知らせと免責事項 TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあら ゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。 TIの製品は、TIの販売条件、または ti.com やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、TIはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated