CC2652PSIP JAJSOS2B - FEBRUARY 2021 - REVISED SEPTEMBER 2022 # CC2652PSIP SimpleLink™ パワー・アンプ内蔵、マルチプロトコル 2.4GHz ワイ ヤレス・システム・イン・パッケージ ## 1 特長 #### ワイヤレス・マイコン - 強力な 48MHz Arm® Cortex®-M4F プロセッサ - 352KB フラッシュ・プログラム・メモリ - プロトコルおよびライブラリ機能用の 256KB ROM - 8KB のキャッシュ SRAM - 高信頼性動作に適した 80KB の超低リーク SRAM (パリティ付き) - ダイナミック・マルチプロトコル・マネージャ (DMM)ドラ イバ - プログラマブルな無線機能には、2-(G)FSK、4-(G)FSK, MSK, OOK, Bluetooth® 5.2 Low Energy、IEEE 802.15.4 PHY、MAC のサポートが含 - OTA (Over-The-Air) アップグレードに対応 #### 超低消費電力センサ・コントローラ - 4KB の SRAM を備えた自律型 MCU - センサ・データのサンプリング、保存、処理 - 高速ウェークアップによる低消費電力動作 - ソフトウェア定義ペリフェラル、静電容量式タッチ、流量 計、LCD ## 低い消費電力 - MCU の消費電流: - 3.5mA (アクティブ・モード、CoreMark) - 74μA/MHz (CoreMark 実行中) - 1μA (スタンバイ・モード、RTC、80KB RAM) - 160nA (シャットダウン・モード、ウェイクアップ・オ ン・ピン) - 非常に低いセンサ・コントローラの消費電力: - 30.1µA (2MHz モード) - 808µA (24MHz モード) - 無線の消費電流: - 7.3mA (RX, 2.4GHz) - 7.9mA (TX, 0dBm) - 10.9mA (TX, +5dBm) - 33mA (TX, +10dBm) #### 無線プロトコルのサポート - Thread, Zigbee®, Matter - Bluetooth® 5.2 Low Energy - SimpleLink™ TI 15.4 スタック - 独自システム #### 高性能の無線 - Bluetooth®Low Energy 125kbps LE Coded PHY で -103dBm の感度 - 温度補償付きで最大 +10dBm の出力電力 #### 法規制の順守 - 世界各国の無線周波数で規制適合認証: - ETSI RED (欧州) / RER (英国) - ISED (カナダ) - FCC (米国) #### MCU のペリフェラル - デジタル・ペリフェラルは 30 の GPIO のいずれかにル ーティング可能 - 4 つの 32 ビットまたは 8 つの 16 ビット汎用タイマ - 12 ビット ADC、200k サンプル/秒、8 チャネル - 8 ビット DAC - 2 つのコンパレータ - プログラマブルな電流ソース - 2 つの UART、2 つの SSI、I<sup>2</sup>C、I<sup>2</sup>S - リアルタイム・クロック (RTC) - 温度およびバッテリ・モニタを内蔵 #### セキュリティを実現する機能 - AES 128 および 256 ビット暗号化アクセラレータ - ECC および RSA 公開鍵ハードウェア・アクセラレータ - SHA2 アクセラレータ (SHA-512 までのフル・スイート) - 真性乱数生成器 (TRNG) #### 開発ツールとソフトウェア - LP-CC2652PSIP 開発キット - SimpleLink™ CC13xx および CC26xx ソフトウェア開 発キット (SDK) - SmartRF™ Studio による容易な無線構成 - Sensor Controller Studio により低消費電力のセンシ ング・アプリケーションを構築 - SysConfig システム・コンフィギュレーション・ツール #### 動作範囲 - オンチップの降圧型 DC/DC コンバータ - 1.8V~3.8V のシングル電源電圧 - $T_i$ :-40~+105°C #### パッケージ - 7mm × 7mm MOT (30 ∅ GPIO) - RoHS 準拠のパッケージ ## 2 アプリケーション - 2400~2480MHz の ISM および SRD システム <sup>1</sup> - ビル・オートメーション - ビル・セキュリティ・システム モーション検出器、電子スマート・ロック、ドアおよび窓センサ、ガレージ・ドア・システム、ゲートウェイ - HVAC サーモスタット、ワイヤレス環境センサ、 HVAC システム・コントローラ、ゲートウェイ - 防火システム 煙および熱感知器、火災警報制御パネル (FACP) - エレベータとエスカレーターエレベータおよびエスカレータのためのエレベータ・メイン制御パネル - 産業用輸送 アセット・トラッキング - ファクトリ・オートメーションおよび制御 - 医療用 - 通信機器 - 有線ネットワーク 無線 LAN または Wi-Fi アクセス・ポイント、エッジ・ルータ、小規模企業向けルータ - パーソナル・エレクトロニクス - 携帯型電子機器 RF スマート遠隔制御 - ホーム・シアターおよびエンターテインメント スマート・スピーカ、スマート・ディスプレイ、セット・トップ・ボックス - ゲーム 電子玩具とロボット玩具 - ウェアラブル (非医療用) スマート・トラッカー、スマート衣料 ## 3 説明 この SimpleLink™ CC2652PSIP デバイスは、システム・イン・パッケージ (SIP) の認証済みモジュールで、マルチプロトコル 2.4GHz ワイヤレス・マイクロコントローラ (MCU) を搭載しています。本デバイスは Thread、Zigbee®、Bluetooth® 5.2 Low Energy、IEEE 802.15.4、IPv6 対応スマート・オブジェクト (6LoWPAN)、TI 15.4 スタック (2.4GHz) を含む独自システム、DMM (ダイナミック・マルチプロトコル・マネージャ)ドライバを使った同時マルチプロトコルをサポートしています。本デバイスは、ビル・セキュリティ・システム、HVAC、医療、有線ネットワーク、携帯型電子機器、ホーム・シアターおよびエンターテインメント、ネットワーク接続周辺機器市場の低消費電力の無線通信および高度なセンシングに最適化されています。このデバイスの主な特長としては、以下に示すものがあります。 - DC/DC 部品、バラン、水晶発振器を内蔵した、認証済み、2.4GHz の小型 7mm x 7mm システム・イン・パッケージ・モジュール - SimpleLink™ CC13xx および CC26xx ソフトウェア開発キット (SDK) で幅広いプロトコル・スタックを柔軟にサポート - ボタン型電池による動作で 33 mA の消費電流、+10dBm の出力 - 1µA の小さいスタンバイ電流 (全 RAM 保持) により、長いバッテリ稼働時間のワイヤレス・アプリケーション - 産業用温度に対応し、105℃で11µAの最小スタンバイ電流 - 高速ウェークアップ機能を備えたプログラマブルな自律型超低消費電力センサ・コントローラ CPU による高度なセンシング。たとえば、このセンサ・コントローラは、1μA のシステム電流で 1Hz の ADC サンプリングが可能です。 - 潜在的な放射線イベントによるデータ破損を防止する常時オン SRAM パリティを備え、低い SER (ソフト・エラー・レート) FIT (Failure-in-time、故障率) により、産業用市場向けに中断のない長い動作寿命を実現。 - 柔軟性の高い低消費電力 RF トランシーバ機能を備えた専用のソフトウェア制御無線コントローラ (Arm® Cortex®-M0) により、複数の物理層および RF 規格をサポート - Bluetooth ® Low Energy (125kbps の LE Coded PHY で -103dBm) に対応する優れた無線感度および堅牢 (選択度、ブロッキング) 性能 CC2652PSIP デバイスは、SimpleLink™ MCU プラットフォームの一部です。本プラットフォームは、シングル・コア SDK (ソフトウェア開発キット) と豊富なツール・セットを備えた使いやすい共通の開発環境を共有する Wi-Fi®、Bluetooth Low Energy、Thread、Zigbee、Sub-1GHz MCU、およびホスト MCU で構成されています。SimpleLink™ プラットフォームは一度で統合を実現でき、製品ラインアップのどのデバイスの組み合わせでも設計に追加できるので、設計要件変更の際もコードの 100% 再利用が可能です。詳細については、SimpleLink™ MCU プラットフォームを参照してください。 #### 製品情報 | 部品番号 <sup>(1)</sup> | パッケージ | 本体サイズ (公称) | |---------------------|----------|-----------------| | CC2652PSIPMOTR | QFM (73) | 7.00mm × 7.00mm | (1) 提供中の全デバイスに関する最新の製品、パッケージ、および注文情報については、セクション 13 のパッケージ・オプションに関する付録、または TI Web サイトを参照してください。 1 (サポートしているプロトコル規格、変調フォーマット、データ・レートの詳細については、RF コアを参照してください。) # **4 Functional Block Diagram** 図 4-1. CC2652PSIP Block Diagram ## #### CC2652PSIP 図 4-2. CC2652PSIP Hardware Overview # **Table of Contents** | 1 特長 | 1 | 9.7 Timers | 44 | |-------------------------------------------------|----|------------------------------------------------|----------------| | 2 アプリケーション | | 9.8 Serial Peripherals and I/O | 4 | | 3 説明 | | 9.9 Battery and Temperature Monitor | 4 | | 4 Functional Block Diagram | | 9.10 µDMA | 4 | | 5 Revision History | | 9.11 Debug | 4 | | 6 Device Comparison | | 9.12 Power Management | 4 | | 7 Terminal Configuration and Functions | | 9.13 Clock Systems | | | 7.1 Pin Diagram | | 9.14 Network Processor | 4 | | 7.2 Signal Descriptions – SIP Package | | 9.15 Device Certification and Qualification | | | 7.3 Connections for Unused Pins and Modules | | 9.16 Module Markings | | | 8 Specifications | | 9.17 End Product Labeling | 50 | | 8.1 Absolute Maximum Ratings | | 9.18 Manual Information to the End User | | | 8.2 ESD Ratings | | 10 Application, Implementation, and Layout | 5 <sup>-</sup> | | 8.3 Recommended Operating Conditions | | 10.1 Application Information | | | 8.4 Power Supply and Modules | | 10.2 Device Connection and Layout Fundamentals | | | 8.5 Power Consumption - Power Modes | | 10.3 PCB Layout Guidelines | | | 8.6 Power Consumption - Radio Modes | | 10.4 Reference Designs | 56 | | 8.7 Nonvolatile (Flash) Memory Characteristics | | 11 Environmental Requirements and SMT | | | 8.8 Thermal Resistance Characteristics | | Specifications | | | 8.9 RF Frequency Bands | 13 | 11.1 PCB Bending | | | 8.10 Bluetooth Low Energy - Receive (RX) | | 11.2 Handling Environment | 5 | | 8.11 Bluetooth Low Energy - Transmit (TX) | | 11.3 Storage Condition | | | 8.12 Zigbee and Thread - IEEE 802.15.4-2006 2.4 | | 11.4 PCB Assembly Guide | | | GHz (OQPSK DSSS1:8, 250 kbps) - RX | 18 | 11.5 Baking Conditions | | | 8.13 Zigbee and Thread - IEEE 802.15.4-2006 2.4 | | 11.6 Soldering and Reflow Condition | | | GHz (OQPSK DSSS1:8, 250 kbps) - TX | 19 | 12 Device and Documentation Support | | | 8.14 Timing and Switching Characteristics | | 12.1 Device Nomenclature | | | 8.15 Peripheral Characteristics | | 12.2 Tools and Software | | | 8.16 Typical Characteristics | | 12.3 Documentation Support | | | 9 Detailed Description | | 12.4 サポート・リソース | | | 9.1 Overview | | 12.5 Trademarks | 63 | | 9.2 System CPU | | 12.6 Electrostatic Discharge Caution | | | 9.3 Radio (RF Core) | | 12.7 Glossary | 64 | | 9.4 Memory | | 13 Mechanical, Packaging, and Orderable | | | 9.5 Sensor Controller | | Information | | | 9.6 Cryptography | 43 | 13.1 Packaging Information | 6 | # **5 Revision History** 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 | С | hanges from Revision A (May 2022) to Revision B (September 2022) | Page | |---|-------------------------------------------------------------------------------|-----------------| | • | 開発キットを LP-CC2652PSIP に更新 | | | • | Added RER (UK) to module comparison table | 6 | | • | Corrected channel 16 to channel 26 in footnotes; セクション 8.13 | 10 | | • | Updated power limits based on allowable antenna gain in footnotes; セクション 8.13 | 10 | | • | List of certifications updated to include RER (UK) | 48 | | • | Updated device nomenclature figure to remove X | <mark>60</mark> | | | Corrected development kit to be CC2652PSIP | | # **6 Device Comparison** | | | | | RA | DIO SL | <b>JPPOF</b> | RT | | | | | | | PA | ACKA | GE SI | ZE | |------------|-----------------|---------------|----------------|---------|----------|---------------|--------|--------|---------------|------------|---------------|---------------------|-------|--------------------|--------------------|--------------------|--------------------| | Device | Sub-1 GHz Prop. | 2.4 GHz Prop. | Wireless M-Bus | Wi-SUN® | Sidewalk | Bluetooth® LE | ZigBee | Thread | Multiprotocol | +20 dBm PA | FLASH<br>(KB) | RAM +<br>Cache (KB) | GPIO | 4 x 4 mm VQFN (32) | 5 x 5 mm VQFN (32) | 5 x 5 mm VQFN (40) | 7 x 7 mm VQFN (48) | | CC1310 | Х | | Х | | | | | | | | 32-128 | 16-20 + 8 | 10-30 | Х | Х | | Х | | CC1311R3 | Х | | Х | | | | | | | | 352 | 32 + 8 | 22-30 | | | Х | Х | | CC1311P3 | Х | | Х | | | | | | | Х | 352 | 32 + 8 | 26 | | | | Х | | CC1312R | Х | | Х | Х | | | | | | | 352 | 80 + 8 | 30 | | | | Х | | CC1312R7 | Х | | Х | Х | Х | | | | Х | | 704 | 144 + 8 | 30 | | | | Х | | CC1352R | Х | Х | Х | Х | | Х | Х | Х | Х | | 352 | 80 + 8 | 28 | | | | Х | | CC1352P | Х | Х | Х | Х | | Х | Х | Х | Х | Х | 352 | 80 + 8 | 26 | | | | Х | | CC1352P7 | Х | Х | Х | Х | Х | Х | Х | Χ | Х | Х | 704 | 144 + 8 | 26 | | | | Х | | CC2640R2F | | | | | | Х | | | | | 128 | 20 + 8 | 10-31 | Х | Х | | Х | | CC2642R | | | | | | Х | | | | | 352 | 80 + 8 | 31 | | | | Х | | CC2642R-Q1 | | | | | | Х | | | | | 352 | 80 + 8 | 31 | | | | Х | | CC2651R3 | | Х | | | | Х | Х | | | | 352 | 32 + 8 | 23-31 | | | Х | Х | | CC2651P3 | | Х | | | | Х | Х | | | Х | 352 | 32 + 8 | 22-26 | | | Х | Х | | CC2652R | | Х | | | | Х | Х | Х | Х | | 352 | 80 + 8 | 31 | | | | Х | | CC2652RB | | Х | | | | Х | Х | Х | Х | | 352 | 80 + 8 | 31 | | | | Х | | CC2652R7 | | Х | | | | Х | Х | Х | Х | | 704 | 144 + 8 | 31 | | | | Х | | CC2652P | | Х | | | | Х | Х | Х | Х | Х | 352 | 80 + 8 | 26 | | | | Х | | CC2652P7 | | Х | | | | Х | Х | Х | Х | Х | 704 | 144 + 8 | 26 | | | | Х | | | ANT | ENNA | RADIO | DIO SUPPORT | | CERTIFICATIONS | | | | | | | PACKAGE SIZE | | | |------------------|----------|------------|---------------|-------------|------------|----------------|----|----------|-------|----------------|---------------------|------|----------------|----------------|----------------------| | Module | External | Integrated | Bluetooth® LE | ZigBee | +10 dBm PA | FCC/IC | CE | RER (UK) | Japan | FLAS<br>H (KB) | RAM +<br>Cache (KB) | GPIO | 7 x 7 QFM (73) | 7 x 7 QFM (59) | 16.9 x 11.0 QFM (29) | | CC2650MODA | | Х | Х | Х | | Х | Х | | Х | 128 | 20+8 | 15 | | | Х | | CC2651R3SIP<br>A | Х | Х | Х | Х | | Х | Х | Х | | 352 | 32 + 8 | 32 | | Х | | | CC2652RSIP | Х | | Х | Х | | Х | Х | Х | | 352 | 80 + 8 | 32 | Х | | | | CC2652PSIP | Х | | Х | Х | Х | Х | Х | Х | | 352 | 80 + 8 | 30 | Х | | | # 7 Terminal Configuration and Functions ## 7.1 Pin Diagram 図 7-1. MOT (7-mm×7-mm) Pinout, 0.5-mm Pitch (Top View) The following I/O pins marked in **☑** 7-1 in **bold** have high-drive capabilities: - Pin 23, DIO 5 - Pin 24, DIO 6 - Pin 25, DIO 7 - · Pin 34, JTAG TMSC - Pin 36, DIO\_16 - Pin 37, DIO\_17 The following I/O pins marked in **■ 7-1** in *italics* have analog capabilities: - Pin 1, DIO\_26 - Pin 2, DIO\_27 - Pin 3, DIO 28 - Pin 7, DIO 29 - Pin 8, DIO\_30 - Pin 44, DIO\_23 - Pin 45, DIO\_24 - Pin 48, DIO 25 # 7.2 Signal Descriptions – SIP Package 表 7-1. Signal Descriptions - SIP Package | PIN | | 32. | - 1. Olgilai Descrip | otions – SIP Package | |-----------------------|-------|-----|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | I/O | TYPE | DESCRIPTION | | DIO_1 | 21 | I/O | Digital | GPIO | | DIO_1 | | | | | | | 28 | 1/0 | Digital | GPIO CRIO | | DIO_11 | 29 | 1/0 | Digital | GPIO CRICA | | DIO_12 | 30 | 1/0 | Digital | GPIO CONTRACTOR OF THE CONTRAC | | DIO_13 | 31 | 1/0 | Digital | GPIO CONTRACTOR OF THE CONTRAC | | DIO_14 | 32 | I/O | Digital | GPIO | | DIO_15 | 33 | I/O | Digital | GPIO | | DIO_16 | 36 | I/O | Digital | GPIO, JTAG_TDO, high-drive capability | | DIO_17 | 37 | I/O | Digital | GPIO, JTAG_TDI, high-drive capability | | DIO_18 | 39 | I/O | Digital | GPIO | | DIO_19 | 40 | I/O | Digital | GPIO | | DIO_2 | 20 | I/O | Digital | GPIO | | DIO_20 | 41 | I/O | Digital | GPIO | | DIO_21 | 42 | I/O | Digital | GPIO | | DIO_22 | 43 | I/O | Digital | GPIO | | DIO_23 | 44 | I/O | Digital or Analog | GPIO, analog capability | | DIO_24 | 45 | I/O | Digital or Analog | GPIO, analog capability | | DIO_25 | 48 | I/O | Digital or Analog | GPIO, analog capability | | DIO_26 | 1 | I/O | Digital or Analog | GPIO, analog capability | | DIO_27 | 2 | I/O | Digital or Analog | GPIO, analog capability | | DIO_28 | 3 | I/O | Digital or Analog | GPIO, analog capability | | DIO_29 | 7 | I/O | Digital or Analog | GPIO, analog capability | | DIO_30 | 8 | I/O | Digital or Analog | GPIO, analog capability | | DIO_31 <sup>(1)</sup> | 38 | I/O | Digital | Supports only peripheral functionality. Does not support general purpose I/O functionality. | | DIO_4 | 22 | I/O | Digital | GPIO | | DIO_5 | 23 | I/O | Digital | GPIO, high-drive capability | | DIO_6 | 24 | I/O | Digital | GPIO, high-drive capability | | DIO_7 | 25 | I/O | Digital | GPIO, high-drive capability | | DIO_8 | 26 | I/O | Digital | GPIO | | DIO_9 | 27 | I/O | Digital | GPIO | | GND | 5 | _ | _ | GND | | GND | 9 | _ | _ | GND | | GND | 10 | _ | _ | GND | | GND | 11 | _ | _ | GND | | GND | 12 | _ | _ | GND | | GND | 13 | _ | _ | GND | | GND | 16 | _ | _ | GND | | GND | 17 | _ | _ | GND | | GND | 19 | _ | _ | GND | | GND | 49-73 | _ | _ | GND | | NC | 6 | _ | _ | No Connect | | NC | 14 | _ | _ | No Connect | 表 7-1. Signal Descriptions - SIP Package (continued) | PIN | | I/O | TYPE | DESCRIPTION | | | | |-----------|-----|-----|---------|--------------------------------------------------------|--|--|--| | NAME | NO. | 1/0 | IIFE | DESCRIPTION | | | | | NC | 15 | _ | _ | No Connect | | | | | nRESET | 4 | I | Digital | Reset, active low. Internal pullup resistor to VDDS_PU | | | | | RF | 18 | _ | RF | 50 ohm RF port | | | | | JTAG_TCKC | 35 | I | Digital | JTAG_TCKC | | | | | JTAG_TMSC | 34 | I/O | Digital | JTAG_TMSC, high-drive capability | | | | | VDDS | 46 | _ | Power | 1.8-V to 3.8-V main SIP supply | | | | | VDDS_PU | 47 | _ | Power | Power to reset internal pullup resistor | | | | <sup>(1)</sup> PORT\_ID = 0x00 is not supported. See the SimpleLink™ CC13x2, CC26x2 Wireless MCU Technical Reference Manual for further details. ## 7.3 Connections for Unused Pins and Modules 表 7-2. Connections for Unused Pins - SIP Package | FUNCTION | SIGNAL NAME | PIN NUMBER | ACCEPTABLE PRACTICE(1) | PREFERRED<br>PRACTICE <sup>(1)</sup> | | | | |-------------|-------------|------------------------------------|------------------------|--------------------------------------|--|--|--| | GPIO | DIO_n | 1-3<br>7-8<br>20-33<br>36-45<br>48 | NC or GND | NC | | | | | No Connects | NC | 6, 14-15 | NC | NC | | | | (1) NC = No connect ## 8 Specifications ## 8.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) (2) | | | | MIN | MAX | UNIT | | |------------------|----------------------------|----------------------------------------------|------|---------------------|------|--| | VDDS(3) | Supply voltage | | -0.3 | 4.1 | V | | | | Voltage on any digital pir | (4) (5) | -0.3 | VDDS + 0.3, max 4.1 | V | | | | | Voltage scaling enabled | -0.3 | VDDS | | | | V <sub>in</sub> | Voltage on ADC input | Voltage scaling disabled, internal reference | -0.3 | 1.49 | V | | | | | Voltage scaling disabled, VDDS as reference | -0.3 | VDDS / 2.9 | | | | | Input level, RF pin | | | 5 | dBm | | | T <sub>stg</sub> | Storage temperature | | -40 | 150 | °C | | - (1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - (2) All voltage values are with respect to ground, unless otherwise noted. - (3) VDDS\_DCDC, VDDS2 and VDDS3 must be at the same potential as VDDS. - (4) Including analog capable DIOs. - (5) Injection current is not supported on any GPIO pin ## 8.2 ESD Ratings | | | | | | VALUE | UNIT | |------|------------------------------------------|------------------------------------------------------------------|------------------------------------------------------------|----------|-------|------| | \/ | V <sub>ESD</sub> Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS001 <sup>(1)</sup> | All pins | ±1000 | V | | | VESE | D | | Charged device model (CDM), per JESD22-C101 <sup>(2)</sup> | All pins | ±500 | V | - (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ## 8.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | MIN | MAX | UNIT | |-----------------------------------------------|-----|-----|-------| | Operating junction temperature <sup>(1)</sup> | -40 | 105 | °C | | Operating supply voltage (VDDS) | 1.8 | 3.8 | V | | Rising supply voltage slew rate | 0 | 100 | mV/μs | | Falling supply voltage slew rate | 0 | 20 | mV/μs | (1) For thermal resistance characteristics refer to Section 8.8. ## 8.4 Power Supply and Modules over operating free-air temperature range (unless otherwise noted) | over operating the air temperature raings (airiese t | | | | | | |--------------------------------------------------------|-------------------|-----|------|-----|------| | PARAMETER | | MIN | TYP | MAX | UNIT | | VDDS Power-on-Reset (POR) threshold | | 1.1 | | 1.5 | V | | VDDS Brown-out Detector (BOD) | Rising threshold | | 1.77 | | V | | VDDS Brown-out Detector (BOD), before initial boot (1) | Rising threshold | | 1.70 | | V | | VDDS Brown-out Detector (BOD) | Falling threshold | | 1.75 | | V | (1) Brown-out Detector is trimmed at initial boot, value is kept until device is reset by a POR reset or the nRESET pin Submit Document Feedback # 8.5 Power Consumption - Power Modes When measured on the CC2652xSIP-EM reference design with $T_c$ = 25 °C, $V_{DDS}$ = 3.0 V with DC/DC enabled unless otherwise noted. | | PARAMETER | TEST CONDITIONS | TYP | UNIT | |-------------------|-----------------------------|----------------------------------------------------------------------------------|----------|------| | Core Curre | nt Consumption | | | | | | Reset and Shutdown | Reset. nRESET pin asserted or VDDS below power-on-reset threshold <sup>(1)</sup> | 30 | μA | | | Reset and Shutdown | Shutdown. No clocks running, no retention | 160 | nA | | | Standby | RTC running, CPU, 80KB RAM and (partial) register retention. RCOSC_LF | 0.99 | μA | | I <sub>core</sub> | without cache retention | RTC running, CPU, 80KB RAM and (partial) register retention XOSC_LF | 1.15 | μA | | | Standby | RTC running, CPU, 80KB RAM and (partial) register retention. RCOSC_LF | 3.36 | μA | | | with cache retention | RTC running, CPU, 80KB RAM and (partial) register retention. XOSC_LF | 3.47 | μA | | | Idle | Supply Systems and RAM powered RCOSC_HF | 708 | μΑ | | Active | | MCU running CoreMark at 48 MHz<br>RCOSC_HF | 3.5 | mA | | Peripheral | Current Consumption | | <u>"</u> | | | | Peripheral power domain | Delta current with domain enabled | 102 | | | | Serial power domain | Delta current with domain enabled | 7.56 | | | | RF Core | Delta current with power domain enabled, clock enabled, RF core idle | 221 | | | | μDMA | Delta current with clock enabled, module is idle | 67.1 | | | | Timers | Delta current with clock enabled, module is idle <sup>(4)</sup> | 85.1 | | | I <sub>peri</sub> | I2C | Delta current with clock enabled, module is idle | 10.6 | μΑ | | | I2S | Delta current with clock enabled, module is idle | 27.6 | | | | SSI | Delta current with clock enabled, module is idle | 90.2 | | | | UART | Delta current with clock enabled, module is idle <sup>(2)</sup> | 175.9 | | | | CRYPTO (AES) | Delta current with clock enabled, module is idle <sup>(3)</sup> | 26.9 | | | | PKA | Delta current with clock enabled, module is idle | 88.9 | | | | TRNG | Delta current with clock enabled, module is idle | 37.4 | | | Sensor Co | ntroller Engine Consumption | | | | | | Active mode | 24 MHz, infinite loop | 808 | ^ | | ISCE | Low-power mode | 2 MHz, infinite loop | 30.1 | μA | - (1) CC2652xSIP integrates a 100 k $\Omega$ pull-up resistor on nRESET - (2) - Only one UART running Only one SSI running Only one GPTimer running ## 8.6 Power Consumption - Radio Modes When measured on the CC2652xSIP-EM reference design with $T_c$ = 25 °C, $V_{DDS}$ = 3.0 V with DC/DC enabled unless otherwise noted. High-power PA connected to V<sub>DDS</sub> unless otherwise noted. | PARAMETER | TEST CONDITIONS | TYP | UNIT | |------------------------------------------------------------------|--------------------------------------------------------|------|------| | Radio receive current | 2440 MHz | 7.3 | mA | | Radio transmit current | 0 dBm output power setting<br>2440 MHz | 7.9 | mA | | 2.4 GHz PA (Bluetooth Low Energy) | +5 dBm output power setting<br>2440 MHz | 10.9 | mA | | Radio transmit current<br>High-power PA, 10 dBm<br>configuration | +10 dBm output power setting<br>2440 MHz VDDR = 1.67 V | 33.0 | mA | ## 8.7 Nonvolatile (Flash) Memory Characteristics Over operating free-air temperature range and $V_{DDS} = 3.0 \text{ V}$ (unless otherwise noted) | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------------------------------------------------------------|------------------------------------------|------|------|------|---------------------| | Flash sector size | | | 8 | | KB | | Supported flash erase cycles before failure, full bank <sup>(1) (5)</sup> | | 30 | | | k Cycles | | Supported flash erase cycles before failure, single sector <sup>(2)</sup> | | 60 | | | k Cycles | | Maximum number of write operations per row before sector erase <sup>(3)</sup> | | | | 83 | Write<br>Operations | | Flash retention | 105 °C | 11.4 | | | Years | | Flash sector erase current | Average delta current | | 9.7 | | mA | | Flash sector erase time <sup>(4)</sup> | Zero cycles | | 10 | | ms | | Flash sector erase time ** | 30k cycles | | | 4000 | ms | | Flash write current | Average delta current, 4 bytes at a time | | 5.3 | | mA | | Flash write time <sup>(4)</sup> | 4 bytes at a time | | 21.6 | | μs | - (1) A full bank erase is counted as a single erase cycle on each sector - (2) Up to 4 customer-designated sectors can be individually erased an additional 30k times beyond the baseline bank limitation of 30k cycles - (3) Each wordline is 2048 bits (or 256 bytes) wide. This limitation corresponds to sequential memory writes of 4 (3.1) bytes minimum per write over a whole wordline. If additional writes to the same wordline are required, a sector erase is required once the maximum number of write operations per row is reached. - (4) This number is dependent on Flash aging and increases over time and erase cycles - (5) Aborting flash during erase or program modes is not a safe operation. #### 8.8 Thermal Resistance Characteristics | | | PACKAGE | | |-----------------------|----------------------------------------------|--------------|---------------------| | THERMAL METRIC(1) | | MOT<br>(SIP) | UNIT | | | | 73 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 48.7 | °C/W <sup>(2)</sup> | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 12.4 | °C/W <sup>(2)</sup> | | R <sub>θJB</sub> | Junction-to-board thermal resistance | 32.2 | °C/W <sup>(2)</sup> | | ΨЈТ | Junction-to-top characterization parameter | 0.40 | °C/W <sup>(2)</sup> | | ΨЈВ | Junction-to-board characterization parameter | 32.0 | °C/W <sup>(2)</sup> | - (1) For more information about traditional and new thermal metrics, see Semiconductor and IC Package Thermal Metrics. - (2) °C/W = degrees Celsius per watt. Submit Document Feedback # 8.9 RF Frequency Bands Over operating free-air temperature range (unless otherwise noted). | PARAMETER | MIN | TYP MA | X UNIT | |-----------------|------|--------|--------| | Frequency bands | 2360 | 250 | 0 MHz | Copyright © 2022 Texas Instruments Incorporated Submit Document Feedback ## 8.10 Bluetooth Low Energy - Receive (RX) Measured on the CC2652xSIP-EM reference design with $T_c$ = 25 °C, $V_{DDS}$ = 3.0 V, $f_{RF}$ = 2440 MHz with DC/DC enabled and high power PA connected to $V_{DDS}$ unless otherwise noted. All measurements are performed at the antenna input with a combined RX and TX path, except for high power PA which is measured at a dedicated antenna connection. All measurements are performed conducted. | PARAMETER | TEST CONDITIONS | MIN TYP | MAX | UNIT | |----------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|-----|------| | 125 kbps (LE Coded) | | | | | | Receiver sensitivity | Differential mode. BER = 10 <sup>-3</sup> | -103 | | dBm | | Receiver saturation | Differential mode. BER = 10 <sup>-3</sup> | >5 | | dBm | | Frequency error tolerance | Difference between the incoming carrier frequency and the internally generated carrier frequency | > (-300 / 300) | | kHz | | Data rate error tolerance | Difference between incoming data rate and the internally generated data rate (37-byte packets) | > (-320 / 240) | | ppm | | Data rate error tolerance | Difference between incoming data rate and the internally generated data rate (255-byte packets) | > (-100 / 100) | | ppm | | Co-channel rejection <sup>(1)</sup> | Wanted signal at –79 dBm, modulated interferer in channel, BER = 10 <sup>-3</sup> | -1.5 | | dB | | Selectivity, ±1 MHz <sup>(1)</sup> | Wanted signal at –79 dBm, modulated interferer at ±1 MHz, BER = 10 <sup>-3</sup> | 8 / 4.5 <sup>(2)</sup> | | dB | | Selectivity, ±2 MHz <sup>(1)</sup> | Wanted signal at –79 dBm, modulated interferer at ±2 MHz, BER = 10 <sup>-3</sup> | 44 / 37 <sup>(2)</sup> | | dB | | Selectivity, ±3 MHz <sup>(1)</sup> | Wanted signal at –79 dBm, modulated interferer at ±3 MHz, BER = 10 <sup>-3</sup> | 46 / 44 <sup>(2)</sup> | | dB | | Selectivity, ±4 MHz <sup>(1)</sup> | Wanted signal at –79 dBm, modulated interferer at ±4 MHz, BER = 10 <sup>-3</sup> | 44 / 46 <sup>(2)</sup> | | dB | | Selectivity, ±6 MHz <sup>(1)</sup> | Wanted signal at –79 dBm, modulated interferer at ±6 MHz, BER = 10 <sup>-3</sup> | 48 / 44 <sup>(2)</sup> | | dB | | Selectivity, ±7 MHz | Wanted signal at $-79$ dBm, modulated interferer at $\geq \pm 7$ MHz, BER = $10^{-3}$ | 51 / 45 <sup>(2)</sup> | | dB | | Selectivity, Image frequency <sup>(1)</sup> | Wanted signal at –79 dBm, modulated interferer at image frequency, BER = $10^{-3}$ | 37 | | dB | | Selectivity, Image frequency ±1 MHz <sup>(1)</sup> | Note that Image frequency + 1 MHz is the Co- channel – 1 MHz. Wanted signal at –79 dBm, modulated interferer at ±1 MHz from image frequency, BER = 10 <sup>-3</sup> | 4.5 / 44 <sup>(2)</sup> | | dB | | 500 kbps (LE Coded) | | | | | | Receiver sensitivity | Differential mode. BER = 10 <sup>-3</sup> | -98 | | dBm | | Receiver saturation | Differential mode. BER = 10 <sup>-3</sup> | > 5 | | dBm | | Frequency error tolerance | Difference between the incoming carrier frequency and the internally generated carrier frequency | > (-300 / 300) | | kHz | | Data rate error tolerance | Difference between incoming data rate and the internally generated data rate (37-byte packets) | > (-350 / 350) | | ppm | | Data rate error tolerance | Difference between incoming data rate and the internally generated data rate (255-byte packets) | > (–150 / 175) | | ppm | | Co-channel rejection <sup>(1)</sup> | Wanted signal at –72 dBm, modulated interferer in channel, BER = 10 <sup>-3</sup> | -3.5 | | dB | | Selectivity, ±1 MHz <sup>(1)</sup> | Wanted signal at –72 dBm, modulated interferer at ±1 MHz, BER = 10 <sup>-3</sup> | 8 / 4 <sup>(2)</sup> | | dB | | Selectivity, ±2 MHz <sup>(1)</sup> | Wanted signal at –72 dBm, modulated interferer at ±2 MHz, BER = 10 <sup>-3</sup> | 43 / 35 <sup>(2)</sup> | | dB | | Selectivity, ±3 MHz <sup>(1)</sup> | Wanted signal at –72 dBm, modulated interferer at ±3 MHz, BER = 10 <sup>-3</sup> | 46 / 46 <sup>(2)</sup> | | dB | | Selectivity, ±4 MHz <sup>(1)</sup> | Wanted signal at –72 dBm, modulated interferer at ±4 MHz, BER = 10 <sup>-3</sup> | 45 / 47 <sup>(2)</sup> | | dB | | Selectivity, ±6 MHz <sup>(1)</sup> | Wanted signal at –72 dBm, modulated interferer at ≥ ±6 MHz, BER = 10 <sup>-3</sup> | 46 / 45 <sup>(2)</sup> | | dB | | Selectivity, ±7 MHz | Wanted signal at $-72$ dBm, modulated interferer at $\geq \pm 7$ MHz, BER = $10^{-3}$ | 49 / 45 <sup>(2)</sup> | | dB | | Selectivity, Image frequency <sup>(1)</sup> | Wanted signal at –72 dBm, modulated interferer at image frequency, BER = 10 <sup>-3</sup> | 35 | | dB | Submit Document Feedback Copyright © 2022 Texas Instruments Incorporated Measured on the CC2652xSIP-EM reference design with $T_c$ = 25 °C, $V_{DDS}$ = 3.0 V, $f_{RF}$ = 2440 MHz with DC/DC enabled and high power PA connected to $V_{DDS}$ unless otherwise noted. All measurements are performed at the antenna input with a combined RX and TX path, except for high power PA which is measured at a dedicated antenna connection. All measurements are performed conducted. | PARAMETER | TEST CONDITIONS | MIN TYP | MAX | UNIT | |-------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|-----|------| | Selectivity, Image frequency ±1 MHz <sup>(1)</sup> | Note that Image frequency + 1 MHz is the Co- channel – 1 MHz. Wanted signal at –72 dBm, modulated interferer at ±1 MHz from image frequency, BER = 10 <sup>-3</sup> | 4 / 46 <sup>(2)</sup> | | dB | | 1 Mbps (LE 1M) | | | | | | Receiver sensitivity | Differential mode. BER = 10 <sup>-3</sup> | -96 | | dBm | | Receiver saturation | Differential mode. BER = 10 <sup>-3</sup> | > 5 | | dBm | | Frequency error tolerance | Difference between the incoming carrier frequency and the internally generated carrier frequency | > (-350 / 350) | | kHz | | Data rate error tolerance | Difference between incoming data rate and the internally generated data rate (37-byte packets) | > (-650 / 750) | | ppm | | Co-channel rejection <sup>(1)</sup> | Wanted signal at $-67$ dBm, modulated interferer in channel, BER = $10^{-3}$ | -6 | | dB | | Selectivity, ±1 MHz <sup>(1)</sup> | Wanted signal at $-67$ dBm, modulated interferer at $\pm 1$ MHz, BER = $10^{-3}$ | 7 / 4 <sup>(2)</sup> | | dB | | Selectivity, ±2 MHz <sup>(1)</sup> | Wanted signal at –67 dBm, modulated interferer at ±2 MHz,BER = 10 <sup>-3</sup> | 39 / 33 <sup>(2)</sup> | | dB | | Selectivity, ±3 MHz <sup>(1)</sup> | Wanted signal at $-67$ dBm, modulated interferer at $\pm 3$ MHz, BER = $10^{-3}$ | 36 / 40 <sup>(2)</sup> | | dB | | Selectivity, ±4 MHz <sup>(1)</sup> | Wanted signal at $-67$ dBm, modulated interferer at $\pm4$ MHz, BER = $10^{-3}$ | 36 / 45 <sup>(2)</sup> | | dB | | Selectivity, ±5 MHz or more <sup>(1)</sup> | Wanted signal at –67 dBm, modulated interferer at ≥ ±5 MHz, BER = 10 <sup>-3</sup> | 40 | | dB | | Selectivity, image frequency <sup>(1)</sup> | Wanted signal at $-67$ dBm, modulated interferer at image frequency, BER = $10^{-3}$ | 33 | | dB | | Selectivity, image frequency<br>±1 MHz <sup>(1)</sup> | Note that Image frequency + 1 MHz is the Co- channel – 1 MHz. Wanted signal at –67 dBm, modulated interferer at ±1 MHz from image frequency, BER = 10 <sup>-3</sup> | 4 / 41 <sup>(2)</sup> | | dB | | Out-of-band blocking <sup>(3)</sup> | 30 MHz to 2000 MHz | -10 | | dBm | | Out-of-band blocking | 2003 MHz to 2399 MHz | -18 | | dBm | | Out-of-band blocking | 2484 MHz to 2997 MHz | -12 | | dBm | | Out-of-band blocking | 3000 MHz to 12.75 GHz | -2 | | dBm | | Intermodulation | Wanted signal at 2402 MHz, –64 dBm. Two interferers at 2405 and 2408 MHz respectively, at the given power level | -42 | | dBm | | Spurious emissions,<br>30 to 1000 MHz <sup>(4)</sup> | Measurement in a 50- $\Omega$ single-ended load. | < -59 | | dBm | | Spurious emissions,<br>1 to 12.75 GHz <sup>(4)</sup> | Measurement in a 50- $\Omega$ single-ended load. | <-47 | | dBm | | RSSI dynamic range | | 70 | | dB | | RSSI accuracy | | ±4 | | dB | | 2 Mbps (LE 2M) | | | | | | Receiver sensitivity | Differential mode. Measured at SMA connector, BER = $10^{-3}$ | -90 | | dBm | | Receiver saturation | Differential mode. Measured at SMA connector, BER = $10^{-3}$ | > 5 | | dBm | | Frequency error tolerance | Difference between the incoming carrier frequency and the internally generated carrier frequency | > (-500 / 500) | | kHz | | Data rate error tolerance | Difference between incoming data rate and the internally generated data rate (37-byte packets) | > (-700 / 750) | | ppm | | Co-channel rejection <sup>(1)</sup> | Wanted signal at –67 dBm, modulated interferer in channel,BER = 10 <sup>-3</sup> | -7 | | dB | | Selectivity, ±2 MHz <sup>(1)</sup> | Wanted signal at –67 dBm, modulated interferer at ±2 MHz, Image frequency is at –2 MHz, BER = 10 <sup>-3</sup> | 8 / 4 <sup>(2)</sup> | | dB | | Selectivity, ±4 MHz <sup>(1)</sup> | Wanted signal at $-67$ dBm, modulated interferer at $\pm4$ MHz, BER = $10^{-3}$ | 36 / 34 <sup>(2)</sup> | | dB | Measured on the CC2652xSIP-EM reference design with $T_c$ = 25 °C, $V_{DDS}$ = 3.0 V, $f_{RF}$ = 2440 MHz with DC/DC enabled and high power PA connected to $\dot{V}_{DDS}$ unless otherwise noted. All measurements are performed at the antenna input with a combined RX and TX path, except for high power PA which is measured at a dedicated antenna connection. All measurements are performed conducted. | PARAMETER | TEST CONDITIONS | MIN TYP | MAX | UNIT | |-------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|-----|------| | Selectivity, ±6 MHz <sup>(1)</sup> | Wanted signal at –67 dBm, modulated interferer at ±6 MHz, BER = $10^{-3}$ | 37 / 36 <sup>(2)</sup> | | dB | | Selectivity, image frequency <sup>(1)</sup> | Wanted signal at –67 dBm, modulated interferer at image frequency, BER = $10^{-3}$ | 4 | | dB | | Selectivity, image frequency<br>±2 MHz <sup>(1)</sup> | Note that Image frequency + 2 MHz is the Co-channel. Wanted signal at –67 dBm, modulated interferer at ±2 MHz from image frequency, BER = 10 <sup>-3</sup> | -7 / 36 <sup>(2)</sup> | | dB | | Out-of-band blocking <sup>(3)</sup> | 30 MHz to 2000 MHz | -16 | | dBm | | Out-of-band blocking | 2003 MHz to 2399 MHz | -21 | | dBm | | Out-of-band blocking | 2484 MHz to 2997 MHz | -15 | | dBm | | Out-of-band blocking | 3000 MHz to 12.75 GHz | -12 | | dBm | | Intermodulation | Wanted signal at 2402 MHz, –64 dBm. Two interferers at 2408 and 2414 MHz respectively, at the given power level | -38 | | dBm | - Numbers given as I/C dB - X / Y, where X is +N MHz and Y is -N MHz (2) - (3) - Excluding one exception at F<sub>wanted</sub> / 2, per Bluetooth Specification Suitable for systems targeting compliance with worldwide radio-frequency regulations ETSI EN 300 328 and EN 300 440 Class 2 (Europe), FCC CFR47 Part 15 (US), and ARIB STD-T66 (Japan) Submit Document Feedback Copyright © 2022 Texas Instruments Incorporated ## 8.11 Bluetooth Low Energy - Transmit (TX) Measured on the CC2652xSIP-EM reference design with $T_c$ = 25 °C, $V_{DDS}$ = 3.0 V, $f_{RF}$ = 2440 MHz with DC/DC enabled and high power PA connected to $V_{DDS}$ unless otherwise noted. All measurements are performed at the antenna input with a combined RX and TX path, except for high power PA which is measured at a dedicated antenna connection. All measurements are performed conducted. | PARAMETER | | TEST CONDITIONS | MIN TYP | MAX | UNIT | |--------------------------------------------------------------------------------|----------------------------------------|-----------------------------------------------------------------------------|---------|-----|------| | General Parameters | | | | | | | Max output power,<br>high power PA, 10<br>dBm configuration <sup>(1)</sup> (2) | Differential mode, delivered to a sing | le-ended 50 Ω load through a balun | 10.5 | | dBm | | Output power<br>programmable range<br>high power PA, 10<br>dBm configuration | Differential mode, delivered to a sing | erential mode, delivered to a single-ended 50 $\Omega$ load through a balun | | | dB | | Max output power, regular PA | Differential mode, delivered to a sing | rential mode, delivered to a single-ended 50 $\Omega$ load through a balun | | | dBm | | Output power programmable range, regular PA | Differential mode, delivered to a sing | erential mode, delivered to a single-ended 50 $\Omega$ load through a balun | | | dB | | Spurious emissions a | nd harmonics | | | | | | | f < 1 GHz, outside restricted bands | _ | < -36 | | dBm | | Spurious emissions, | f < 1 GHz, restricted bands ETSI | | < -54 | | dBm | | high-power PA, 10<br>dBm configuration <sup>(2)</sup> | f < 1 GHz, restricted bands FCC | | < -55 | | dBm | | | f > 1 GHz, including harmonics | +10 dBm setting | -41 | | dBm | | Harmonics, | Second harmonic | | < -42 | | dBm | | high-power PA, 10<br>dBm configuration <sup>(1)</sup> | Third harmonic | | < -42 | | dBm | | | f < 1 GHz, outside restricted bands | | < -36 | | dBm | | Spurious emissions, | f < 1 GHz, restricted bands ETSI | | < -54 | | dBm | | regular PA Harmonics, | f < 1 GHz, restricted bands FCC | I.E. dDm cotting | < -55 | | dBm | | | f > 1 GHz, including harmonics | - +5 dBm setting | < -42 | | dBm | | | Second harmonic | | < -42 | | dBm | | regular PA | Third harmonic | | < -42 | | dBm | <sup>(1)</sup> To meet the FCC 15.247 Part 15 (US) harmonic requirement at full output power, the max allowable antenna gain is 1.9 dBi. Output power is limited to 9 dBm when using a max antenna gain of 3.3 dBi. <sup>(2)</sup> To meet the ETSI EN 300 328 (Europe) 10 dBm/MHz Power Spectral Density (PSD) requirement, output power is limited to 7 dBm and 6 dBm when using a max antenna gain of 1.9 dBi and 3.3 dBi, respectively. # 8.12 Zigbee and Thread - IEEE 802.15.4-2006 2.4 GHz (OQPSK DSSS1:8, 250 kbps) - RX Measured on the CC2652xSIP-EM reference design with $T_c$ = 25 °C, $V_{DDS}$ = 3.0 V, $f_{RF}$ = 2440 MHz with DC/DC enabled and high power PA connected to $V_{DDS}$ unless otherwise noted. All measurements are performed at the antenna input with a combined RX and TX path, except for high power PA which is measured at a dedicated antenna connection. All measurements are performed conducted. | PARAMETER | TEST CONDITIONS | MIN TYP MA | X UNIT | |---------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|------------|--------| | General Parameters | | | | | Receiver sensitivity | PER = 1% | -98 | dBm | | Receiver saturation | PER = 1% | > 5 | dBm | | Adjacent channel rejection | Wanted signal at –82 dBm, modulated interferer at ±5 MHz, PER = 1% | 36 | dB | | Alternate channel rejection | Wanted signal at –82 dBm, modulated interferer at ±10 MHz, PER = 1% | 57 | dB | | Channel rejection, ±15 MHz or more | Wanted signal at –82 dBm, undesired signal is IEEE<br>802.15.4 modulated channel, stepped through all channels<br>2405 to 2480 MHz, PER = 1% | 59 | dB | | Blocking and desensitization,<br>5 MHz from upper band edge | Wanted signal at –97 dBm (3 dB above the sensitivity level), CW jammer, PER = 1% | 57 | dB | | Blocking and desensitization,<br>10 MHz from upper band edge | Wanted signal at –97 dBm (3 dB above the sensitivity level), CW jammer, PER = 1% | 62 | dB | | Blocking and desensitization,<br>20 MHz from upper band edge | Wanted signal at –97 dBm (3 dB above the sensitivity level), CW jammer, PER = 1% | 62 | dB | | Blocking and desensitization,<br>50 MHz from upper band edge | Wanted signal at –97 dBm (3 dB above the sensitivity level), CW jammer, PER = 1% | 65 | dB | | Blocking and desensitization,<br>–5 MHz from lower band edge | Wanted signal at –97 dBm (3 dB above the sensitivity level), CW jammer, PER = 1% | 59 | dB | | Blocking and desensitization,<br>–10 MHz from lower band edge | Wanted signal at –97 dBm (3 dB above the sensitivity level), CW jammer, PER = 1% | 59 | dB | | Blocking and desensitization,<br>–20 MHz from lower band edge | Wanted signal at –97 dBm (3 dB above the sensitivity level), CW jammer, PER = 1% | 63 | dB | | Blocking and desensitization,<br>–50 MHz from lower band edge | Wanted signal at –97 dBm (3 dB above the sensitivity level), CW jammer, PER = 1% | 65 | dB | | Spurious emissions, 30 MHz to 1000 MHz | Measurement in a 50-Ω single-ended load | -66 | dBm | | Spurious emissions, 1 GHz to 12.75<br>GHz | Measurement in a 50-Ω single-ended load | -53 | dBm | | Frequency error tolerance | Difference between the incoming carrier frequency and the internally generated carrier frequency | > 350 | ppm | | Symbol rate error tolerance | Difference between incoming symbol rate and the internally generated symbol rate | > 1000 | ppm | | RSSI dynamic range | | 95 | dB | | RSSI accuracy | | ±4 | dB | Product Folder Links: CC2652PSIP Submit Document Feedback ## 8.13 Zigbee and Thread - IEEE 802.15.4-2006 2.4 GHz (OQPSK DSSS1:8, 250 kbps) - TX Measured on the CC2652xSIP-EM reference design with $T_c$ = 25 °C, $V_{DDS}$ = 3.0 V, $f_{RF}$ = 2440 MHz with DC/DC enabled and high power PA connected to $V_{DDS}$ unless otherwise noted. All measurements are performed at the antenna input with a combined RX and TX path, except for high power PA which is measured at a dedicated antenna connection. All measurements are performed conducted. | PARAMETER | | TEST CONDITIONS | MIN TYP | MAX | UNIT | |--------------------------------------------------------------------------------|--------------------------------------|--------------------------------------------------------------------------------|---------|-----|------| | General Parameters | | | | | | | Max output power, high<br>power PA, 10 dBm<br>configuration <sup>(1)</sup> (2) | Differential mode, delivered to a si | ngle-ended 50-Ω load through a balun | 10.0 | | dBm | | Output power<br>programmable range,<br>high power PA, 10 dBm<br>configuration | Differential mode, delivered to a si | ngle-ended 50-Ω load through a balun | 5 | | dB | | Max output power, regular PA <sup>(3)</sup> | Differential mode, delivered to a si | fferential mode, delivered to a single-ended 50- $\Omega$ load through a balun | | | dBm | | Output power programmable range, regular PA | Differential mode, delivered to a si | ferential mode, delivered to a single-ended 50- $\Omega$ load through a balun | | | dB | | Spurious emissions and | harmonics | | | | | | Spurious emissions, | f < 1 GHz, outside restricted bands | +10 dBm setting | < -36 | | dBm | | high-power PA, 10 dBm | f < 1 GHz, restricted bands ETSI | | < -47 | | dBm | | _ | f < 1 GHz, restricted bands FCC | | < -55 | | dBm | | | f > 1 GHz, including harmonics | | -42 | | dBm | | Harmonics, | Second harmonic | | < -42 | | dBm | | high-power PA, 10 dBm | Third harmonic | | < -42 | | dBm | | | f < 1 GHz, outside restricted bands | | < -36 | | dBm | | Spurious emissions, regular PA (3) | f < 1 GHz, restricted bands ETSI | | < -47 | | dBm | | regular FA W | f < 1 GHz, restricted bands FCC | +5 dBm setting | < -55 | | dBm | | | f > 1 GHz, including harmonics | | < -42 | | dBm | | Harmonics, | Second harmonic | | < -42 | | dBm | | regular PA (3) | Third harmonic | | < -42 | | dBm | | IEEE 802.15.4-2006 2.4 G | GHz (OQPSK DSSS1:8, 250 kbps) | | | | | | Error vector magnitude,<br>high power PA, 10 dBm<br>configuration | +10 dBm setting | | 2 | | % | | Error vector magnitude,<br>Regular PA | +5 dBm setting | | 2 | | % | - (1) For FCC 15.247 Part 15 (US) Channel 26 is disabled and not available for use. - (2) To meet the ETSI EN 300 328 (Europe) 10 dBm/MHz Power Spectral Density (PSD) requirement, output power is limited to 7 dBm and 6 dBm when using a max antenna gain of 1.9 dBi and 3.3 dBi, respectively. - (3) To meet the FCC 15.247 Part 15 (US) Band Edge requirement, Channel 26 output power is limited to 2 dBm and 0 dBm when using a max antenna gain of 3.3 dBi and 5.3 dBi, respectively. ## 8.14 Timing and Switching Characteristics ## 8.14.1 Reset Timing | PARAMETER | MIN | TYP | MAX | UNIT | |---------------------|-----|-----|-----|------| | nRESET low duration | 1 | | | μs | Copyright © 2022 Texas Instruments Incorporated Submit Document Feedback #### 8.14.2 Wakeup Timing Measured over operating free-air temperature with $V_{DDS}$ = 3.0 V (unless otherwise noted). The times listed here do not include software overhead. | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------------------------|-----------------|-----|------------|-----|------| | MCU, Reset to Active <sup>(1)</sup> | | 8 | 350 - 4000 | | μs | | MCU, Shutdown to Active <sup>(1)</sup> | | 8 | 350 - 4000 | | μs | | MCU, Standby to Active | | | 165 | | μs | | MCU, Active to Standby | | | 36 | | μs | | MCU, Idle to Active | | | 14 | | μs | <sup>(1)</sup> The wakeup time is dependent on remaining charge on VDDR capacitor when starting the device, and thus how long the device has been in Reset or Shutdown before starting up again. ## 8.14.3 Clock Specifications ## 8.14.3.1 48 MHz Crystal Oscillator (XOSC\_HF) Measured on a CC2652xSIP-EM reference design with integrated 48 MHz crystal including parameters based on external manufacturer's crystal specification at $T_c$ = 25 °C, $V_{DDS}$ = 3.0 V at initial time, unless otherwise noted. | | MIN | TYP | MAX | UNIT | |----------------------------------------------------|-----|-----|-----|----------| | Crystal frequency | | 48 | | MHz | | Start-up time <sup>(1)</sup> | | 200 | | μs | | Initial crystal frequency tolerance <sup>(2)</sup> | -16 | | 18 | ppm | | Crystal aging at 10 years <sup>(2)</sup> | -4 | | 2 | ppm/year | <sup>(1)</sup> Start-up time using the TI-provided power driver. Start-up time may increase if driver is not used. ## 8.14.3.2 48 MHz RC Oscillator (RCOSC\_HF) Measured on a CC2652xSIP-EM reference design with T<sub>c</sub> = 25 °C, V<sub>DDS</sub> = 3.0 V, unless otherwise noted. | | MIN TYP | MAX | UNIT | |----------------------------------------------|---------|-----|------| | Frequency | 48 | | MHz | | Uncalibrated frequency accuracy | ±1 | | % | | Calibrated frequency accuracy <sup>(1)</sup> | ±0.25 | | % | | Start-up time | 5 | | μs | <sup>(1)</sup> Accuracy relative to the calibration source (XOSC\_HF) #### 8.14.3.3 2 MHz RC Oscillator (RCOSC MF) Measured on a CC2652xSIP-EM reference design with T<sub>c</sub> = 25 °C, V<sub>DDS</sub> = 3.0 V, unless otherwise noted. | medealed on a Colocaton Limitation design with 16 20 C, VDDS | 0.0 1, 0.111000 0111 | or wide meted. | | | |--------------------------------------------------------------|----------------------|----------------|-----|------| | | MIN | TYP | MAX | UNIT | | Calibrated frequency | | 2 | | MHz | | Start-up time | | 5 | | μs | #### 8.14.3.4 32.768 kHz Crystal Oscillator (XOSC\_LF) Measured on a CC2652xSIP-EM reference design with integrated 32.768 kHz crystal including parameters based on external manufacturer's crystal specification at $T_c$ = 25 °C, $V_{DDS}$ = 3.0 V at initial time, unless otherwise noted. | | MIN | TYP | MAX | UNIT | |----------------------------------------------------|-----|--------|-----|----------| | Crystal frequency | | 32.768 | | kHz | | Initial crystal frequency tolerance <sup>(1)</sup> | -20 | | 20 | ppm | | Crystal aging at 1st year <sup>(1)</sup> | -3 | | 3 | ppm/year | (1) External manufacturer's crystal specification <sup>(2)</sup> External manufacturer's crystal specification # 8.14.3.5 32 kHz RC Oscillator (RCOSC\_LF) Measured on a CC2652xSIP-EM reference design with $T_c = 25$ °C, $V_{DDS} = 3.0$ V, unless otherwise noted. | | MIN | TYP | MAX | UNIT | |--------------------------|-----|---------------------|-----|--------| | Calibrated frequency | | 32.8 <sup>(1)</sup> | | kHz | | Temperature coefficient. | | 50 | | ppm/°C | (1) When using RCOSC\_LF as source for the low frequency system clock (SCLK\_LF), the accuracy of the SCLK\_LF-derived Real Time Clock (RTC) can be improved by measuring RCOSC\_LF relative to XOSC\_HF and compensating for the RTC tick speed. This functionality is available through the TI-provided Power driver. ## 8.14.4 Synchronous Serial Interface (SSI) Characteristics ## 8.14.4.1 Synchronous Serial Interface (SSI) Characteristics over operating free-air temperature range (unless otherwise noted) | PARAMETER<br>NO. | | PARAMETER | MIN | TYP | MAX | UNIT | |-------------------|-----------------------|-------------------|-----|-----|-------|----------------------| | S1 | t <sub>clk_per</sub> | SSICIk cycle time | 12 | | 65024 | System Clocks (2) | | S2 <sup>(1)</sup> | t <sub>clk_high</sub> | SSICIk high time | | 0.5 | | t <sub>clk_per</sub> | | S3 <sup>(1)</sup> | t <sub>clk_low</sub> | SSICIk low time | | 0.5 | | t <sub>clk_per</sub> | - (1) Refer to SSI timing diagrams Figure 8-1, Figure 8-2, and Figure 8-3. - (2) When using the TI-provided Power driver, the SSI system clock is always 48 MHz. 図 8-1. SSI Timing for TI Frame Format (FRF = 01), Single Transfer Timing Measurement 図 8-2. SSI Timing for MICROWIRE Frame Format (FRF = 10), Single Transfer 図 8-3. SSI Timing for SPI Frame Format (FRF = 00), With SPH = 1 ## 8.14.5 UART # 表 8-1. UART Characteristics over operating free-air temperature range (unless otherwise noted) | PARAMETER | MIN | TYP | MAX | UNIT | |-----------|-----|-----|-----|-------| | UART rate | | | 3 | MBaud | # 8.15 Peripheral Characteristics ## 8.15.1 ADC # Analog-to-Digital Converter (ADC) Characteristics $T_c$ = 25 °C, $V_{DDS}$ = 3.0 V and voltage scaling enabled, unless otherwise noted.<sup>(1)</sup> Performance numbers require use of offset and gain adjustements in software by TI-provided ADC drivers. | | PARAMETER | TEST CONDITIONS | MIN TYP | MAX | UNIT | |--------------------|--------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|------|--------------| | | Input voltage range | | 0 | VDDS | V | | | Resolution | | 12 | | Bits | | | Sample Rate | | | 200 | ksps | | | Offset | Internal 4.3 V equivalent reference <sup>(2)</sup> | -0.24 | | LSB | | | Gain error | Internal 4.3 V equivalent reference <sup>(2)</sup> | 7.14 | | LSB | | DNL <sup>(4)</sup> | Differential nonlinearity | | >-1 | | LSB | | INL | Integral nonlinearity | | ±4 | | LSB | | | | Internal 4.3 V equivalent reference <sup>(2)</sup> , 200 kSamples/s, 9.6 kHz input tone | 9.8 | | | | | | Internal 4.3 V equivalent reference <sup>(2)</sup> , 200 kSamples/s, 9.6 kHz input tone, DC/DC enabled | 9.8 | | | | | | VDDS as reference, 200 kSamples/s, 9.6 kHz input tone | 10.1 | | | | ENOB | Effective number of bits | Internal reference, voltage scaling disabled, 32 samples average, 200 kSamples/s, 300 Hz input tone | 11.1 | | Bits | | | | Internal reference, voltage scaling disabled,<br>14-bit mode, 200 kSamples/s, 600 Hz input tone <sup>(5)</sup> | 11.3 | | | | | | Internal reference, voltage scaling disabled,<br>15-bit mode, 200 kSamples/s, 150 Hz input tone <sup>(5)</sup> | 11.6 | | | | | Total harmonic distortion | Internal 4.3 V equivalent reference <sup>(2)</sup> , 200 kSamples/s, 9.6 kHz input tone | -65 | | | | THD | | VDDS as reference, 200 kSamples/s, 9.6 kHz input tone | -70 | | dB | | | | Internal reference, voltage scaling disabled,<br>32 samples average, 200 kSamples/s, 300 Hz input tone | -72 | | | | | Signal-to-noise<br>and<br>distortion ratio | Internal 4.3 V equivalent reference <sup>(2)</sup> , 200 kSamples/s, 9.6 kHz input tone | 60 | | | | SINAD,<br>SNDR | | VDDS as reference, 200 kSamples/s, 9.6 kHz input tone | 63 | | dB | | | | Internal reference, voltage scaling disabled,<br>32 samples average, 200 kSamples/s, 300 Hz input tone | 68 | | | | | | Internal 4.3 V equivalent reference <sup>(2)</sup> , 200 kSamples/s, 9.6 kHz input tone | 70 | | | | SFDR | Spurious-free dynamic range | VDDS as reference, 200 kSamples/s, 9.6 kHz input tone | 73 | | dB | | | | Internal reference, voltage scaling disabled,<br>32 samples average, 200 kSamples/s, 300 Hz input tone | 75 | | | | | Conversion time | Serial conversion, time-to-output, 24 MHz clock | 50 | | Clock Cycles | | | Current consumption | Internal 4.3 V equivalent reference <sup>(2)</sup> | 0.42 | | mA | | | Current consumption | VDDS as reference | 0.6 | | mA | | | Reference voltage | Equivalent fixed internal reference (input voltage scaling enabled). For best accuracy, the ADC conversion should be initiated through the TI-RTOS API in order to include the gain/ offset compensation factors stored in FCFG1 | 4.3 <sup>(2)</sup> (3) | | V | | | Reference voltage | Fixed internal reference (input voltage scaling disabled). For best accuracy, the ADC conversion should be initiated through the TI-RTOS API in order to include the gain/offset compensation factors stored in FCFG1. This value is derived from the scaled value (4.3 V) as follows: $V_{\text{ref}} = 4.3 \text{ V} \times 1408 \text{ / }4095$ | 1.48 | | V | | | Reference voltage | VDDS as reference, input voltage scaling enabled | VDDS | | V | | | Reference voltage | VDDS as reference, input voltage scaling disabled | VDDS /<br>2.82 <sup>(3)</sup> | | ٧ | Submit Document Feedback Copyright © 2022 Texas Instruments Incorporated www.tij.co.jp $T_c$ = 25 °C, $V_{DDS}$ = 3.0 V and voltage scaling enabled, unless otherwise noted.<sup>(1)</sup> Performance numbers require use of offset and gain adjustements in software by TI-provided ADC drivers. | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------|----------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------| | Input impedance | 200 kSamples/s, voltage scaling enabled. Capacitive input, Input impedance depends on sampling frequency and sampling time | | >1 | | ΜΩ | - (1) Using IEEE Std 1241-2010 for terminology and test methods - Input signal scaled down internally before conversion, as if voltage range was 0 to 4.3 V (2) - (3) Applied voltage must be within Absolute Maximum Ratings (see Section 8.1) at all times - (5) ADC\_output = $\Sigma(4^n \text{ samples}) >> n$ , n = desired extra bits #### 8.15.2 DAC ## 8.15.2.1 Digital-to-Analog Converter (DAC) Characteristics $T_c = 25$ °C, $V_{DDS} = 3.0$ V, unless otherwise noted. | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------|----------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|-----|-------|------|----------------------| | Genera | I Parameters | | | | | | | | Resolution | | | 8 | | Bits | | | | Any load, any V <sub>REF</sub> , pre-charge OFF, DAC charge-pump ON | 1.8 | | 3.8 | | | $V_{DDS}$ | Supply voltage | External Load <sup>(4)</sup> , any V <sub>REF</sub> , pre-charge OFF, DAC charge-pump OFF | 2.0 | | 3.8 | V | | | | Any load, V <sub>REF</sub> = DCOUPL, pre-charge ON | 2.6 | | 3.8 | | | | Clask fraguency | Buffer ON (recommended for external load) | 16 | | 250 | ld la | | F <sub>DAC</sub> | Clock frequency | Buffer OFF (internal load) | 16 | | 1000 | kHz | | | Voltage output settling time | V <sub>REF</sub> = VDDS, buffer OFF, internal load | | 13 | | 1 / F <sub>DAC</sub> | | | Voltage output setting time | V <sub>REF</sub> = VDDS, buffer ON, external capacitive load = 20 pF <sup>(3)</sup> | | 13.8 | | I / FDAC | | | External capacitive load | | | 20 | 200 | pF | | | External resistive load | | 10 | | | МΩ | | | Short circuit current | | | | 400 | μΑ | | | Max output impedance Vref =<br>VDDS, buffer ON, CLK 250<br>kHz | VDDS = 3.8 V, DAC charge-pump OFF | | 51.1 | | | | | | VDDS = 3.0 V, DAC charge-pump ON | | 53.1 | | | | | | VDDS = 3.0 V, DAC charge-pump OFF | | 54.3 | | | | $Z_{MAX}$ | | VDDS = 2.0 V, DAC charge-pump ON | | 48.7 | | kΩ | | | | VDDS = 2.0 V, DAC charge-pump OFF | | 70.2 | | | | | | VDDS = 1.8 V, DAC charge-pump ON | | 49.4 | | | | | | VDDS = 1.8 V, DAC charge-pump OFF | | 79.2 | | | | Internal | Load - Continuous Time Com | parator / Low Power Clocked Comparator | | | | | | DNL | Differential nonlinearity | V <sub>REF</sub> = VDDS,<br>load = Continuous Time Comparator or Low Power Clocked<br>Comparator<br>F <sub>DAC</sub> = 250 kHz | | ±1 | | LSB <sup>(1)</sup> | | | Differential nonlinearity | V <sub>REF</sub> = VDDS,<br>load = Continuous Time Comparator or Low Power Clocked<br>Comparator<br>F <sub>DAC</sub> = 16 kHz | | ±1.2 | | LOD(**) | | | | V <sub>REF</sub> = VDDS = 3.8 V | | ±0.64 | | | | | | V <sub>REF</sub> = VDDS= 3.0 V | | ±0.81 | | | | | Offset error <sup>(2)</sup> Load = Continuous Time | V <sub>REF</sub> = VDDS = 1.8 V | | ±1.27 | | LSB <sup>(1)</sup> | | | Comparator | V <sub>REF</sub> = DCOUPL, pre-charge ON | | ±3.43 | | LOD(") | | | | V <sub>REF</sub> = DCOUPL, pre-charge OFF | | ±2.88 | | | | | | V <sub>REF</sub> = ADCREF | | ±2.37 | | | Copyright © 2022 Texas Instruments Incorporated Submit Document Feedback $T_c$ = 25 °C, $V_{DDS}$ = 3.0 V, unless otherwise noted. | | PARAMETER | TEST CONDITIONS | MIN TYP MAX | UNIT | |---------|-----------------------------------------------------------------|-------------------------------------------------------|-------------|--------------------| | | | V <sub>REF</sub> = VDDS= 3.8 V | ±0.78 | | | | (0) | V <sub>REF</sub> = VDDS = 3.0 V | ±0.77 | | | | Offset error <sup>(2)</sup> Load = Low Power Clocked Comparator | V <sub>REF</sub> = VDDS= 1.8 V | ±3.46 | LSB <sup>(1)</sup> | | | | V <sub>REF</sub> = DCOUPL, pre-charge ON | ±3.44 | LOD | | | | V <sub>REF</sub> = DCOUPL, pre-charge OFF | ±4.70 | | | | | V <sub>REF</sub> = ADCREF | ±4.11 | | | | | V <sub>REF</sub> = VDDS = 3.8 V | ±1.53 | | | | Max code output voltage | V <sub>REF</sub> = VDDS = 3.0 V | ±1.71 | | | | variation <sup>(2)</sup> | V <sub>REF</sub> = VDDS= 1.8 V | ±2.10 | LSB <sup>(1)</sup> | | | Load = Continuous Time<br>Comparator | V <sub>REF</sub> = DCOUPL, pre-charge ON | ±6.00 | LOD | | | Comparator | V <sub>REF</sub> = DCOUPL, pre-charge OFF | ±3.85 | | | | | V <sub>REF</sub> = ADCREF | ±5.84 | | | | | V <sub>REF</sub> = VDDS= 3.8 V | ±2.92 | | | | | V <sub>REF</sub> =VDDS= 3.0 V | ±3.06 | | | | Max code output voltage variation <sup>(2)</sup> | V <sub>REF</sub> = VDDS= 1.8 V | ±3.91 | 1.00(1) | | | Load = Low Power Clocked | V <sub>REF</sub> = DCOUPL, pre-charge ON | ±7.84 | LSB <sup>(1)</sup> | | | Comparator | V <sub>REF</sub> = DCOUPL, pre-charge OFF | ±4.06 | | | | | V <sub>REF</sub> = ADCREF | ±6.94 | | | | | V <sub>REF</sub> = VDDS = 3.8 V, code 1 | 0.03 | | | | | V <sub>REF</sub> = VDDS = 3.8 V, code 255 | 3.62 | | | | | V <sub>REF</sub> = VDDS= 3.0 V, code 1 | 0.02 | | | | | V <sub>REF</sub> = VDDS= 3.0 V, code 255 | 2.86 | | | | | V <sub>REF</sub> = VDDS= 1.8 V, code 1 | 0.01 | | | | Output voltage range <sup>(2)</sup> | V <sub>REF</sub> = VDDS = 1.8 V, code 255 | 1.71 | | | | Load = Continuous Time<br>Comparator | V <sub>REF</sub> = DCOUPL, pre-charge OFF, code 1 | 0.01 | V | | | Comparator | V <sub>REF</sub> = DCOUPL, pre-charge OFF, code 255 | 1.21 | | | | | V <sub>REF</sub> = DCOUPL, pre-charge ON, code 1 | 1.27 | | | | | V <sub>REF</sub> = DCOUPL, pre-charge ON, code 255 | 2.46 | | | | | V <sub>REF</sub> = ADCREF, code 1 | 0.01 | | | | | V <sub>REF</sub> = ADCREF, code 255 | 1.41 | | | | | V <sub>REF</sub> = VDDS = 3.8 V, code 1 | 0.03 | | | | | V <sub>REF</sub> = VDDS= 3.8 V, code 255 | 3.61 | | | | | V <sub>REF</sub> = VDDS= 3.0 V, code 1 | 0.02 | | | | | V <sub>REF</sub> = VDDS= 3.0 V, code 255 | 2.85 | | | | | V <sub>REF</sub> = VDDS = 1.8 V, code 1 | 0.01 | | | | Output voltage range <sup>(2)</sup> | V <sub>REF</sub> = VDDS = 1.8 V, code 255 | 1.71 | | | | Load = Low Power Clocked | V <sub>REF</sub> = DCOUPL, pre-charge OFF, code 1 | 0.01 | V | | | Comparator | V <sub>REF</sub> = DCOUPL, pre-charge OFF, code 255 | 1.21 | | | | | V <sub>REF</sub> = DCOUPL, pre-charge ON, code 1 | 1.27 | | | | | V <sub>REF</sub> = DCOUPL, pre-charge ON, code 15 | 2.46 | | | | | V <sub>REF</sub> = DCCREF, code 1 | 0.01 | | | | | V <sub>REF</sub> = ADCREF, code 255 | 1.41 | | | rna | Load | * KEF - ADOINET, CODE 200 | 1.41 | | | · · · d | . 2000 | V <sub>REF</sub> = VDDS, F <sub>DAC</sub> = 250 kHz | ±1 | | | | Integral nonlinearity | V <sub>REF</sub> = DCOUPL, F <sub>DAC</sub> = 250 kHz | ±1 | LSB <sup>(1)</sup> | | | intogral normineality | V <sub>REF</sub> = ADCREF, F <sub>DAC</sub> = 250 kHz | ±1 | | | | | V <sub>REF</sub> = VDDS, F <sub>DAC</sub> = 250 kHz | Δ1 | LSB <sup>(1)</sup> | $T_c$ = 25 °C, $V_{DDS}$ = 3.0 V, unless otherwise noted. | PARAMETER | TEST CONDITIONS | MIN TYP | MAX | UNIT | |--------------------------------------------------|-----------------------------------------------------|---------|-----|--------------------| | | V <sub>REF</sub> = VDDS= 3.8 V | ±0.35 | | | | | V <sub>REF</sub> = VDDS= 3.0 V | ±0.50 | | | | Offset error | V <sub>REF</sub> = VDDS = 1.8 V | ±0.75 | | LSB <sup>(1)</sup> | | Oliset error | V <sub>REF</sub> = DCOUPL, pre-charge ON | ±1.55 | | LOD | | | V <sub>REF</sub> = DCOUPL, pre-charge OFF | ±1.30 | | | | | V <sub>REF</sub> = ADCREF | ±1.10 | | | | | V <sub>REF</sub> = VDDS= 3.8 V | ±1.00 | | | | | V <sub>REF</sub> = VDDS= 3.0 V | ±1.00 | | | | Max code output voltage | V <sub>REF</sub> = VDDS= 1.8 V | ±1.00 | | LSB <sup>(1)</sup> | | variation | V <sub>REF</sub> = DCOUPL, pre-charge ON | ±3.45 | | LOBO | | | V <sub>REF</sub> = DCOUPL, pre-charge OFF | ±2.10 | | | | | V <sub>REF</sub> = ADCREF | ±1.90 | | | | | V <sub>REF</sub> = VDDS = 3.8 V, code 1 | 0.03 | | | | | V <sub>REF</sub> = VDDS = 3.8 V, code 255 | 3.59 | | | | | V <sub>REF</sub> = VDDS = 3.0 V, code 1 | 0.02 | | | | | V <sub>REF</sub> = VDDS= 3.0 V, code 255 | 2.82 | | | | | V <sub>REF</sub> = VDDS= 1.8 V, code 1 | 0.01 | | | | Output voltage range<br>Load = Low Power Clocked | V <sub>REF</sub> = VDDS = 1.8 V, code 255 | 1.70 | | V | | Comparator | V <sub>REF</sub> = DCOUPL, pre-charge OFF, code 1 | 0.01 | | V | | · | V <sub>REF</sub> = DCOUPL, pre-charge OFF, code 255 | 1.21 | | | | | V <sub>REF</sub> = DCOUPL, pre-charge ON, code 1 | 1.27 | | | | | V <sub>REF</sub> = DCOUPL, pre-charge ON, code 255 | 2.46 | | | | | V <sub>REF</sub> = ADCREF, code 1 | 0.01 | | | | | V <sub>REF</sub> = ADCREF, code 255 | 1.42 | | | | | | | | | - 1 LSB (V<sub>REF</sub> 3.8 V/3.0 V/1.8 V/DCOUPL/ADCREF) = 14.10 mV/11.13 mV/6.68 mV/4.67 mV/5.48 mV - (2) (3) (4) - Includes comparator offset A load > 20 pF will increases the settling time Keysight 34401A Multimeter # 8.15.3 Temperature and Battery Monitor # 8.15.3.1 Temperature Sensor Measured on a Texas Instruments reference design with $T_c$ = 25 °C, $V_{DDS}$ = 3.0 V, unless otherwise noted. | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------------------------|-----------------|-----|------|-----|------| | Resolution | | | 2 | | °C | | Accuracy | -40 °C to 0 °C | | ±4.0 | | °C | | Accuracy | 0 °C to 105 °C | | ±2.5 | | °C | | Supply voltage coefficient <sup>(1)</sup> | | | 3.6 | | °C/V | <sup>(1)</sup> The temperature sensor is automatically compensated for VDDS variation when using the TI-provided driver. ## 8.15.3.2 Battery Monitor Measured on a Texas Instruments reference design with T<sub>c</sub> = 25 °C, unless otherwise noted. | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------------|-----------------|-----|------|-----|------| | Resolution | | | 25 | | mV | | Range | | 1.8 | | 3.8 | V | | Integral nonlinearity (max) | | | 23 | | mV | | Accuracy | VDDS = 3.0 V | | 22.5 | | mV | | Offset error | | | -32 | | mV | | Gain error | | | -1 | | % | Product Folder Links: CC2652PSIP ## 8.15.4 Comparators ## 8.15.4.1 Low-Power Clocked Comparator $T_c = 25$ °C, $V_{DDS} = 3.0$ V, unless otherwise noted. | TO THE STATE OF TH | | | | | | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|-----|---------------|------------------|----------------|--|--| | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | | | Input voltage range | | 0 | | V <sub>DDS</sub> | V | | | | Clock frequency | | | SCLK_LF | | | | | | Internal reference voltage <sup>(1)</sup> | Using internal DAC with VDDS as reference voltage, DAC code = 0 - 255 | | 0.024 - 2.865 | | V | | | | Offset | Measured at V <sub>DDS</sub> / 2, includes error from internal DAC | | ±5 | | mV | | | | Decision time | Step from –50 mV to 50 mV | | 1 | | Clock<br>Cycle | | | <sup>(1)</sup> The comparator can use an internal 8 bits DAC as its reference. The DAC output voltage range depends on the reference voltage selected. See Section 8.15.2.1 ## 8.15.4.2 Continuous Time Comparator $T_c = 25$ °C, $V_{DDS} = 3.0$ V, unless otherwise noted. | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------------------|----------------------------------|-----|------|-----------|------| | Input voltage range <sup>(1)</sup> | | 0 | | $V_{DDS}$ | V | | Offset | Measured at V <sub>DDS</sub> / 2 | | ±5 | | mV | | Decision time | Step from -10 mV to 10 mV | | 0.78 | | μs | | Current consumption | Internal reference | | 8.6 | | μA | <sup>(1)</sup> The input voltages can be generated externally and connected throughout I/Os or an internal reference voltage can be generated using the DAC ## 8.15.5 Current Source ## 8.15.5.1 Programmable Current Source $T_c = 25$ °C, $V_{DDS} = 3.0$ V, unless otherwise noted. | PARAMETER | TEST CONDITIONS | MIN | TYP MAX | UNIT | |--------------------------------------------------------------|-----------------|------|---------|------| | Current source programmable output range (logarithmic range) | | 0.25 | - 20 | μA | | Resolution | | | 0.25 | μA | ## 8.15.6 GPIO # 8.15.6.1 GPIO DC Characteristics | PARAMETER | TEST CONDITIONS | MIN TYP | MAX | UNIT | |----------------------------------------------------|---------------------------------------------------------------------------------------------------|------------------------------|----------------------|------| | T <sub>A</sub> = 25 °C, V <sub>DDS</sub> = 1.8 V | | | | | | GPIO VOH at 8 mA load | IOCURR = 2, high-drive GPIOs only | 1.56 | | V | | GPIO VOL at 8 mA load | IOCURR = 2, high-drive GPIOs only | 0.24 | | V | | GPIO VOH at 4 mA load | IOCURR = 1 | 1.59 | | V | | GPIO VOL at 4 mA load | IOCURR = 1 | 0.21 | | V | | GPIO pullup current | Input mode, pullup enabled, Vpad = 0 V | 73 | | μA | | GPIO pulldown current | Input mode, pulldown enabled, Vpad = VDDS | 19 | | μA | | GPIO low-to-high input transition, with hysteresis | IH = 1, transition voltage for input read as $0 \rightarrow 1$ | 1.08 | | V | | GPIO high-to-low input transition, with hysteresis | IH = 1, transition voltage for input read as $1 \rightarrow 0$ | 0.73 | | ٧ | | GPIO input hysteresis | | 0.35 | | | | T <sub>A</sub> = 25 °C, V <sub>DDS</sub> = 3.0 V | | | | | | GPIO VOH at 8 mA load | IOCURR = 2, high-drive GPIOs only | 2.59 | | V | | GPIO VOL at 8 mA load | IOCURR = 2, high-drive GPIOs only | 0.42 | | V | | GPIO VOH at 4 mA load | IOCURR = 1 | 2.63 | | V | | GPIO VOL at 4 mA load | IOCURR = 1 | 0.40 | | V | | T <sub>A</sub> = 25 °C, V <sub>DDS</sub> = 3.8 V | · | | | | | GPIO pullup current | Input mode, pullup enabled, Vpad = 0 V | 282 | | μA | | GPIO pulldown current | Input mode, pulldown enabled, Vpad = VDDS | 110 | | μA | | GPIO low-to-high input transition, with hysteresis | IH = 1, transition voltage for input read as $0 \rightarrow 1$ | 1.97 | | V | | GPIO high-to-low input transition, with hysteresis | IH = 1, transition voltage for input read as $1 \rightarrow 0$ | 1.55 | | V | | GPIO input hysteresis | D input hysteresis IH = 1, difference between $0 \rightarrow 1$ and $1 \rightarrow 0$ points 0.42 | | | V | | T <sub>A</sub> = 25 °C | | | | | | VIH | Lowest GPIO input voltage reliably interpreted as a<br>High | ed as a 0.8*V <sub>DDS</sub> | | V | | VIL | Highest GPIO input voltage reliably interpreted as a Low | | 0.2*V <sub>DDS</sub> | V | Submit Document Feedback Copyright © 2022 Texas Instruments Incorporated ## 8.16 Typical Characteristics All measurements in this section are done with $T_c = 25$ °C and $V_{DDS} = 3.0$ V, unless otherwise noted. See *Recommended Operating Conditions* for device limits. Values exceeding these limits are for reference only. #### 8.16.1 MCU Current #### 8.16.2 RX Current #### **8.16.3 TX Current** shows typical TX current and output power for different output power settings. ## 表 8-2. Typical TX Current and Output Power | CC2652PSIP at 2.44 GHz, VDDS = 3.0 V (Measured on CC2652XSIP_EM) | | | | | | | |------------------------------------------------------------------|-----------------------------------|----------------------------|----------------------------------|--|--|--| | txPower | TX Power Setting (SmartRF Studio) | Typical Output Power [dBm] | Typical Current Consumption [mA] | | | | | 0x0014475E | 10 | 9.80 | 33.06 | | | | | 0x00143957 | 9 | 9.05 | 28.08 | | | | | 0x0014592A | 8 | 8.31 | 24.67 | | | | | 0x00144723 | 7 | 7.34 | 21.09 | | | | | 0x00104120 | 6 | 6.51 | 18.67 | | | | # 表 8-3. Typical TX Current and Output Power | | CC2652PSIP at 2.44 GHz, VDDS = 3.0 V (Measured on CC2652XSIP_EM) | | | | | | | |---------|------------------------------------------------------------------|----------------------------|----------------------------------|--|--|--|--| | txPower | TX Power Setting (SmartRF Studio) | Typical Output Power [dBm] | Typical Current Consumption [mA] | | | | | | 0x6C3E | 5 | 4.27 | 10.67 | | | | | | 0x8A2A | 4 | 3.70 | 10.04 | | | | | | 0x581B | 3 | 2.72 | 9.28 | | | | | | 0x3863 | 2 | 1.68 | 8.80 | | | | | | 0x26A3 | 1 | 0.71 | 8.38 | | | | | | 0x269E | 0 | -0.28 | 7.96 | | | | | | 0x26E0 | -3 | -3.04 | 7.19 | | | | | | 0x0ED8 | -5 | -5.10 | 6.65 | | | | | | 0x08E5 | -6 | -6.32 | 6.41 | | | | | | 0x08D0 | -9 | -9.28 | 5.94 | | | | | | 0x08CF | -10 | -9.96 | 5.85 | | | | | | 0x00CC | -12 | -12.11 | 5.61 | | | | | | 0c00C9 | -15 | -15.29 | 5.34 | | | | | | 0c08C7 | -18 | -18.79 | 5.12 | | | | | | 0c08C6 | -20 | -20.25 | 5.05 | | | | | #### 8.16.4 RX Performance #### 8.16.5 TX Performance 2.408 2.416 2.424 図 8-29. Output Power vs. Frequency (BLE 1Mbps, +10 dBm PA) 2.432 2.44 2.448 Frequency [GHz] 2.456 2.464 2.472 2.48 #### 8.16.6 ADC Performance # 9 Detailed Description # 9.1 Overview セクション 4 shows the core modules of the CC2652PSIP device. # 9.2 System CPU The CC2652PSIP SimpleLink<sup>™</sup> Wireless MCU contains an Arm<sup>®</sup> Cortex<sup>®</sup>-M4F system CPU, which runs the application and the higher layers of radio protocol stacks. The system CPU is the foundation of a high-performance, low-cost platform that meets the system requirements of minimal memory implementation, and low-power consumption, while delivering outstanding computational performance and exceptional system response to interrupts. Its features include the following: - ARMv7-M architecture optimized for small-footprint embedded applications - Arm Thumb®-2 mixed 16- and 32-bit instruction set delivers the high performance expected of a 32-bit Arm core in a compact memory size - Fast code execution permits increased sleep mode time - · Deterministic, high-performance interrupt handling for time-critical applications - Single-cycle multiply instruction and hardware divide - · Hardware division and fast digital-signal-processing oriented multiply accumulate - · Saturating arithmetic for signal processing - IEEE 754-compliant single-precision Floating Point Unit (FPU) - Memory Protection Unit (MPU) for safety-critical applications - Full debug with data matching for watchpoint generation - Data Watchpoint and Trace Unit (DWT) - JTAG Debug Access Port (DAP) - Flash Patch and Breakpoint Unit (FPB) - · Trace support reduces the number of pins required for debugging and tracing - Instrumentation Trace Macrocell Unit (ITM) - Trace Port Interface Unit (TPIU) with asynchronous serial wire output (SWO) - Optimized for single-cycle flash memory access - Tightly connected to 8-KB 4-way random replacement cache for minimal active power consumption and wait states - Ultra-low-power consumption with integrated sleep modes - 48 MHz operation - 1.25 DMIPS per MHz Copyright © 2022 Texas Instruments Incorporated # 9.3 Radio (RF Core) The RF Core is a highly flexible and future proof radio module which contains an Arm Cortex-M0 processor that interfaces the analog RF and base-band circuitry, handles data to and from the system CPU side, and assembles the information bits in a given packet structure. The RF core offers a high level, command-based API to the main CPU that configurations and data are passed through. The Arm Cortex-M0 processor is not programmable by customers and is interfaced through the TI-provided RF driver that is included with the SimpleLink Software Development Kit (SDK). The RF core can autonomously handle the time-critical aspects of the radio protocols, thus offloading the main CPU, which reduces power and leaves more resources for the user application. Several signals are also available to control external circuitry such as RF switches or range extenders autonomously. Multiprotocol solutions are enabled through time-sliced access of the radio, handled transparently for the application through the TI-provided RF driver and dual-mode manager. The various physical layer radio formats are partly built as a software defined radio where the radio behavior is either defined by radio ROM contents or by non-ROM radio formats delivered in form of firmware patches with the SimpleLink SDKs. This allows the radio platform to be updated for support of future versions of standards even with over-the-air (OTA) updates while still using the same silicon. # 9.3.1 Bluetooth 5.2 Low Energy The RF Core offers full support for Bluetooth 5.2 Low Energy, including the high-sped 2-Mbps physical layer and the 500-kbps and 125-kbps long range PHYs (Coded PHY) through the TI provided Bluetooth 5.2 stack or through a high-level Bluetooth API. The Bluetooth 5.2 PHY and part of the controller are in radio and system ROM, providing significant savings in memory usage and more space available for applications. The new high-speed mode allows data transfers up to 2 Mbps, twice the speed of Bluetooth 4.2 and five times the speed of Bluetooth 4.0, without increasing power consumption. In addition to faster speeds, this mode offers significant improvements for energy efficiency and wireless coexistence with reduced radio communication time. Bluetooth 5.2 also enables unparalleled flexibility for adjustment of speed and range based on application needs, which capitalizes on the high-speed or long-range modes respectively. Data transfers are now possible at 2 Mbps, enabling development of applications using voice, audio, imaging, and data logging that were not previously an option using Bluetooth low energy. With high-speed mode, existing applications deliver faster responses, richer engagement, and longer battery life. Bluetooth 5.2 enables fast, reliable firmware updates. # 9.3.2 802.15.4 (Thread, Zigbee, 6LoWPAN) Through a dedicated IEEE radio API, the RF Core supports the 2.4-GHz IEEE 802.15.4-2011 physical layer (2 Mchips per second Offset-QPSK with DSSS 1:8), used in Thread, Zigbee, and 6LoWPAN protocols. The 802.15.4 PHY and MAC are in radio and system ROM. TI also provides royalty-free protocol stacks for Thread and Zigbee as part of the SimpleLink SDK, enabling a robust end-to-end solution. # 9.4 Memory The up to 352-KB nonvolatile (Flash) memory provides storage for code and data. The flash memory is insystem programmable and erasable. The last flash memory sector must contain a Customer Configuration section (CCFG) that is used by boot ROM and TI provided drivers to configure the device. This configuration is done through the ccfg.c source file that is included in all TI provided examples. The ultra-low leakage system static RAM (SRAM) is split into up to five 16-KB blocks and can be used for both storage of data and execution of code. Retention of SRAM contents in Standby power mode is enabled by default and included in Standby mode power consumption numbers. Parity checking for detection of bit errors in memory is built-in, which reduces chip-level soft errors and thereby increases reliability. System SRAM is always initialized to zeroes upon code execution from boot. To improve code execution speed and lower power when executing code from nonvolatile memory, a 4-way nonassociative 8-KB cache is enabled by default to cache and prefetch instructions read by the system CPU. The cache can be used as a general-purpose RAM by enabling this feature in the Customer Configuration Area (CCFG). There is a 4-KB ultra-low leakage SRAM available for use with the Sensor Controller Engine which is typically used for storing Sensor Controller programs, data and configuration parameters. This RAM is also accessible by the system CPU. The Sensor Controller RAM is not cleared to zeroes between system resets. The ROM includes a TI-RTOS kernel and low-level drivers, as well as significant parts of selected radio stacks, which frees up flash memory for the application. The ROM also contains a serial (SPI and UART) bootloader that can be used for initial programming of the device. Copyright © 2022 Texas Instruments Incorporated Submit Document Feedback # 9.5 Sensor Controller The Sensor Controller contains circuitry that can be selectively enabled in both Standby and Active power modes. The peripherals in this domain can be controlled by the Sensor Controller Engine, which is a proprietary power-optimized CPU. This CPU can read and monitor sensors or perform other tasks autonomously; thereby significantly reducing power consumption and offloading the system CPU. The Sensor Controller Engine is user programmable with a simple programming language that has syntax similar to C. This programmability allows for sensor polling and other tasks to be specified as sequential algorithms rather than static configuration of complex peripheral modules, timers, DMA, register programmable state machines, or event routing. # The main advantages are: - Flexibility data can be read and processed in unlimited manners while still ensuring ultra-low power - 2 MHz low-power mode enables lowest possible handling of digital sensors - Dynamic reuse of hardware resources - 40-bit accumulator supporting multiplication, addition and shift - Observability and debugging options Sensor Controller Studio is used to write, test, and debug code for the Sensor Controller. The tool produces C driver source code, which the System CPU application uses to control and exchange data with the Sensor Controller. Typical use cases may be (but are not limited to) the following: - · Read analog sensors using integrated ADC or comparators - Interface digital sensors using GPIOs, SPI, UART, or I<sup>2</sup>C (UART and I<sup>2</sup>C are bit-banged) - Capacitive sensing - Waveform generation - Very low-power pulse counting (flow metering) - Key scan The peripherals in the Sensor Controller include the following: - The low-power clocked comparator can be used to wake the system CPU from any state in which the comparator is active. A configurable internal reference DAC can be used in conjunction with the comparator. The output of the comparator can also be used to trigger an interrupt or the ADC. - Capacitive sensing functionality is implemented through the use of a constant current source, a time-to-digital converter, and a comparator. The continuous time comparator in this block can also be used as a higheraccuracy alternative to the low-power clocked comparator. The Sensor Controller takes care of baseline tracking, hysteresis, filtering, and other related functions when these modules are used for capacitive sensing. - The ADC is a 12-bit, 200-ksamples/s ADC with eight inputs and a built-in voltage reference. The ADC can be triggered by many different sources including timers, I/O pins, software, and comparators. - The analog modules can connect to up to eight different GPIOs - Dedicated SPI controller with up to 6 MHz clock speed The peripherals in the Sensor Controller can also be controlled from the main application processor. # 9.6 Cryptography The CC2652PSIP device comes with a wide set of modern cryptography-related hardware accelerators, drastically reducing code footprint and execution time for cryptographic operations. It also has the benefit of being lower power and improves availability and responsiveness of the system because the cryptography operations runs in a background hardware thread. Together with a large selection of open-source cryptography libraries provided with the Software Development Kit (SDK), this allows for secure and future proof IoT applications to be easily built on top of the platform. The hardware accelerator modules are: - True Random Number Generator (TRNG) module provides a true, nondeterministic noise source for the purpose of generating keys, initialization vectors (IVs), and other random number requirements. The TRNG is built on 24 ring oscillators that create unpredictable output to feed a complex nonlinear-combinatorial circuit. - Secure Hash Algorithm 2 (SHA-2) with support for SHA224, SHA256, SHA384, and SHA512 - Advanced Encryption Standard (AES) with 128 and 256 bit key lengths - **Public Key Accelerator** Hardware accelerator supporting mathematical operations needed for elliptic curves up to 512 bits and RSA key pair generation up to 1024 bits. Through use of these modules and the TI provided cryptography drivers, the following capabilities are available for an application or stack: #### Key Agreement Schemes - Elliptic curve Diffie–Hellman with static or ephemeral keys (ECDH and ECDHE) - Elliptic curve Password Authenticated Key Exchange by Juggling (ECJ-PAKE) #### Signature Generation Elliptic curve Diffie-Hellman Digital Signature Algorithm (ECDSA) # Curve Support - Short Weierstrass form (full hardware support), such as: - NIST-P224, NIST-P256, NIST-P384, NIST-P521 - Brainpool-256R1, Brainpool-384R1, Brainpool-512R1 - secp256r1 - Montgomery form (hardware support for multiplication), such as: - Curve25519 #### SHA2 based MACs - HMAC with SHA224, SHA256, SHA384, or SHA512 - Block cipher mode of operation - AESCCM - AESGCM - AESECB - AESCBC - AESCBC-MAC #### True random number generation Other capabilities, such as RSA encryption and signatures as well as Edwards type of elliptic curves such as Curve1174 or Ed25519, can also be implemented using the provided hardware accelerators but are not part of the TI SimpleLink SDK for the CC2652PSIP device. #### 9.7 Timers A large selection of timers are available as part of the CC2652PSIP device. These timers are: # Real-Time Clock (RTC) A 70-bit 3-channel timer running on the 32 kHz low frequency system clock (SCLK\_LF) This timer is available in all power modes except Shutdown. The timer can be calibrated to compensate for frequency drift when using the LF RCOSC as the low frequency system clock. If an external LF clock with frequency different from 32.768 kHz is used, the RTC tick speed can be adjusted to compensate for this. When using TI-RTOS, the RTC is used as the base timer in the operating system and should thus only be accessed through the kernel APIs such as the Clock module. The real time clock can also be read by the Sensor Controller Engine to timestamp sensor data and also has dedicated capture channels. By default, the RTC halts when a debugger halts the device. # General Purpose Timers (GPTIMER) The four flexible GPTIMERs can be used as either 4× 32 bit timers or 8× 16 bit timers, all running on up to 48 MHz. Each of the 16- or 32-bit timers support a wide range of features such as one-shot or periodic counting, pulse width modulation (PWM), time counting between edges and edge counting. The inputs and outputs of the timer are connected to the device event fabric, which allows the timers to interact with signals such as GPIO inputs, other timers, DMA and ADC. The GPTIMERs are available in Active and Idle power modes. #### Sensor Controller Timers The Sensor Controller contains 3 timers: AUX Timer 0 and 1 are 16-bit timers with a 2<sup>N</sup> prescaler. Timers can either increment on a clock or on each edge of a selected tick source. Both one-shot and periodical timer modes are available. AUX Timer 2 is a 16-bit timer that can operate at 24 MHz, 2 MHz or 32 kHz independent of the Sensor Controller functionality. There are 4 capture or compare channels, which can be operated in one-shot or periodical modes. The timer can be used to generate events for the Sensor Controller Engine or the ADC, as well as for PWM output or waveform generation. #### Radio Timer A multichannel 32-bit timer running at 4 MHz is available as part of the device radio. The radio timer is typically used as the timing base in wireless network communication using the 32-bit timing word as the network time. The radio timer is synchronized with the RTC by using a dedicated radio API when the device radio is turned on or off. This ensures that for a network stack, the radio timer seems to always be running when the radio is enabled. The radio timer is in most cases used indirectly through the trigger time fields in the radio APIs and should only be used when running the accurate 48 MHz high frequency crystal is the source of SCLK\_HF. #### Watchdog timer The watchdog timer is used to regain control if the system operates incorrectly due to software errors. It is typically used to generate an interrupt to and reset of the device for the case where periodic monitoring of the system components and tasks fails to verify proper functionality. The watchdog timer runs on a 1.5 MHz clock rate and cannot be stopped once enabled. The watchdog timer pauses to run in Standby power mode and when a debugger halts the device. Submit Document Feedback Copyright © 2022 Texas Instruments Incorporated # 9.8 Serial Peripherals and I/O The SSIs are synchronous serial interfaces that are compatible with SPI, MICROWIRE, and TI's synchronous serial interfaces. The SSIs support both SPI controller and peripheral up to 4 MHz. The SSI modules support configurable phase and polarity. The UARTs implement universal asynchronous receiver and transmitter functions. They support flexible baudrate generation up to a maximum of 3 Mbps. The I<sup>2</sup>S interface is used to handle digital audio and can also be used to interface pulse-density modulation microphones (PDM). The I<sup>2</sup>C interface is also used to communicate with devices compatible with the I<sup>2</sup>C standard. The I<sup>2</sup>C interface can handle 100 kHz and 400 kHz operation, and can serve as both controller and peripheral. The I/O controller (IOC) controls the digital I/O pins and contains multiplexer circuitry to allow a set of peripherals to be assigned to I/O pins in a flexible manner. All digital I/Os are interrupt and wake-up capable, have a programmable pullup and pulldown function, and can generate an interrupt on a negative or positive edge (configurable). When configured as an output, pins can function as either push-pull or open-drain. Five GPIOs have high-drive capabilities, which are marked in **bold** in セクション 7. All digital peripherals can be connected to any digital pin on the device. For more information, see the SimpleLink™ CC13xx and CC26xx Software Development Kit (SDK). # 9.9 Battery and Temperature Monitor A combined temperature and battery voltage monitor is available in the CC2652PSIP device. The battery and temperature monitor allows an application to continuously monitor on-chip temperature and supply voltage and respond to changes in environmental conditions as needed. The module contains window comparators to interrupt the system CPU when temperature or supply voltage go outside defined windows. These events can also be used to wake up the device from Standby mode through the Always-On (AON) event fabric. #### 9.10 µDMA The device includes a direct memory access ( $\mu$ DMA) controller. The $\mu$ DMA controller provides a way to offload data-transfer tasks from the system CPU, thus allowing for more efficient use of the processor and the available bus bandwidth. The $\mu$ DMA controller can perform a transfer between memory and peripherals. The $\mu$ DMA controller has dedicated channels for each supported on-chip module and can be programmed to automatically perform transfers between peripherals and memory when the peripheral is ready to transfer more data. Some features of the µDMA controller include the following (this is not an exhaustive list): - · Highly flexible and configurable channel operation of up to 32 channels - Transfer modes: memory-to-memory, memory-to-peripheral, peripheral-to-memory, and peripheral-to-peripheral - Data sizes of 8, 16, and 32 bits - · Ping-pong mode for continuous streaming of data #### 9.11 Debug The on-chip debug support is done through a dedicated cJTAG (IEEE 1149.7) or JTAG (IEEE 1149.1) interface. The device boots by default into cJTAG mode and must be reconfigured to use 4-pin JTAG. Copyright © 2022 Texas Instruments Incorporated # 9.12 Power Management To minimize power consumption, the CC2652PSIP supports a number of power modes and power management features (see 表 9-1). 表 9-1. Power Modes | MODE | SOFTV | RESET PIN | | | | | |-------------------------------------|---------------------------|------------------------|---------------------|-----------|------|--| | MODE | ACTIVE | IDLE | STANDBY | SHUTDOWN | HELD | | | CPU | Active | Off | Off | Off | Off | | | Flash | On | Available | Off | Off | Off | | | SRAM | On | On | Retention | Off | Off | | | Supply System | On | On | Duty Cycled | Off | Off | | | Register and CPU retention | Full | Full | Partial | No | No | | | SRAM retention | Full | Full | Full | No | No | | | 48 MHz high-speed clock (SCLK_HF) | XOSC_HF or<br>RCOSC_HF | XOSC_HF or<br>RCOSC_HF | Off | Off | Off | | | 2 MHz medium-speed clock (SCLK_MF) | RCOSC_MF | RCOSC_MF Availab | | Off | Off | | | 32 kHz low-speed clock<br>(SCLK_LF) | XOSC_LF or<br>RCOSC_LF | XOSC_LF or<br>RCOSC_LF | XOSC_LF or RCOSC_LF | Off | Off | | | Peripherals | Available | Available | Off | Off | Off | | | Sensor Controller | Controller Available | | Available | Off | Off | | | Wake-up on RTC | Available | Available | Available | Off | Off | | | Wake-up on pin edge | Available | Available | Available | Available | Off | | | Wake-up on reset pin | Vake-up on reset pin On | | On | On | On | | | Brownout detector (BOD) | rownout detector (BOD) On | | Duty Cycled | Off | Off | | | Power-on reset (POR) | On | On | On | Off | Off | | | Watchdog timer (WDT) | Available | Available | Paused | Off | Off | | In **Active** mode, the application system CPU is actively executing code. Active mode provides normal operation of the processor and all of the peripherals that are currently enabled. The system clock can be any available clock source (see 表 9-1). In **Idle** mode, all active peripherals can be clocked, but the Application CPU core and memory are not clocked and no code is executed. Any interrupt event brings the processor back into active mode. In **Standby** mode, only the always-on (AON) domain is active. An external wake-up event, RTC event, or Sensor Controller event is required to bring the device back to active mode. MCU peripherals with retention do not need to be reconfigured when waking up again, and the CPU continues execution from where it went into standby mode. All GPIOs are latched in standby mode. In **Shutdown** mode, the device is entirely turned off (including the AON domain and Sensor Controller), and the I/Os are latched with the value they had before entering shutdown mode. A change of state on any I/O pin defined as a *wake from shutdown pin* wakes up the device and functions as a reset trigger. The CPU can differentiate between reset in this way and reset-by-reset pin or power-on reset by reading the reset status register. The only state retained in this mode is the latched I/O state and the flash memory contents. The Sensor Controller is an autonomous processor that can control the peripherals in the Sensor Controller independently of the system CPU. This means that the system CPU does not have to wake up, for example to perform an ADC sampling or poll a digital sensor over SPI, thus saving both current and wake-up time that would otherwise be wasted. The Sensor Controller Studio tool enables the user to program the Sensor Controller, control its peripherals, and wake up the system CPU as needed. All Sensor Controller peripherals can also be controlled by the system CPU. 注 The power, RF and clock management for the CC2652PSIP device require specific configuration and handling by software for optimized performance. This configuration and handling is implemented in the TI-provided drivers that are part of the CC2652PSIP software development kit (SDK). Therefore, TI highly recommends using this software framework for all application development on the device. The complete SDK with TI-RTOS (optional), device drivers, and examples are offered free of charge in source code. # 9.13 Clock Systems The CC2652PSIP device has several internal system clocks. The 48 MHz SCLK\_HF is used as the main system (MCU and peripherals) clock. This can be driven by the internal 48 MHz RC Oscillator (RCOSC\_HF) or in-package 48 MHz crystal (XOSC\_HF). Note that the radio operation runs off the included, in-package 48 MHz crystal within the module. SCLK\_MF is an internal 2 MHz clock that is used by the Sensor Controller in low-power mode and also for internal power management circuitry. The SCLK\_MF clock is always driven by the internal 2 MHz RC Oscillator (RCOSC\_MF). SCLK\_LF is the 32.768 kHz internal low-frequency system clock. It can be used by the Sensor Controller for ultra-low-power operation and is also used for the RTC and to synchronize the radio timer before or after Standby power mode. SCLK\_LF can be driven by the internal 32.8 kHz RC Oscillator (RCOSC\_LF) or the included, in-package 32.768 kHz crystal within the module. When using the included, in-package crystal within the module, or the internal RC oscillator, the device can output the 32 kHz SCLK LF signal to other devices, thereby reducing the overall system cost. #### 9.14 Network Processor Depending on the product configuration, the CC2652PSIP device can function as a wireless network processor (WNP - a device running the wireless protocol stack with the application running on a separate host MCU), or as a system-on-chip (SoC) with the application and protocol stack running on the system CPU inside the device. In the first case, the external host MCU communicates with the device using SPI or UART. In the second case, the application must be written according to the application framework supplied with the wireless protocol stack. #### 9.15 Device Certification and Qualification The CC2652PSIP module from TI is certified for FCC, IC/ISED, ETSI/CE and UK as lised in 表 9-2. Moreover, the module is a Bluetooth Qualified Design by the Bluetooth Special Interest Group (Bluetooth SIG). TI Customers that build products based on the TI CC2652PSIP module can save in testing cost and time per product family. 注 The FCC and IC IDs, as well as the UK and CE markings, must be located in both the user manual and on the packaging. Due to the small size of the module (7 mm x 7 mm), placing the IDs and markings in a type size large enough to be legible without the aid of magnification is impractical. #### 表 9-2. CC2652PSIP List of Certifications | Regulatory Body | Specification | ID (IF APPLICABLE) | |-----------------------------|--------------------------------------------|--------------------| | FCC (USA) | Part 15C + MPE FCC RF Exposure (Bluetooth) | ZAT-CC2652PSIP | | FCC (USA) | Part 15C + MPE FCC RF Exposure (802.15.4) | ZAI-CC2032PSIP | | IC/ISED (Canada) | RSS-102 (MPE) and RSS-247 (Bluetooth) | 451H-CC2652PSIP | | IC/ISED (Canada) | RSS-102 (MPE) and RSS-247 (802.15.4) | 451H-CC2052F5IF | | | EN 300328 v2.2.2 (2019-07) (Bluetooth) | _ | | | EN 300328 v2.2.2 (2019-07) (802.15.4) | _ | | ETSI/CE (Europe) & RER (UK) | EN 62311:2020 and EN 50655:2017 (MPE) | _ | | E131/CE (Europe) & RER (UK) | EN 301 489-1 v2.2.3 (2019-11) | _ | | | EN 301489-17 v3.2.4 (2020-09) | _ | | | EN 62368-1:2020/A11:2020 | _ | #### 9.15.1 FCC Certification and Statement #### 注意 ## **FCC RF Radiation Exposure Statement:** This equipment complies with FCC radiation exposure limits set forth for an uncontrolled environment. End users must follow the specific operating instructions for satisfying RF exposure limits. This transmitter must not be co-located or operating with any other antenna or transmitter. The CC2652PSIPMOT module from TI is certified for FCC as a single-modular transmitter. The module is an FCC-certified radio module that carries a modular grant. You are cautioned that changes or modifications not expressly approved by the party responsible for compliance could void the user's authority to operate the equipment. This device is planned to comply with Part 15 of the FCC Rules. Operation is subject to the following two conditions: - This device may not cause harmful interference. - This device must accept any interference received, including interference that may cause undesired operation of the device. Product Folder Links: CC2652PSIP #### 9.15.2 IC/ISED Certification and Statement #### 注意 #### IC RF Radiation Exposure Statement: To comply with IC RF exposure requirements, this device and its antenna must not be co-located or operating in conjunction with any other antenna or transmitter. Pour se conformer aux exigences de conformité RF canadienne l'exposition, cet appareil et son antenne ne doivent pas être co-localisés ou fonctionnant en conjonction avec une autre antenne ou transmetteur. The CC2652PSIPMOT module from TI is certified for IC as a single-modular transmitter. The CC2652PSIPMOT module from TI is meets IC modular approval and labeling requirements. The IC follows the same testing and rules as the FCC regarding certified modules in authorized equipment. This device complies with Industry Canada licence-exempt RSS standards. Operation is subject to the following two conditions: - This device may not cause interference. - This device must accept any interference, including interference that may cause undesired operation of the device. Le présent appareil est conforme aux CNR d'Industrie Canada applicables aux appareils radio exempts de licence. L'exploitation est autorisée aux deux conditions suivantes: - L'appareil ne doit pas produire de brouillage - L'utilisateur de l'appareil doit accepter tout brouillage radioélectrique subi, même si le brouillage est susceptible d'en compromettre le fonctionnement. #### 9.15.3 ETSI/CE Certification The CC2652PSIPMOT module from TI is CE certified with certifications to the appropriate EU radio and EMC directives summarized in the Declaration of Conformity and evidenced by the CE mark. The module is tested and certified against the Radio Equipment Directive (RED). See the full text of the for the EU Declaration of Conformity for the CC2652PSIPMOT device. #### 9.15.4 UK Certification The CC2652PSIPMOT module from TI is UK certified with certifications to the appropriate UK radio and EMC directives summarized in the Declaration of Conformity and evidenced by the UK mark. The module is tested and certified against the Radio Equipment Regulations 2017. See the full text of the for the UK Declaration of Conformity for the CC2652PSIPMOT device. # 9.16 Module Markings 図 9-1. Top-Side Marking 表 9-3 lists the CC2652PSIP module markings. 表 9-3. Module Descriptions | | • | |----------|------------------------------------| | MARKING | DESCRIPTION | | CC2652 | Generic Part Number | | P | Model | | SIP | SIP = Module type, X = pre-release | | NNN NNNN | LTC (Lot Trace Code) | # 9.17 End Product Labeling The CC2652PSIPMOT module complies with the FCC single modular FCC grant, FCC ID: .**ZAT-CC2652PSIP**. The host system using this module must display a visible label indicating the following text: # Contains FCC ID: ZAT-CC2652PSIP The CC2652PSIPMOT module complies with the IC single modular IC grant, IC: **451H-CC2652PSIP**. The host system using this module must display a visible label indicating the following text: #### Contains IC: 451H-CC2652PSIP For more information on end product labeling and a sample label, please see section 4 of the OEM Integrators Guide #### 9.18 Manual Information to the End User The OEM integrator must be aware not to provide information to the end user regarding how to install or remove this RF module in the user's manual of the end product which integrates this module. The end user manual must include all required regulatory information and warnings as shown in this manual. # 10 Application, Implementation, and Layout 注 Information in the following Applications section is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. # **10.1 Application Information** ## **10.1.1 Typical Application Circuit** ☑ 10-1 shows the typical application schematic using the CC2652PSIP module. For the full reference schematic, download the LP-CC2652PSIP Design Files. 注 The following guidelines are recommended for implementation of the RF design: - Ensure an RF path is designed with a characteristic impedance of 50 $\Omega$ . - Tuning of the antenna impedance matching network is recommended after manufacturing of the PCB to account for PCB parasitics. Please refer to CC13xx/CC26xx Hardware Configuration and PCB Design Considerations; section 5.1 for further information. 図 10-1. CC2652PSIP Typical Application Schematic 表 10-1 provides the bill of materials for a typical application using the CC2652PSIP module in 🗵 10-1. For full operation reference design, see the LP-CC2652PSIP Design Files 表 10-1. Bill of Materials | QTY | PART<br>REFERENCE | VALUE | MANUFACTURER | PART NUMBER | DESCRIPTION | |-----|-------------------|-------------|-------------------|--------------------|--------------------------------------------------------------------------------------------------------------| | 1 | ANT1 | 2.4 GHz Ant | Texas Instruments | N/A | Refer to 2.4-GHz Inverted F Antenna<br>for details of the antenna<br>implementation and PCB<br>requirements. | | 1 | C1 | 0.1 µF | Murata | GRT033C81E104KE01D | Capacitor, ceramic, 0.1 µF, 25 V, ±10%, X6S, 0201 | | 1 | C2 | 15 pF | Murata | GRM0332C1H150JA01D | Capacitor, ceramic, 1 pF, 50 V, ±5%, C0G/NP0, 0201 | | 1 | P1 | U.FL | Hirose | U.FL-R-SMT-1(01) | U.FL (UMCC) connector receptacle, male pin 50 $\Omega$ , surface mount solder | | 1 | U49 | CC2652PSIP | Texas Instruments | CC2652PSIPMOT | SimpleLink™ multiprotocol 2.4-GHz wireless MCU with integrated power amplifier | # 10.2 Device Connection and Layout Fundamentals ## 10.2.1 Reset In order to meet the module power-on-reset requirements, an external 0.1 $\mu$ F capacitor is required on the nRESET pin during power ON. In addition, VDDS (Pin 46) and VDDS\_PU (Pin 47) should be connected together. If the reset signal is not based upon a power-on-reset and is derived from an external MCU, then the external capacitor will not be needed and VDDS\_PU (Pin 47) should be No Connect (NC). Please refer to $\boxtimes$ 10-1 for the recommended circuit implementation and $\lessapprox$ 10-1 for the recommended 0.1 $\mu$ F capacitor. #### 10.2.2 Unused Pins All unused pins can be left unconnected without the concern of having leakage current. Please refer to セクション 7.3 for more details. #### 10.3 PCB Layout Guidelines This section details the PCB guidelines to speed up the PCB design using the CC2652PSIP module. The integrator of the CC2652PSIP modules must comply with the PCB layout recommendations described in the following subsections to minimize the risk with regulatory certifications for the FCC, IC/ISED, ETSI/CE. Moreover, TI recommends customers to follow the guidelines described in this section to achieve similar performance to that obtained with the TI reference design. #### 10.3.1 General Layout Recommendations Ensure that the following general layout recommendations are followed: - Have a solid ground plane and ground vias under the module for stable system and thermal dissipation. - Do not run signal traces underneath the module on a layer where the module is mounted. # 10.3.2 RF Layout Recommendations It is critical that the RF section be laid out correctly to ensure optimal module performance. A poor layout can cause low-output power and sensitivity degradation. 🗵 10-2 shows the RF placement and routing of the CC2652PSIP module with the 2.4-GHz inverted F antenna. 図 10-2. Module Layout Guidelines Follow these RF layout recommendations for the CC2652PSIP module: - RF traces must have a characterisitc impedance of 50-Ω. - There must be no traces or ground under the antenna section. - RF traces must have via stitching on the ground plane beside the RF trace on both sides. - · RF traces must be as short as possible. - The module must be as close to the PCB edge in consideration of the product enclosure and type of antenna being used. # 10.3.2.1 Antenna Placement and Routing The antenna is the element used to convert the guided waves on the PCB traces to the free space electromagnetic radiation. The placement and layout of the antenna are the keys to increased range and data rates. 表 10-2 provides a summary of the antenna guidelines to follow with the CC2652PSIP module. 表 10-2. Antenna Guidelines | SR NO. | GUIDELINES | |--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | Place the antenna on an edge of the PCB. | | 2 | Ensure that no signals are routed across the antenna elements on any PCB layer. | | 3 | Most antennas, including the PCB antenna used on the LaunchPad™, require ground clearance on all the layers of the PCB. Ensure that the ground is cleared on inner layers as well. | | 4 | Ensure that there is provision to place matching components for the antenna. These must be tuned for best return loss when the complete board is assembled. Any plastics or casing must also be mounted while tuning the antenna because this can impact the impedance. | | 5 | Ensure that the antenna characteristic impedance is $50-\Omega$ as the module is designed for a $50-\Omega$ system. | | 6 | In case of printed antenna, ensure that the simulation is performed considering the soldermask thickness. | | 7 | For good RF performance ensrue that the Voltge Standing Wave Ration (VSWR) is less than 2 across the frequency band of interest. | | 9 | The feed point of the antenna is required to be grounded. This is only for the antenna type used on the CC2652PSIP LaunchPad™. See the specific antenna data sheets for the recommendations. | 表 10-3 lists the recommended antennas to use with the CC2652PSIP module. Other antennas may be available for use with the CC2652PSIP module. Please refer to to the CC2652RSIP OEM integrators guide for a list of approved antennas (and antenna types) that can be used with the CC2652RSIP module. 表 10-3. Recommended Components | CHOICE | ANTENNA | MANUFACTURER | NOTES | |--------|-------------------------------|-------------------|-----------------------------------------------------------------------------------------------------| | 1 | 2.4-GHz Inverted F<br>Antenna | Texas Instruments | Refer to 2.4-GHz Inverted F Antenna for details of the Antenna implementation and PCB requirements. | Product Folder Links: CC2652PSIP #### 10.3.2.2 Transmission Line Considerations The RF signal from the module is routed to the antenna using a Coplanar Waveguide with ground (CPW-G) structure. CPW-G structure offers the maximum amount of isolation and the best possible shielding to the RF lines. In addition to the ground on the L1 layer, placing GND vias along the line also provides additional shielding. - ☑ 10-3 shows a cross section of the coplanar waveguide with the critical dimensions. - ☑ 10-4 shows the top view of the coplanar waveguide with GND and via stitching. 図 10-3. Coplanar Waveguide (Cross Section) 図 10-4. CPW With GND and Via Stitching (Top View) The recommended values for a 4-layer PCB board is provided in 表 10-4. 表 10-4. Recommended PCB Values for 4-Layer Board (L1 to L2 = 0.175 mm) | PARAMETER | VALUE | UNITS | |---------------------|-------|-------| | W | 0.300 | mm | | S | 0.500 | mm | | Н | 0.175 | mm | | Er (FR-4 substrate) | 4.0 | F/m | # 10.4 Reference Designs The following reference designs should be followed closely when implementing designs using the CC2652PSIP device. Special attention must be paid to RF component placement, decoupling capacitors and DCDC regulator components, as well as ground connections for all of these. CC2652xSIP-EM Design Files The CC2652xSIP-EM reference design provides schematic, layout and production files for the characterization board used for deriving the performance number found in this document. LP-CC2652PSIP Design Files The CC2652PSIP LaunchPad Design Files contain detailed schematics and layouts to build application specific boards using the CC2652PSIP module. This Launchpad Design is also used as the referenced for the CC2652RSIP module as it is pin-to-pin compatable with the CC2652RSIP module. Sub-1 GHz and 2.4 GHz Antenna Kit for LaunchPad ™ Development Kit and SensorTag The antenna kit allows real-life testing to identify the optimal antenna for your application. The antenna kit includes 16 antennas for frequencies from 169 MHz to 2.4 GHz, including: - PCB antennas - Helical antennas - Chip antennas - Dual-band antennas for 868 MHz and 915 MHz combined with 2.4 GHz The antenna kit includes a JSC cable to connect to the Wireless MCU LaunchPad Development Kits and SensorTags. Submit Document Feedback Copyright © 2022 Texas Instruments Incorporated # 11 Environmental Requirements and SMT Specifications # 11.1 PCB Bending The PCB follows IPC-A-600J for PCB twist and warpage < 0.75% or 7.5 mil per inch. # 11.2 Handling Environment #### 11.2.1 Terminals The product is mounted with motherboard through land-grid array (LGA). To prevent poor soldering, do not make skin contact with the LGA portion. ## 11.2.2 Falling The mounted components will be damaged if the product falls or is dropped. Such damage may cause the product to malfunction. ## 11.3 Storage Condition # 11.3.1 Moisture Barrier Bag Before Opened A moisture barrier bag must be stored in a temperature of less than 30°C with humidity under 85% RH. The calculated shelf life for the dry-packed product will be 24 months from the date the bag is sealed. # 11.3.2 Moisture Barrier Bag Open Humidity indicator cards must be blue, < 30%. # 11.4 PCB Assembly Guide The wireless MCU modules are packaged in a substrate base Leadless Quad Flatpack (QFM) package. The modules are designed with pull back leads for easy PCB layout and board mounting. #### 11.4.1 PCB Land Pattern & Thermal Vias We recommended a solder mask defined land pattern to provide a consistent soldering pad dimension in order to obtain better solder balancing and solder joint reliability. PCB land pattern are 1:1 to module soldering pad dimension. Thermal vias on PCB connected to other metal plane are for thermal dissipation purpose. It is critical to have sufficient thermal vias to avoid device thermal shutdown. Recommended vias size are 0.2mm and position not directly under solder paste to avoid solder dripping into the vias. #### 11.4.2 SMT Assembly Recommendations The module surface mount assembly operations include: - Screen printing the solder paste on the PCB - Monitor the solder paste volume (uniformity) - · Package placement using standard SMT placement equipment - · X-ray pre-reflow check paste bridging - Reflow - · X-ray post-reflow check solder bridging and voids #### 11.4.3 PCB Surface Finish Requirements A uniform PCB plating thickness is key for high assembly yield. For an electroless nickel immersion gold finish, the gold thickness should range from $0.05~\mu m$ to $0.20~\mu m$ to avoid solder joint embrittlement. Using a PCB with Organic Solderability Preservative (OSP) coating finish is also recommended as an alternative to Ni-Au. #### 11.4.4 Solder Stencil Solder paste deposition using a stencil-printing process involves the transfer of the solder paste through predefined apertures with the application of pressure. Stencil parameters such as aperture area ratio and the fabrication process have a significant impact on paste deposition. Inspection of the stencil prior to placement of package is highly recommended to improve board assembly yields. #### 11.4.5 Package Placement Packages can be placed using standard pick and place equipment with an accuracy of $\pm 0.05$ mm. Component pick and place systems are composed of a vision system that recognizes and positions the component and a mechanical system that physically performs the pick and place operation. Two commonly used types of vision systems are: - · A vision system that locates a package silhouette - · A vision system that locates individual pads on the interconnect pattern The second type renders more accurate placements but tends to be more expensive and time consuming. Both methods are acceptable since the parts align due to a self-centering features of the solder joint during solder reflow. It is recommended to avoid solder bridging to 2 mils into the solder paste or with minimum force to avoid causing any possible damage to the thinner packages. #### 11.4.6 Solder Joint Inspection After surface mount assembly, transmission X-ray should be used for sample monitoring of the solder attachment process. This identifies defects such as solder bridging, shorts, opens, and voids. It is also recommended to use side view inspection in addition to X-rays to determine if there are "Hour Glass" shaped solder and package tilting existing. The "Hour Glass" solder shape is not a reliable joint. 90° mirror projection can be used for side view inspection. ## 11.4.7 Rework and Replacement TI recommends removal of modules by rework station applying a profile similar to the mounting process. Using a heat gun can sometimes cause damage to the module by overheating. #### 11.4.8 Solder Joint Voiding TI recommends to control solder joint voiding to be less than 30% (per IPC-7093). Solder joint voids could be reduced by baking of components and PCB, minimized solder paste exposure duration, and reflow profile optimization. # 11.5 Baking Conditions Products require baking before mounting if: - Humidity indicator cards read > 30% - Temp < 30°C, humidity < 70% RH, over 96 hours</li> Baking condition: 90°C, 12 to 24 hours Baking times: 1 time # 11.6 Soldering and Reflow Condition - · Heating method: Conventional convection or IR convection - Temperature measurement: Thermocouple d = 0.1 mm to 0.2 mm CA (K) or CC (T) at soldering portion or equivalent method - Solder paste composition: SAC305 - Allowable reflow soldering times: 2 times based on the reflow soldering profile (see ☑ 11-1) - Temperature profile: Reflow soldering will be done according to the temperature profile (see ☑ 11-1) - Peak temperature: 260°C 図 11-1. Temperature Profile for Evaluation of Solder Heat Resistance of a Component (at Solder Joint) 表 11-1. Temperature Profile | Profile Elements | Convection or IR <sup>(1)</sup> | |-----------------------------------|--------------------------------------| | Peak temperature range | 235 to 240°C typical (260°C maximum) | | Pre-heat / soaking (150 to 200°C) | 60 to 120 seconds | | Time above melting point | 60 to 90 seconds | | Time with 5°C to peak | 30 seconds maximum | | Ramp up | < 3°C / second | | Ramp down | <-6°C / second | (1) For details, refer to the solder paste manufacturer's recommendation. 注 TI does not recommend the use of conformal coating or similar material on the SimpleLink™ module. This coating can lead to localized stress on the solder connections inside the module and impact the module reliability. Use caution during the module assembly process to the final PCB to avoid the presence of foreign material inside the module. # 12 Device and Documentation Support TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop solutions are listed as follows. #### 12.1 Device Nomenclature To designate the stages in the product development cycle, TI assigns prefixes to all part numbers and/or date-code. Each device has one of three prefixes/identifications: X, P, or null (no prefix) (for example, XCC2652PSIP is in preview; therefore, an X prefix/identification is assigned). Device development evolutionary flow: - **X** Experimental device that is not necessarily representative of the final device's electrical specifications and may not use production assembly flow. - **P** Prototype device that is not necessarily the final silicon die and may not necessarily meet final electrical specifications. **null** Production version of the silicon die that is fully qualified. Production devices have been characterized fully, and the quality and reliability of the device have been demonstrated fully. Tl's standard warranty applies. Predictions show that prototype devices (X or P) have a greater failure rate than the standard production devices. Texas Instruments recommends that these devices not be used in any production system because their expected end-use failure rate still is undefined. Only qualified production devices are to be used. TI device nomenclature also includes a suffix with the device family name. This suffix indicates the package type (for example, *RGZ*). For orderable part numbers of *CC2652PSIP* devices in the RGZ (7-mm x 7-mm) package type, see the *Package Option Addendum* of this document, the Device Information in セクション 3, the TI website (www.ti.com), or contact your TI sales representative. ☑ 12-1. Device Nomenclature #### 12.2 Tools and Software The CC2652PSIP device is supported by a variety of software and hardware development tools. # **Development Kit** CC2652PSIP LaunchPad™ Development Kit The CC2652PSIP LaunchPad<sup>™</sup> Development Kit enables development of high-performance wireless applications that benefit from low-power operation. The kit features the CC2652PSIP SimpleLink Wireless system-in-Package, which allows you to quickly evaluate and prototype 2.4-GHz wireless applications such as Bluetooth 5 Low Energy, Zigbee and Thread, plus combinations of these. The kit works with the LaunchPad ecosystem, easily enabling additional functionality like sensors, display and more. The built-in EnergyTrace<sup>™</sup> software is an energy-based code analysis tool that measures and displays the application's energy profile and helps to optimize it for ultra-low-power consumption. #### **Software** SimpleLink™ CC13XX-CC26XX SDK The SimpleLink CC13XX-CC26XX Software Development Kit (SDK) provides a complete package for the development of wireless applications on the CC13X2 / CC26X2 family of devices. The SDK includes a comprehensive software package for the CC2652PSIP device, including the following protocol stacks: - Bluetooth Low Energy 4 and 5.2 - Thread (based on OpenThread) - Zigbee 3.0 - TI 15.4-Stack an IEEE 802.15.4-based star networking solution for Sub-1 GHz and 2.4 GHz - EasyLink a large set of building blocks for building proprietary RF software stacks - Multiprotocol support concurrent operation between stacks using the Dynamic Multiprotocol Manager (DMM) The SimpleLink CC13XX-CC26XX SDK is part of TI's SimpleLink MCU platform, offering a single development environment that delivers flexible hardware, software and tool options for customers developing wired and wireless applications. For more information about the SimpleLink MCU Platform, visit <a href="http://www.ti.com/simplelink">http://www.ti.com/simplelink</a>. Copyright © 2022 Texas Instruments Incorporated Submit Document Feedback #### **Development Tools** Code Composer Studio™ Integrated Development Environment (IDE) Code Composer Studio is an integrated development environment (IDE) that supports TI's Microcontroller and Embedded Processors portfolio. Code Composer Studio comprises a suite of tools used to develop and debug embedded applications. It includes an optimizing C/C++ compiler, source code editor, project build environment, debugger, profiler, and many other features. The intuitive IDE provides a single user interface taking you through each step of the application development flow. Familiar tools and interfaces allow users to get started faster than ever before. Code Composer Studio combines the advantages of the Eclipse® software framework with advanced embedded debug capabilities from TI resulting in a compelling feature-rich development environment for embedded developers. CCS has support for all SimpleLink Wireless MCUs and includes support for EnergyTrace™ software (application energy usage profiling). A real-time object viewer plugin is available for TI-RTOS, part of the SimpleLink SDK. Code Composer Studio is provided free of charge when used in conjunction with the XDS debuggers included on a LaunchPad Development Kit. Code Composer Studio™ Cloud IDE Code Composer Studio (CCS) Cloud is a web-based IDE that allows you to create, edit and build CCS and Energia<sup>™</sup> projects. After you have successfully built your project, you can download and run on your connected LaunchPad. Basic debugging, including features like setting breakpoints and viewing variable values is now supported with CCS Cloud. IAR Embedded Workbench® for Arm® IAR Embedded Workbench<sup>®</sup> is a set of development tools for building and debugging embedded system applications using assembler, C and C++. It provides a completely integrated development environment that includes a project manager, editor, and build tools. IAR has support for all SimpleLink Wireless MCUs. It offers broad debugger support, including XDS110, IAR I-jet<sup>™</sup> and Segger J-Link <sup>™</sup>. A real-time object viewer plugin is available for TI-RTOS, part of the SimpleLink SDK. IAR is also supported out-of-the-box on most software examples provided as part of the SimpleLink SDK. A 30-day evaluation or a 32 KB size-limited version is available through jar.com. # SmartRF™ Studio SmartRF™ Studio is a Windows® application that can be used to evaluate and configure SimpleLink Wireless MCUs from Texas Instruments. The application will help designers of RF systems to easily evaluate the radio at an early stage in the design process. It is especially useful for generation of configuration register values and for practical testing and debugging of the RF system. SmartRF Studio can be used either as a standalone application or together with applicable evaluation boards or debug probes for the RF device. Features of the SmartRF Studio include: - · Link tests send and receive packets between nodes - · Antenna and radiation tests set the radio in continuous wave TX and RX states - · Export radio configuration code for use with the TI SimpleLink SDK RF driver - Custom GPIO configuration for signaling and control of external switches # Sensor Controller Studio Sensor Controller Studio is used to write, test and debug code for the Sensor Controller peripheral. The tool generates a Sensor Controller Interface driver, which is a set of C source files that are compiled into the System CPU application. These source files also contain the Sensor Controller binary image and allow the System CPU application to control and exchange data with the Sensor Controller. Features of the Sensor Controller Studio include: - Ready-to-use examples for several common use cases - Full toolchain with built-in compiler and assembler for programming in a C-like programming language Submit Document Feedback Copyright © 2022 Texas Instruments Incorporated Provides rapid development by using the integrated sensor controller task testing and debugging functionality, including visualization of sensor data and verification of algorithms #### **CCS UniFlash** CCS UniFlash is a standalone tool used to program on-chip flash memory on TI MCUs. UniFlash has a GUI, command line, and scripting interface. CCS UniFlash is available free of charge. # 12.2.1 SimpleLink™ Microcontroller Platform The SimpleLink microcontroller platform sets a new standard for developers with the broadest portfolio of wired and wireless Arm® MCUs (System-on-Chip) in a single software development environment. Delivering flexible hardware, software and tool options for your IoT applications. Invest once in the SimpleLink software development kit and use throughout your entire portfolio. Learn more on ti.com/simplelink. # 12.3 Documentation Support To receive notification of documentation updates on data sheets, errata, application notes and similar, navigate to the device product folder on ti.com/product/CC2652PSIP. In the upper right corner, click on Alert me to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. The current documentation that describes the MCU, related peripherals, and other technical collateral is listed as follows. #### **TI Resource Explorer** TI Resource Explorer Software examples, libraries, executables, and documentation are available for your device and development board. #### **Errata** CC2652PSIP Silicon **Errata** The silicon errata describes the known exceptions to the functional specifications for each silicon revision of the device and description on how to recognize a device revision. #### **Application Reports** All application reports for the CC2652PSIP device are found on the device product folder at: ti.com/product/ CC2652PSIP/technicaldocuments. ## **Technical Reference Manual (TRM)** Wireless MCU TRM CC13xx, CC26xx SimpleLink™ The TRM provides a detailed description of all modules and peripherals available in the device family. # 12.4 サポート・リソース TI E2E™ サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接 得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得るこ とができます。 リンクされているコンテンツは、該当する貢献者により、現状のまま提供されるものです。これらは Tl の仕様を構成するも のではなく、必ずしも TI の見解を反映したものではありません。TI の使用条件を参照してください。 ## 12.5 Trademarks SimpleLink<sup>™</sup>, LaunchPad<sup>™</sup>, EnergyTrace<sup>™</sup>, Code Composer Studio<sup>™</sup>, and TI E2E<sup>™</sup> are trademarks of Texas Instruments. I-jet<sup>™</sup> is a trademark of IAR Systems AB. J-Link™ is a trademark of SEGGER Microcontroller Systeme GmbH. Zigbee® is a registered trademark of Zigbee Alliance Inc. Bluetooth® is a registered trademark of Bluetooth SIG Inc. Wi-Fi® is a registered trademark of Wi-Fi Alliance. Arm Thumb® is a registered trademark of Arm Limited (or its subsidiaries). Eclipse® is a registered trademark of Eclipse Foundation. IAR Embedded Workbench® is a registered trademark of IAR Systems AB. Windows® is a registered trademark of Microsoft Corporation. すべての商標は、それぞれの所有者に帰属します。 # 12.6 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. # 12.7 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. Submit Document Feedback Copyright © 2022 Texas Instruments Incorporated # 13 Mechanical, Packaging, and Orderable Information # 13.1 Packaging Information The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. | | , | 9 | |--------------------------------------------------|----------|---| | | 注 | | | The total height of the module is 1.51 mm. | | | | The weight of the CC2652PSIP module is typically | 0.186 g. | | Copyright © 2022 Texas Instruments Incorporated Submit Document Feedback # **MOT0048A** # **PACKAGE OUTLINE** # QFM - 1.51 mm max height QUAD FLAT MODULE #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. # **EXAMPLE BOARD LAYOUT** # **MOT0048A** # QFM - 1.51 mm max height QUAD FLAT MODULE NOTES: (continued) 3. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). # **EXAMPLE STENCIL DESIGN** # **MOT0048A** QFM - 1.51 mm max height QUAD FLAT MODULE NOTES: (continued) 4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. www.ti.com 21-Sep-2022 #### PACKAGING INFORMATION | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|----------------------------------------|-------------------------------|---------------------|--------------|-------------------------|---------| | CC2652PSIPMOTR | ACTIVE | QFM | MOT | 48 | 2000 | RoHS (In<br>Work) & Green<br>(In Work) | ENEPIG | Level-3-260C-168 HR | -40 to 105 | CC2652<br>P SIP | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # **PACKAGE MATERIALS INFORMATION** www.ti.com 8-Nov-2022 # TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | # QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | CC2652PSIPMOTR | QFM | MOT | 48 | 2000 | 330.0 | 16.4 | 7.4 | 7.4 | 1.88 | 12.0 | 16.0 | Q1 | # **PACKAGE MATERIALS INFORMATION** www.ti.com 8-Nov-2022 # \*All dimensions are nominal | Ì | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |---|----------------|--------------|-----------------|------|------|-------------|------------|-------------| | ı | CC2652PSIPMOTR | QFM | МОТ | 48 | 2000 | 336.6 | 336.6 | 31.8 | QUAD FLAT MODULE # NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. QUAD FLAT MODULE NOTES: (continued) 3. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). QUAD FLAT MODULE NOTES: (continued) 4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. # 重要なお知らせと免責事項 TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、TI製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。 TI の製品は、TI の販売条件、または ti.com やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、TI はそれらに異議を唱え、拒否します。 郵送先住所:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022. Texas Instruments Incorporated