

## CC1312R SimpleLink™ 高性能 Sub-1GHz ワイヤレス MCU

## 1 特長

- マイクロコントローラ
  - 強力な 48MHz Arm® Cortex®-M4F プロセッサ
  - EEMBC CoreMark® スコア: 148
  - 352KB のインシステム・プログラマブル・フラッシュ
  - プロトコルおよびライブラリ機能用の 256KB ROM
  - 8KB のキヤッシュ SRAM (汎用 RAM としても使用可能)
  - 80KB の超低リーク SRAM。SRAM は動作の信頼性を高めるためパリティで保護。
  - 2 ピン cJTAG および JTAG デバッグ
  - OTA (Over-the-air) 更新をサポート
- 4KB の SRAM を搭載した超低消費電力センサ・コントローラ
  - センサ・データのサンプリング、保存、処理
  - システム CPU から独立して動作
  - 高速ウェイクアップにより低消費電力動作を実現
- TI-RTOS、ドライバ、ブートローダ、IEEE 802.15.4 MAC を ROM に配置してアプリケーション・サイズを最適化
- RoHS 準拠のパッケージ
  - 7mm × 7mm の RGZ VQFN48 (30 GPIO)
- ペリフェラル
  - デジタル・ペリフェラルを任意の GPIO に接続可能
  - 4x 32 ビットまたは 8x 16 ビットの汎用タイマ
  - 12 ビット ADC、200k サンプル / 秒、8 チャネル
  - 内部リファレンス電圧 DAC を搭載した 2 つのコンバーティ (連続時間 ×1、超低消費電力 ×1)
  - プログラマブルな電流ソース
  - UART ×2
  - SSI ×2 (SPI、MICROWIRE、TI)
  - I<sup>2</sup>C
  - I<sup>2</sup>S
  - リアルタイム・クロック (RTC)
  - AES 128 および 256 ビット暗号化アクセラレータ
  - ECC および RSA 公開鍵ハードウェア・アクセラレータ
  - SHA2 アクセラレータ (SHA-512 までのフル・スイート)
  - TRNG (True Random Number Generator)
  - 容量性センシング、最大 8 チャネル
  - 温度およびバッテリ・モニタを内蔵
- 外部システム
  - オンチップの降圧型 DC/DC コンバータ
  - TCXO をサポート
- 低消費電力

- 広い電源電圧範囲: 1.8V~3.8V
- アクティブ・モードの RX: 5.8mA (3.6V, 868MHz)
- アクティブ・モードの TX (+14dBm): 24.9mA (868MHz)
- アクティブ・モードの MCU 48MHz (CoreMark): 2.9mA (60μA/MHz)
- センサ・コントローラ、低消費電力モード、2MHz、無限ループ動作: 30.1μA
- センサ・コントローラ、アクティブ・モード、24MHz、無限ループ動作: 808μA
- スタンバイ: 0.85μA (RTC 動作、80KB RAM および CPU を保持)
- シャットダウン: 150nA (外部イベントでウェークアップ)
- 無線部
  - 柔軟性の高い高性能 Sub-1GHz RF トランシーバ
  - 優れたレシーバ感度: SimpleLink 長距離モードで -121dBm、50kbps で -110dBm
  - 温度補償付きで最大 +14dBm の出力電力
  - 国際的な無線周波数規制への準拠を目標としたシステムに最適
    - ETSI EN 300 220 受信機カテゴリ 1.5 および 2、EN 303 131、EN 303 204 (欧州)
    - FCC CFR47 パート 15
    - ARIB STD-T108
  - 幅広い規格に対応
- ワイヤレス・プロトコル
  - IEEE 802.15.4g、IPv6 対応スマート・オブジェクト (6LoWPAN)、MIOTY®、ワイヤレス M-Bus、Wi-SUN®、KNX RF、Amazon Sidewalk、独自システム、SimpleLink™ TI 15.4 スタック (Sub-1GHz)、DMM (ダイナミック・マルチプロトコル・マネージャ) ドライバ。
- 開発ツールとソフトウェア
  - CC1312R LaunchPad™ 開発キット
  - SimpleLink™ CC13x2 および CC26x2 ソフトウェア開発キット (SDK)
  - SmartRF™ Studio による単純な無線構成
  - Sensor Controller Studio により低消費電力のセンシング・アプリケーションを構築



## 2 アプリケーション

- 169、433、470～510、868、902～928MHz の ISM および SRD システム<sup>1</sup> (最小 4kHz の受信帯域幅)
- ビルディング・オートメーション
  - ビルディングのセキュリティ・システム – モーション検出器、電子スマート・ロック、ドアおよび窓センサ、ガレージ・ドア・システム、ゲートウェイ
  - HVAC – サーモスタット、ワイヤレス環境センサ、HVAC システム・コントローラ、ゲートウェイ
  - 防火システム – 煙および熱感知器、火災警報制御パネル (FACP)
  - ビデオ監視 – IP ネットワーク・カメラ
  - エレベータとエスカレーター – エレベータとエスカレータのエレベータ・メイン制御パネル
- グリッド・インフラストラクチャ

- スマート・メータ – 水道メータ、ガス・メータ、電気メータ、ヒート・コスト・アロケータ
- グリッド通信 – 無線通信 – 長距離センサ・アプリケーション
- その他の代替エネルギー – 環境発電
- 産業用輸送 – アセット・トラッキング
- ファクトリ・オートメーションおよび制御
- 医療用
- 電子 POS (EPOS) – 電子棚札 (ESL)
- パーソナル・エレクトロニクス
  - ネットワーク接続の周辺機器 – 民生用ワイヤレス・モジュール
  - ホーム・シアターおよびエンターテインメント – スマート・スピーカ、セット・トップ・ボックス
  - ゲーム
  - ウェアラブル (非医療用)

## 3 概要

SimpleLink™ CC1312R デバイスはマルチプロトコルの Sub-1GHz ワイヤレス・マイコン (MCU) です。本デバイスは IEEE 802.15.4g、IPv6 対応スマート・オブジェクト (6LoWPAN)、MIOTY®、Wi-SUN®、TI 15.4 スタック (Sub-1GHz) を含む独自システムをサポートしています。本デバイスは、ビルディングのセキュリティ・システム、HVAC、スマート・メータ、医療、有線ネットワーク、携帯型電子機器、ホーム・シアター / エンターテインメント、ネットワーク接続周辺機器市場向けの低消費電力の無線通信と高度なセンシングに最適化されています。このデバイスの主な特長としては、以下に示すものがあります。

- 産業用の要求を満たす業界標準の周波数帯域 (315MHz、433MHz、868MHz、900MHz など) に対応するフレキシブルな Sub-1GHz 無線。
- 完全な SimpleLink™ 15.4 スタック (Sub-1GHz) ソリューションを含む SimpleLink™ CC13x2 および CC26x2 ソフトウェア開発キット (SDK) で幅広いプロトコル・スタックを柔軟にサポート。
- Sub-1GHz (消費電流 24.9mA) で +14dBm の最大送信出力。
- 0.85µA の小さいスタンバイ電流 (全 RAM 保持) によるバッテリ寿命が長いワイヤレス・アプリケーション。
- 産業用温度に対応し、105°C で 11µA の最小スタンバイ電流。
- 高速ウェークアップ機能を備えたプログラマブルな自律型超低消費電力センサ・コントローラ CPU による高度なセンシング。たとえば、このセンサ・コントローラは、1µA のシステム電流で 1Hz の ADC サンプリングが可能です。
- 潜在的な放射線イベントによるデータ破損を防止する常時オン SRAM パリティを備え、低い SER (ソフト・エラー・レート) FIT (Failure-in-time、故障率) により、産業用市場向けに中断のない長い動作寿命を実現。
- 柔軟性の高い低消費電力 RF トランシーバ機能を備えた専用のソフトウェア制御無線コントローラ (Arm® Cortex®-M0) により、複数の物理層および RF 規格をサポート。
- SimpleLink™ 長距離モードに対応する優れた無線感度 (-121dBm) と堅牢 (選択度、ブロッキング) 性能。

CC1312R デバイスは SimpleLink™ MCU プラットフォームに属しています。本プラットフォームは、シングル・コア SDK (ソフトウェア開発キット) と豊富なツール・セットを備えた使いやすい共通の開発環境を共有する Wi-Fi®、Bluetooth Low Energy、Thread、Zigbee、Sub-1GHz MCU、ホスト MCU で構成されています。SimpleLink™ プラットフォームは一度で統合を実現でき、製品ラインアップのどのデバイスの組み合わせでも設計に追加できるので、設計要件変更の際もコードの 100% 再利用が可能です。詳細については、SimpleLink™ MCU プラットフォームを参照してください。

<sup>1</sup> サポートしているプロトコル規格、変調フォーマット、データ・レートの詳細については、RF コアを参照してください。

製品情報

| 部品番号 <sup>(1)</sup> | パッケージ     | 本体サイズ (公称)      |
|---------------------|-----------|-----------------|
| CC1312R1F3RGZ       | VQFN (48) | 7.00mm × 7.00mm |

(1) 提供中の全デバイスに関する最新の製品、パッケージ、および注文情報については、セクション 12 のパッケージ・オプションに関する付録、または TI Web サイトを参照してください。

## 4 Functional Block Diagram



図 4-1. CC1312R Block Diagram

## Table of Contents

|                                                                     |           |                                                                      |           |
|---------------------------------------------------------------------|-----------|----------------------------------------------------------------------|-----------|
| <b>1 特長</b> .....                                                   | <b>1</b>  | 8.20 Timing and Switching Characteristics.....                       | <b>25</b> |
| <b>2 アプリケーション</b> .....                                             | <b>2</b>  | 8.21 Peripheral Characteristics.....                                 | <b>31</b> |
| <b>3 概要</b> .....                                                   | <b>2</b>  | 8.22 Typical Characteristics.....                                    | <b>39</b> |
| <b>4 Functional Block Diagram</b> .....                             | <b>3</b>  | <b>9 Detailed Description</b> .....                                  | <b>55</b> |
| <b>5 Revision History</b> .....                                     | <b>5</b>  | 9.1 Overview.....                                                    | <b>55</b> |
| <b>6 Device Comparison</b> .....                                    | <b>6</b>  | 9.2 System CPU.....                                                  | <b>55</b> |
| <b>7 Terminal Configuration and Functions</b> .....                 | <b>7</b>  | 9.3 Radio (RF Core).....                                             | <b>56</b> |
| 7.1 Pin Diagram – RGZ Package (Top View).....                       | 7         | 9.4 Memory.....                                                      | <b>57</b> |
| 7.2 Signal Descriptions – RGZ Package.....                          | 8         | 9.5 Sensor Controller.....                                           | <b>58</b> |
| 7.3 Connections for Unused Pins and Modules.....                    | 9         | 9.6 Cryptography.....                                                | <b>59</b> |
| <b>8 Specifications</b> .....                                       | <b>10</b> | 9.7 Timers.....                                                      | <b>60</b> |
| 8.1 Absolute Maximum Ratings .....                                  | 10        | 9.8 Serial Peripherals and I/O.....                                  | <b>61</b> |
| 8.2 ESD Ratings .....                                               | 10        | 9.9 Battery and Temperature Monitor.....                             | <b>61</b> |
| 8.3 Recommended Operating Conditions .....                          | 10        | 9.10 $\mu$ DMA.....                                                  | <b>61</b> |
| 8.4 Power Supply and Modules .....                                  | 11        | 9.11 Debug.....                                                      | <b>61</b> |
| 8.5 Power Consumption - Power Modes .....                           | 12        | 9.12 Power Management.....                                           | <b>62</b> |
| 8.6 Power Consumption - Radio Modes .....                           | 13        | 9.13 Clock Systems.....                                              | <b>63</b> |
| 8.7 Nonvolatile (Flash) Memory Characteristics .....                | 13        | 9.14 Network Processor.....                                          | <b>63</b> |
| 8.8 Thermal Resistance Characteristics .....                        | 14        | <b>10 Application, Implementation, and Layout</b> .....              | <b>64</b> |
| 8.9 RF Frequency Bands .....                                        | 14        | 10.1 Reference Designs.....                                          | <b>64</b> |
| 8.10 861 MHz to 1054 MHz - Receive (RX) .....                       | 15        | 10.2 Junction Temperature Calculation.....                           | <b>65</b> |
| 8.11 861 MHz to 1054 MHz - Transmit (TX) .....                      | 18        | <b>11 Device and Documentation Support</b> .....                     | <b>66</b> |
| 8.12 861 MHz to 1054 MHz - PLL Phase Noise<br>Wideband Mode .....   | 19        | 11.1 Tools and Software.....                                         | <b>66</b> |
| 8.13 861 MHz to 1054 MHz - PLL Phase Noise<br>Narrowband Mode ..... | 19        | 11.2 Documentation Support.....                                      | <b>68</b> |
| 8.14 359 MHz to 527 MHz - Receive (RX) .....                        | 20        | 11.3 サポート・リソース.....                                                  | <b>69</b> |
| 8.15 359 MHz to 527 MHz - Transmit (TX) .....                       | 22        | 11.4 Trademarks.....                                                 | <b>69</b> |
| 8.16 359 MHz to 527 MHz - PLL Phase Noise .....                     | 23        | 11.5 静電気放電に関する注意事項.....                                              | <b>69</b> |
| 8.17 143 MHz to 176 MHz - Receive (RX) .....                        | 24        | 11.6 用語集.....                                                        | <b>69</b> |
| 8.18 143 MHz to 176 MHz - Transmit (TX) .....                       | 25        | <b>12 Mechanical, Packaging, and Orderable<br/>Information</b> ..... | <b>70</b> |
| 8.19 143 MHz to 176 MHz - PLL Phase Noise .....                     | 25        | 12.1 Packaging Information.....                                      | <b>70</b> |

## 5 Revision History

資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。

### Changes from May 19, 2020 to November 18, 2020 (from Revision G (May 2020) to Revision H (November 2020))

|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | <b>Page</b> |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| • 文書全体にわたって表、図、相互参照の採番方法を更新.....                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 1           |
| • <a href="#">セクション 1</a> 「特長」の「ワイヤレス・プロトコル」リストの項目に Amazon Sidewalk を追加 .....                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 1           |
| • <a href="#">セクション 1</a> 「特長」に TCXO サポートを追加 .....                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 1           |
| • <a href="#">セクション 2</a> 、「アプリケーション」に 169MHz 帯域を追加 .....                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 2           |
| • Changed the test condition to "Zero cycles" for the Flash sector erase time parameter in <a href="#">セクション 8.7, Nonvolatile (Flash) Memory Characteristics</a> .....                                                                                                                                                                                                                                                                                                                                                                                                                                          | 10          |
| • Added the 169 MHz band in <a href="#">セクション 8.9, RF Frequency Bands</a> .....                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 10          |
| • Changed the name of "802.15.4g Mandatory Mode" to "IEEE 802.15.4" and added deviation to conditions in <a href="#">セクション 8.10, 861 MHz to 1054 MHz - Receive (RX)</a> .....                                                                                                                                                                                                                                                                                                                                                                                                                                   | 10          |
| • Added the following sections to <a href="#">セクション 8.10, 861 MHz to 1054 MHz - Receive (RX)</a> : 100 kbps, $\pm 25$ kHz deviation, 2-GFSK, 137 kHz RX Bandwidth; 200 kbps, $\pm 50$ kHz deviation, 2-GFSK, 311 kHz RX Bandwidth; 500 kbps, $\pm 190$ kHz deviation, 2-GFSK, 1150 kHz RX Bandwidth; OOK, 4.8 kbps; Narrowband, 9.6 kbps $\pm 2.4$ kHz deviation, 2-GFSK, 868 MHz, 17.1 kHz RX Bandwidth; 1 Mbps, $\pm 350$ kHz deviation, 2-GFSK, 2.2 MHz RX Bandwidth; Wi-SUN; WB-DSSS, 240/120/60/30 kbps (480 ksym/s, 2-GFSK, $\pm 195$ kHz Deviation, FEC (Half Rate), DSSS = 1/2/4/8, 622 kHz RX BW)..... | 10          |
| • Added the Adjacent Channel Power and Alternate Channel Power parameters to <a href="#">セクション 8.11, 861 MHz to 1054 MHz - Receive (TX)</a> .....                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 10          |
| • Added the OOK 4.8 kbps section to <a href="#">セクション 8.14, 359 MHz to 527 MHz - Receive (RX)</a> .....                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 10          |
| • Added 143 MHz to 176 MHz band specifications: <a href="#">セクション 8.17</a> , <a href="#">セクション 8.18</a> , and <a href="#">セクション 8.19</a> .....                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 10          |
| • Added <a href="#">セクション 8.20.3.1, 48 MHz Clock Input (TCXO)</a> .....                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 27          |
| • Changed the frequency of the input tone for 14-bit and 15-bit mode in <a href="#">セクション 8.21.1.1</a> .....                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 31          |
| • Updated <a href="#">図 8-17</a> ; added <a href="#">図 8-18</a> , <a href="#">図 8-19</a> , and <a href="#">図 8-20</a> .....                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 45          |
| • Added the TXCO option in the paragraph that begins "The 48 MHz SCLK_HF is used as..." in <a href="#">セクション 9.13, Clock Systems</a> .....                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 63          |
| • Added the paragraph that begins "Integrated matched filter-balun devices can be used..." in <a href="#">セクション 10.1, Reference Designs</a> .....                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 64          |

## 6 Device Comparison

**表 6-1. Device Family Overview**

| DEVICE       | RADIO SUPPORT                                                                                                                                       | FLASH (KB) | RAM (KB) | GPIO  | PACKAGE SIZE                                                                                                      |
|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|------------|----------|-------|-------------------------------------------------------------------------------------------------------------------|
| CC1312R      | Sub-1 GHz                                                                                                                                           | 352        | 80       | 30    | RGZ (7-mm × 7-mm VQFN48)                                                                                          |
| CC1352P      | Multiprotocol<br>Sub-1 GHz<br>Bluetooth 5.1 Low Energy<br>Zigbee<br>Thread<br>2.4 GHz proprietary FSK-based formats<br>+20-dBm high-power amplifier | 352        | 80       | 26    | RGZ (7-mm × 7-mm VQFN48)                                                                                          |
| CC1352R      | Multiprotocol<br>Sub-1 GHz<br>Bluetooth 5.1 Low Energy<br>Zigbee<br>Thread<br>2.4 GHz proprietary FSK-based formats                                 | 352        | 80       | 28    | RGZ (7-mm × 7-mm VQFN48)                                                                                          |
| CC2642R      | Bluetooth 5.1 Low Energy<br>2.4 GHz proprietary FSK-based formats                                                                                   | 352        | 80       | 31    | RGZ (7-mm × 7-mm VQFN48)                                                                                          |
| CC2642R-Q1   | Bluetooth 5.1 Low Energy                                                                                                                            | 352        | 80       | 31    | RTC (7-mm × 7-mm VQFN48)                                                                                          |
| CC2652R      | Multiprotocol<br>Bluetooth 5.1 Low Energy<br>Zigbee<br>Thread<br>2.4 GHz proprietary FSK-based formats                                              | 352        | 80       | 31    | RGZ (7-mm × 7-mm VQFN48)                                                                                          |
| CC2652RB     | Multiprotocol<br>Bluetooth 5.1 Low Energy<br>Zigbee<br>Thread<br>2.4 GHz proprietary FSK-based formats                                              | 352        | 80       | 31    | RGZ (7-mm × 7-mm VQFN48)                                                                                          |
| CC2652P      | Multiprotocol<br>Bluetooth 5.1 Low Energy<br>Zigbee<br>Thread<br>2.4 GHz proprietary FSK-based formats<br>+19.5-dBm high-power amplifier            | 352        | 80       | 26    | RGZ (7-mm × 7-mm VQFN48)                                                                                          |
| CC1310       | Sub-1 GHz                                                                                                                                           | 32–128     | 16–20    | 10–31 | RGZ (7-mm × 7-mm VQFN48)<br>RHB (5-mm × 5-mm VQFN32)<br>RSM (4-mm × 4-mm VQFN32)                                  |
| CC1350       | Sub-1 GHz<br>Bluetooth 4.2 Low Energy                                                                                                               | 128        | 20       | 10–31 | RGZ (7-mm × 7-mm VQFN48)<br>RHB (5-mm × 5-mm VQFN32)<br>RSM (4-mm × 4-mm VQFN32)                                  |
| CC2640R2F    | Bluetooth 5.1 Low Energy<br>2.4 GHz proprietary FSK-based formats                                                                                   | 128        | 20       | 10–31 | RGZ (7-mm × 7-mm VQFN48)<br>RHB (5-mm × 5-mm VQFN32)<br>RSM (4-mm × 4-mm VQFN32)<br>YFV (2.7-mm × 2.7-mm DSBGA34) |
| CC2640R2F-Q1 | Bluetooth 5.1 Low Energy<br>2.4 GHz proprietary FSK-based formats                                                                                   | 128        | 20       | 31    | RGZ (7-mm × 7-mm VQFN48)                                                                                          |

## 7 Terminal Configuration and Functions

## 7.1 Pin Diagram – RGZ Package (Top View)



図 7-1. RGZ (7-mm × 7-mm) Pinout, 0.5-mm Pitch (Top View)

The following I/O pins marked in [FIG 7-1](#) in **bold** have high-drive capabilities:

- Pin 10, DIO\_5
- Pin 11, DIO\_6
- Pin 12, DIO\_7
- Pin 24, JTAG\_TMSC
- Pin 26, DIO\_16
- Pin 27, DIO\_17

The following I/O pins marked in  **7-1** in *italics* have analog capabilities:

- Pin 36, DIO\_23
- Pin 37, DIO\_24
- Pin 38, DIO\_25
- Pin 39, DIO\_26
- Pin 40, DIO\_27
- Pin 41, DIO\_28
- Pin 42, DIO\_29
- Pin 43, DIO\_30

## 7.2 Signal Descriptions – RGZ Package

**表 7-1. Signal Descriptions – RGZ Package**

| PIN       |     | I/O | TYPE              | DESCRIPTION                                                                                                   |
|-----------|-----|-----|-------------------|---------------------------------------------------------------------------------------------------------------|
| NAME      | NO. |     |                   |                                                                                                               |
| DCDC_SW   | 33  | —   | Power             | Output from internal DC/DC converter <sup>(1)</sup>                                                           |
| DCOUPL    | 23  | —   | Power             | For decoupling of internal 1.27 V regulated digital-supply <sup>(2)</sup>                                     |
| DIO_1     | 6   | I/O | Digital           | GPIO                                                                                                          |
| DIO_2     | 7   | I/O | Digital           | GPIO                                                                                                          |
| DIO_3     | 8   | I/O | Digital           | GPIO                                                                                                          |
| DIO_4     | 9   | I/O | Digital           | GPIO                                                                                                          |
| DIO_5     | 10  | I/O | Digital           | GPIO, high-drive capability                                                                                   |
| DIO_6     | 11  | I/O | Digital           | GPIO, high-drive capability                                                                                   |
| DIO_7     | 12  | I/O | Digital           | GPIO, high-drive capability                                                                                   |
| DIO_8     | 14  | I/O | Digital           | GPIO                                                                                                          |
| DIO_9     | 15  | I/O | Digital           | GPIO                                                                                                          |
| DIO_10    | 16  | I/O | Digital           | GPIO                                                                                                          |
| DIO_11    | 17  | I/O | Digital           | GPIO                                                                                                          |
| DIO_12    | 18  | I/O | Digital           | GPIO                                                                                                          |
| DIO_13    | 19  | I/O | Digital           | GPIO                                                                                                          |
| DIO_14    | 20  | I/O | Digital           | GPIO                                                                                                          |
| DIO_15    | 21  | I/O | Digital           | GPIO                                                                                                          |
| DIO_16    | 26  | I/O | Digital           | GPIO, JTAG_TDO, high-drive capability                                                                         |
| DIO_17    | 27  | I/O | Digital           | GPIO, JTAG_TDI, high-drive capability                                                                         |
| DIO_18    | 28  | I/O | Digital           | GPIO                                                                                                          |
| DIO_19    | 29  | I/O | Digital           | GPIO                                                                                                          |
| DIO_20    | 30  | I/O | Digital           | GPIO                                                                                                          |
| DIO_21    | 31  | I/O | Digital           | GPIO                                                                                                          |
| DIO_22    | 32  | I/O | Digital           | GPIO                                                                                                          |
| DIO_23    | 36  | I/O | Digital or Analog | GPIO, analog capability                                                                                       |
| DIO_24    | 37  | I/O | Digital or Analog | GPIO, analog capability                                                                                       |
| DIO_25    | 38  | I/O | Digital or Analog | GPIO, analog capability                                                                                       |
| DIO_26    | 39  | I/O | Digital or Analog | GPIO, analog capability                                                                                       |
| DIO_27    | 40  | I/O | Digital or Analog | GPIO, analog capability                                                                                       |
| DIO_28    | 41  | I/O | Digital or Analog | GPIO, analog capability                                                                                       |
| DIO_29    | 42  | I/O | Digital or Analog | GPIO, analog capability                                                                                       |
| DIO_30    | 43  | I/O | Digital or Analog | GPIO, analog capability                                                                                       |
| EGP       | —   | —   | GND               | Ground – exposed ground pad <sup>(3)</sup>                                                                    |
| JTAG_TMSC | 24  | I/O | Digital           | JTAG TMSC, high-drive capability                                                                              |
| JTAG_TCKC | 25  | I   | Digital           | JTAG TCKC                                                                                                     |
| RESET_N   | 35  | I   | Digital           | Reset, active low. No internal pullup resistor                                                                |
| RF_P      | 1   | —   | RF                | Positive RF input signal to LNA during RX<br>Positive RF output signal from PA during TX                      |
| RF_N      | 2   | —   | RF                | Negative RF input signal to LNA during RX<br>Negative RF output signal from PA during TX                      |
| RX_TX     | 3   | —   | RF                | Optional bias pin for the RF LNA                                                                              |
| VDDR      | 45  | —   | Power             | Internal supply, must be powered from the internal DC/DC converter or the internal LDO <sup>(4) (2) (6)</sup> |

**表 7-1. Signal Descriptions – RGZ Package (continued)**

| PIN       |     | I/O | TYPE   | DESCRIPTION                                                                                                   |
|-----------|-----|-----|--------|---------------------------------------------------------------------------------------------------------------|
| NAME      | NO. |     |        |                                                                                                               |
| VDDR_RF   | 48  | —   | Power  | Internal supply, must be powered from the internal DC/DC converter or the internal LDO <sup>(5) (2) (6)</sup> |
| VDDS      | 44  | —   | Power  | 1.8-V to 3.8-V main chip supply <sup>(1)</sup>                                                                |
| VDDS2     | 13  | —   | Power  | 1.8-V to 3.8-V DIO supply <sup>(1)</sup>                                                                      |
| VDDS3     | 22  | —   | Power  | 1.8-V to 3.8-V DIO supply <sup>(1)</sup>                                                                      |
| VDDS_DCDC | 34  | —   | Power  | 1.8-V to 3.8-V DC/DC converter supply                                                                         |
| X48M_N    | 46  | —   | Analog | 48-MHz crystal oscillator pin 1                                                                               |
| X48M_P    | 47  | —   | Analog | 48-MHz crystal oscillator pin 2                                                                               |
| X32K_Q1   | 4   | —   | Analog | 32-kHz crystal oscillator pin 1                                                                               |
| X32K_Q2   | 5   | —   | Analog | 32-kHz crystal oscillator pin 2                                                                               |

(1) For more details, see technical reference manual listed in [セクション 11.2](#).

(2) Do not supply external circuitry from this pin.

(3) EGP is the only ground connection for the device. Good electrical connection to device ground on printed circuit board (PCB) is imperative for proper device operation.

(4) If internal DC/DC converter is not used, this pin is supplied internally from the main LDO.

(5) If internal DC/DC converter is not used, this pin must be connected to VDDR for supply from the main LDO.

(6) Output from internal DC/DC and LDO is trimmed to 1.68 V.

### 7.3 Connections for Unused Pins and Modules

**表 7-2. Connections for Unused Pins**

| FUNCTION                       | SIGNAL NAME | PIN NUMBER                      | ACCEPTABLE PRACTICE <sup>(1)</sup> | PREFERRED PRACTICE <sup>(1)</sup> |
|--------------------------------|-------------|---------------------------------|------------------------------------|-----------------------------------|
| GPIO                           | DIO_n       | 6–12<br>14–21<br>26–32<br>36–43 | NC or GND                          | NC                                |
| 32.768-kHz crystal             | X32K_Q1     | 4                               | NC or GND                          | NC                                |
|                                | X32K_Q2     | 5                               |                                    |                                   |
| DC/DC converter <sup>(2)</sup> | DCDC_SW     | 33                              | NC                                 | NC                                |
|                                | VDDS_DCDC   | 34                              | VDDS                               | VDDS                              |

(1) NC = No connect

(2) When the DC/DC converter is not used, the inductor between DCDC\_SW and VDDR can be removed. VDDR and VDDR\_RF must still be connected and the 22 uF DCDC capacitor must be kept on the VDDR net.

## 8 Specifications

### 8.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup> <sup>(2)</sup>

|                                 |                                                                         |                                                         | MIN  | MAX                              | UNIT |
|---------------------------------|-------------------------------------------------------------------------|---------------------------------------------------------|------|----------------------------------|------|
| V <sub>DDS</sub> <sup>(3)</sup> | Supply voltage                                                          |                                                         | -0.3 | 4.1                              | V    |
|                                 | Voltage on any digital pin <sup>(4)</sup>                               |                                                         | -0.3 | V <sub>DDS</sub> + 0.3, max 4.1  | V    |
|                                 | Voltage on crystal oscillator pins, X32K_Q1, X32K_Q2, X48M_N and X48M_P |                                                         | -0.3 | V <sub>DDR</sub> + 0.3, max 2.25 | V    |
| V <sub>in</sub>                 | Voltage on ADC input                                                    | Voltage scaling enabled                                 | -0.3 | V <sub>DDS</sub>                 | V    |
|                                 |                                                                         | Voltage scaling disabled, internal reference            | -0.3 | 1.49                             |      |
|                                 |                                                                         | Voltage scaling disabled, V <sub>DDS</sub> as reference | -0.3 | V <sub>DDS</sub> / 2.9           |      |
|                                 | Input level, RF pins                                                    |                                                         |      | 10                               | dBm  |
| T <sub>stg</sub>                | Storage temperature                                                     |                                                         | -40  | 150                              | °C   |

(1) Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions* is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltage values are with respect to ground, unless otherwise noted.

(3) V<sub>DDS\_DCDC</sub>, V<sub>DDS2</sub> and V<sub>DDS3</sub> must be at the same potential as V<sub>DDS</sub>.

(4) Including analog capable DIOs.

### 8.2 ESD Ratings

|                  |                         |                                                                       | VALUE    | UNIT    |
|------------------|-------------------------|-----------------------------------------------------------------------|----------|---------|
| V <sub>ESD</sub> | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>     | All pins | ±2000 V |
|                  |                         | Charged device model (CDM), per ANSI/ESDA/JEDEC JS-002 <sup>(2)</sup> | All pins | ±500 V  |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process

### 8.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                                                          |                                                      | MIN | MAX | UNIT  |
|----------------------------------------------------------|------------------------------------------------------|-----|-----|-------|
| Operating junction temperature <sup>(2)</sup>            |                                                      | -40 | 105 | °C    |
| Operating supply voltage (V <sub>DDS</sub> )             |                                                      | 1.8 | 3.8 | V     |
| Operating supply voltage (V <sub>DDS</sub> ), boost mode | V <sub>DDR</sub> = 1.95 V<br>+14 dBm RF output power | 2.1 | 3.8 | V     |
| Rising supply voltage slew rate                          |                                                      | 0   | 100 | mV/μs |
| Falling supply voltage slew rate <sup>(1)</sup>          |                                                      | 0   | 20  | mV/μs |

(1) For small coin-cell batteries, with high worst-case end-of-life equivalent source resistance, a 22-μF V<sub>DDS</sub> input capacitor must be used to ensure compliance with this slew rate.

(2) For thermal resistance characteristics refer to [セクション 8.8](#). For application considerations, refer to [セクション 10.2](#).

## 8.4 Power Supply and Modules

over operating free-air temperature range (unless otherwise noted)

| PARAMETER                                                         |                   | MIN           | TYP | MAX | UNIT |
|-------------------------------------------------------------------|-------------------|---------------|-----|-----|------|
| VDDS Power-on-Reset (POR) threshold                               |                   | 1.1 -<br>1.55 |     |     | V    |
| VDDS Brown-out Detector (BOD) <sup>(1)</sup>                      | Rising threshold  | 1.77          |     |     | V    |
| VDDS Brown-out Detector (BOD), before initial boot <sup>(2)</sup> | Rising threshold  | 1.70          |     |     | V    |
| VDDS Brown-out Detector (BOD) <sup>(1)</sup>                      | Falling threshold | 1.75          |     |     | V    |

(1) For boost mode (VDDR =1.95 V), TI drivers software initialization will trim VDDS BOD limits to maximum (approximately 2.0 V)  
(2) Brown-out Detector is trimmed at initial boot, value is kept until device is reset by a POR reset or the RESET\_N pin

## 8.5 Power Consumption - Power Modes

When measured on the CC1312REM-XD7793 reference design with  $T_c = 25^\circ\text{C}$ ,  $V_{\text{DDS}} = 3.6\text{ V}$  with DC/DC enabled unless otherwise noted.

| PARAMETER                                      |                                 | TEST CONDITIONS                                                       | TYP   | UNIT          |
|------------------------------------------------|---------------------------------|-----------------------------------------------------------------------|-------|---------------|
| <b>Core Current Consumption</b>                |                                 |                                                                       |       |               |
| $I_{\text{core}}$                              | Reset and Shutdown              | Reset. RESET_N pin asserted or VDDS below power-on-reset threshold    | 150   | nA            |
|                                                |                                 | Shutdown. No clocks running, no retention                             | 150   |               |
|                                                | Standby without cache retention | RTC running, CPU, 80KB RAM and (partial) register retention. RCOSC_LF | 0.85  | $\mu\text{A}$ |
|                                                |                                 | RTC running, CPU, 80KB RAM and (partial) register retention XOSC_LF   | 0.99  |               |
|                                                | Standby with cache retention    | RTC running, CPU, 80KB RAM and (partial) register retention. RCOSC_LF | 2.78  | $\mu\text{A}$ |
|                                                |                                 | RTC running, CPU, 80KB RAM and (partial) register retention. XOSC_LF  | 2.92  |               |
|                                                | Idle                            | Supply Systems and RAM powered RCOSC_HF                               | 590   | $\mu\text{A}$ |
|                                                | Active                          | MCU running CoreMark at 48 MHz RCOSC_HF                               | 2.89  |               |
| <b>Peripheral Current Consumption (1), (2)</b> |                                 |                                                                       |       |               |
| $I_{\text{peri}}$                              | Peripheral power domain         | Delta current with domain enabled                                     | 82.3  | $\mu\text{A}$ |
|                                                | Serial power domain             | Delta current with domain enabled                                     | 5.5   |               |
|                                                | RF Core                         | Delta current with power domain enabled, clock enabled, RF core idle  | 178.9 |               |
|                                                | $\mu\text{DMA}$                 | Delta current with clock enabled, module is idle                      | 53.6  |               |
|                                                | Timers                          | Delta current with clock enabled, module is idle <sup>(5)</sup>       | 67.8  |               |
|                                                | I <sup>2</sup> C                | Delta current with clock enabled, module is idle                      | 8.2   |               |
|                                                | I <sup>2</sup> S                | Delta current with clock enabled, module is idle                      | 21.7  |               |
|                                                | SSI                             | Delta current with clock enabled, module is idle <sup>(4)</sup>       | 69.4  |               |
|                                                | UART                            | Delta current with clock enabled, module is idle <sup>(3)</sup>       | 140.8 |               |
|                                                | CRYPTO (AES)                    | Delta current with clock enabled, module is idle                      | 21.1  |               |
|                                                | PKA                             | Delta current with clock enabled, module is idle                      | 71.1  |               |
|                                                | TRNG                            | Delta current with clock enabled, module is idle                      | 29.7  |               |
| <b>Sensor Controller Engine Consumption</b>    |                                 |                                                                       |       |               |
| $I_{\text{SCE}}$                               | Active mode                     | 24 MHz, infinite loop, $V_{\text{DDS}} = 3.0\text{ V}$                | 808.5 | $\mu\text{A}$ |
|                                                | Low-power mode                  | 2 MHz, infinite loop, $V_{\text{DDS}} = 3.0\text{ V}$                 | 30.1  |               |

(1) Adds to core current  $I_{\text{core}}$  for each peripheral unit activated.

(2)  $I_{\text{peri}}$  is not supported in Standby or Shutdown modes.

(3) Only one UART running

(4) Only one SSI running

(5) Only one GPTimer running

## 8.6 Power Consumption - Radio Modes

When measured on the CC1312REM-XD7793 reference design with  $T_c = 25^\circ\text{C}$ ,  $V_{\text{DDS}} = 3.6\text{ V}$  with DC/DC enabled unless otherwise noted.

Using boost mode (increasing VDDR up to 1.95 V), will increase system current by 15% (does not apply to TX +14 dBm setting where this current is already included).

Relevant  $I_{\text{core}}$  and  $I_{\text{peri}}$  currents are included in below numbers.

| PARAMETER                            | TEST CONDITIONS                         | TYP  | UNIT |
|--------------------------------------|-----------------------------------------|------|------|
| Radio receive current, 868 MHz       |                                         | 5.8  | mA   |
| Radio transmit current               | 0 dBm output power setting<br>868 MHz   | 8.0  | mA   |
|                                      | +10 dBm output power setting<br>868 MHz | 14.3 | mA   |
| Radio transmit current<br>Boost mode | +14 dBm output power setting<br>868 MHz | 24.9 | mA   |

## 8.7 Nonvolatile (Flash) Memory Characteristics

Over operating free-air temperature range and  $V_{\text{DDS}} = 3.0\text{ V}$  (unless otherwise noted)

| PARAMETER                                                                               | TEST CONDITIONS                          | MIN  | TYP | MAX | UNIT             |
|-----------------------------------------------------------------------------------------|------------------------------------------|------|-----|-----|------------------|
| Flash sector size                                                                       |                                          | 8    |     |     | KB               |
| Supported flash erase cycles before failure, full bank <sup>(1)</sup><br><sup>(5)</sup> |                                          | 30   |     |     | k Cycles         |
| Supported flash erase cycles before failure, single sector <sup>(2)</sup>               |                                          | 60   |     |     | k Cycles         |
| Maximum number of write operations per row before sector erase <sup>(3)</sup>           |                                          | 83   |     |     | Write Operations |
| Flash retention                                                                         | 105 °C                                   | 11.4 |     |     | Years at 105 °C  |
| Flash sector erase current                                                              | Average delta current                    | 10.7 |     |     | mA               |
| Flash sector erase time <sup>(4)</sup>                                                  | Zero cycles                              | 10   |     |     | ms               |
| Flash write current                                                                     | Average delta current, 4 bytes at a time | 6.2  |     |     | mA               |
| Flash write time <sup>(4)</sup>                                                         | 4 bytes at a time                        | 21.6 |     |     | μs               |

(1) A full bank erase is counted as a single erase cycle on each sector

(2) Up to 4 customer-designated sectors can be individually erased an additional 30k times beyond the baseline bank limitation of 30k cycles

(3) Each wordline is 2048 bits (or 256 bytes) wide. This limitation corresponds to sequential memory writes of 4 (3.1) bytes minimum per write over a whole wordline. If additional writes to the same wordline are required, a sector erase is required once the maximum number of write operations per row is reached.

(4) This number is dependent on Flash aging and increases over time and erase cycles

(5) Aborting flash during erase or program modes is not a safe operation.

## 8.8 Thermal Resistance Characteristics

| THERMAL METRIC <sup>(1)</sup> |                                              | PACKAGE       | UNIT                |
|-------------------------------|----------------------------------------------|---------------|---------------------|
|                               |                                              | RGZ<br>(VQFN) |                     |
|                               |                                              | 48 PINS       |                     |
| $R_{\theta JA}$               | Junction-to-ambient thermal resistance       | 23.4          | °C/W <sup>(2)</sup> |
| $R_{\theta JC(\text{top})}$   | Junction-to-case (top) thermal resistance    | 13.3          | °C/W <sup>(2)</sup> |
| $R_{\theta JB}$               | Junction-to-board thermal resistance         | 8.0           | °C/W <sup>(2)</sup> |
| $\Psi_{JT}$                   | Junction-to-top characterization parameter   | 0.1           | °C/W <sup>(2)</sup> |
| $\Psi_{JB}$                   | Junction-to-board characterization parameter | 7.9           | °C/W <sup>(2)</sup> |
| $R_{\theta JC(\text{bot})}$   | Junction-to-case (bottom) thermal resistance | 1.7           | °C/W <sup>(2)</sup> |

(1) For more information about traditional and new thermal metrics, see [Semiconductor and IC Package Thermal Metrics](#).

(2) °C/W = degrees Celsius per watt.

## 8.9 RF Frequency Bands

Over operating free-air temperature range (unless otherwise noted).

| PARAMETER       | MIN  | TYP  | MAX | UNIT |
|-----------------|------|------|-----|------|
| Frequency bands | 1076 | 1315 |     | MHz  |
|                 | 861  | 1054 |     |      |
|                 | 431  | 527  |     |      |
|                 | 359  | 439  |     |      |
|                 | 287  | 351  |     |      |
|                 | 143  | 176  |     |      |

## 8.10 861 MHz to 1054 MHz - Receive (RX)

When measured on the CC1312REM-XD7793 reference design with  $T_c = 25^\circ\text{C}$ ,  $V_{\text{DDS}} = 3.0\text{ V}$  with DC/DC enabled unless otherwise noted. All measurements are performed at the antenna input with a combined RX and TX path. All measurements are performed conducted.

| PARAMETER                                                                                      | TEST CONDITIONS                                                        | MIN | TYP     | MAX | UNIT |
|------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|-----|---------|-----|------|
| <b>General Parameters</b>                                                                      |                                                                        |     |         |     |      |
| Digital channel filter programmable receive bandwidth                                          |                                                                        | 4   | 4000    |     | kHz  |
| Data rate step size                                                                            |                                                                        |     | 1.5     |     | bps  |
| Spurious emissions 25 MHz to 1 GHz                                                             | 868 MHz                                                                |     | < -57   |     | dBm  |
| Spurious emissions 1 GHz to 13 GHz                                                             | Conducted emissions measured according to ETSI EN 300 220              |     | < -47   |     | dBm  |
| <b>IEEE 802.15.4, 50 kbps, <math>\pm 25</math> kHz Deviation, 2-GFSK, 100 kHz RX Bandwidth</b> |                                                                        |     |         |     |      |
| Sensitivity                                                                                    | BER = $10^{-2}$ , 868 MHz                                              |     | -110    |     | dBm  |
| Saturation limit                                                                               | BER = $10^{-2}$ , 868 MHz                                              |     | 10      |     | dBm  |
| Selectivity, $\pm 200$ kHz                                                                     | BER = $10^{-2}$ , 868 MHz <sup>(1)</sup>                               |     | 44      |     | dB   |
| Selectivity, $\pm 400$ kHz                                                                     | BER = $10^{-2}$ , 868 MHz <sup>(1)</sup>                               |     | 48      |     | dB   |
| Blocking, $\pm 1$ MHz                                                                          | BER = $10^{-2}$ , 868 MHz <sup>(1)</sup>                               |     | 57      |     | dB   |
| Blocking, $\pm 2$ MHz                                                                          | BER = $10^{-2}$ , 868 MHz <sup>(1)</sup>                               |     | 61      |     | dB   |
| Blocking, $\pm 5$ MHz                                                                          | BER = $10^{-2}$ , 868 MHz <sup>(1)</sup>                               |     | 67      |     | dB   |
| Blocking, $\pm 10$ MHz                                                                         | BER = $10^{-2}$ , 868 MHz <sup>(1)</sup>                               |     | 76      |     | dB   |
| Image rejection (image compensation enabled)                                                   | BER = $10^{-2}$ , 868 MHz <sup>(1)</sup>                               |     | 39      |     | dB   |
| RSSI dynamic range                                                                             | Starting from the sensitivity limit                                    |     | 95      |     | dB   |
| RSSI accuracy                                                                                  | Starting from the sensitivity limit across the given dynamic range     |     | $\pm 3$ |     | dB   |
| <b>100 kbps, <math>\pm 25</math> kHz Deviation, 2-GFSK, 137 kHz RX Bandwidth</b>               |                                                                        |     |         |     |      |
| Sensitivity 100 kbps                                                                           | 1% PER, 127 byte payload, 868 MHz                                      |     | -104    |     | dBm  |
| Selectivity, $\pm 200$ kHz                                                                     | 1% PER, 127 byte payload, 868 MHz. Wanted signal at -96 dBm            |     | 31      |     | dB   |
| Selectivity, $\pm 400$ kHz                                                                     | 1% PER, 127 byte payload, 868 MHz. Wanted signal at -96 dBm            |     | 37      |     | dB   |
| Co-channel rejection                                                                           | 1% PER, 127 byte payload, 868 MHz. Wanted signal at -79 dBm            |     | -9      |     | dB   |
| <b>200 kbps, <math>\pm 50</math> kHz Deviation, 2-GFSK, 311 kHz RX Bandwidth</b>               |                                                                        |     |         |     |      |
| Sensitivity                                                                                    | BER = $10^{-2}$ , 868 MHz                                              |     | -103    |     | dBm  |
| Sensitivity                                                                                    | BER = $10^{-2}$ , 915 MHz                                              |     | -103    |     | dBm  |
| Selectivity, $\pm 400$ kHz                                                                     | BER = $10^{-2}$ , 915 MHz. Wanted signal 3 dB above sensitivity limit. |     | 41      |     | dB   |
| Selectivity, $\pm 800$ kHz                                                                     | BER = $10^{-2}$ , 915 MHz. Wanted signal 3 dB above sensitivity limit. |     | 47      |     | dB   |
| Blocking, $\pm 2$ MHz                                                                          | BER = $10^{-2}$ , 915 MHz. Wanted signal 3 dB above sensitivity limit. |     | 55      |     | dB   |
| Blocking, $\pm 10$ MHz                                                                         | BER = $10^{-2}$ , 915 MHz. Wanted signal 3 dB above sensitivity limit. |     | 67      |     | dB   |
| <b>500 kbps, <math>\pm 190</math> kHz Deviation, 2-GFSK, 1150 kHz RX Bandwidth</b>             |                                                                        |     |         |     |      |
| Sensitivity 500 kbps                                                                           | 1% PER, 127 byte payload, 915 MHz                                      |     | -94     |     | dBm  |
| Selectivity, $\pm 1$ MHz                                                                       | 1% PER, 127 byte payload, 915 MHz. Wanted signal at -88 dBm            |     | 14      |     | dB   |
| Selectivity, $\pm 2$ MHz                                                                       | 1% PER, 127 byte payload, 915 MHz. Wanted signal at -88 dBm            |     | 42      |     | dB   |

## 8.10 861 MHz to 1054 MHz - Receive (RX) (continued)

When measured on the CC1312REM-XD7793 reference design with  $T_c = 25^\circ\text{C}$ ,  $V_{DDS} = 3.0\text{ V}$  with DC/DC enabled unless otherwise noted. All measurements are performed at the antenna input with a combined RX and TX path. All measurements are performed conducted.

| PARAMETER                                                                                                                                     | TEST CONDITIONS                                                                                                                | MIN | TYP     | MAX | UNIT |
|-----------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|-----|---------|-----|------|
| Co-channel rejection                                                                                                                          | 1% PER, 127 byte payload, 915 MHz. Wanted signal at -71 dBm                                                                    |     | -9      |     | dB   |
| <b>1 Mbps, <math>\pm 350</math> kHz Deviation, 2-GFSK, 2.2 MHz RX Bandwidth</b>                                                               |                                                                                                                                |     |         |     |      |
| Sensitivity                                                                                                                                   | BER = $10^{-2}$ , 868 MHz                                                                                                      |     | -97     |     | dBm  |
| Sensitivity                                                                                                                                   | BER = $10^{-2}$ , 915 MHz                                                                                                      |     | -96     |     | dBm  |
| Blocking, +2 MHz                                                                                                                              | BER = $10^{-2}$ , 915 MHz. Wanted signal 3 dB above sensitivity limit.                                                         |     | 43      |     | dB   |
| Blocking, -2 MHz                                                                                                                              | BER = $10^{-2}$ , 915 MHz. Wanted signal 3 dB above sensitivity limit.                                                         |     | 26      |     | dB   |
| Blocking, +10 MHz                                                                                                                             | BER = $10^{-2}$ , 915 MHz. Wanted signal 3 dB above sensitivity limit.                                                         |     | 54      |     | dB   |
| Blocking, -10 MHz                                                                                                                             | BER = $10^{-2}$ , 915 MHz. Wanted signal 3 dB above sensitivity limit.                                                         |     | 48      |     | dB   |
| <b>SimpleLink™ Long Range, 2.5/5 kbps (20 ksps), <math>\pm 5</math> kHz Deviation, 2-GFSK, 34 kHz RX Bandwidth, FEC = 1:2, DSSS = 1:4/1:2</b> |                                                                                                                                |     |         |     |      |
| Sensitivity                                                                                                                                   | 2.5 kbps, BER = $10^{-2}$ , 868 MHz                                                                                            |     | -121    |     | dBm  |
| Sensitivity                                                                                                                                   | 5 kbps, BER = $10^{-2}$ , 868 MHz                                                                                              |     | -120    |     | dBm  |
| Saturation limit                                                                                                                              | 2.5 kbps, BER = $10^{-2}$ , 868 MHz                                                                                            |     | 10      |     | dBm  |
| Selectivity, $\pm 100$ kHz                                                                                                                    | 2.5 kbps, BER = $10^{-2}$ , 868 MHz <sup>(1)</sup>                                                                             |     | 49      |     | dB   |
| Selectivity, $\pm 200$ kHz                                                                                                                    | 2.5 kbps, BER = $10^{-2}$ , 868 MHz <sup>(1)</sup>                                                                             |     | 50      |     | dB   |
| Selectivity, $\pm 300$ kHz                                                                                                                    | 2.5 kbps, BER = $10^{-2}$ , 868 MHz <sup>(1)</sup>                                                                             |     | 51      |     | dB   |
| Blocking, $\pm 1$ MHz                                                                                                                         | 2.5 kbps, BER = $10^{-2}$ , 868 MHz <sup>(1)</sup>                                                                             |     | 63      |     | dB   |
| Blocking, $\pm 2$ MHz                                                                                                                         | 2.5 kbps, BER = $10^{-2}$ , 868 MHz <sup>(1)</sup>                                                                             |     | 68      |     | dB   |
| Blocking, $\pm 5$ MHz                                                                                                                         | 2.5 kbps, BER = $10^{-2}$ , 868 MHz <sup>(1)</sup>                                                                             |     | 78      |     | dB   |
| Blocking, $\pm 10$ MHz                                                                                                                        | 2.5 kbps, BER = $10^{-2}$ , 868 MHz <sup>(1)</sup>                                                                             |     | 88      |     | dB   |
| Image rejection (image compensation enabled)                                                                                                  | 2.5 kbps, BER = $10^{-2}$ , 868 MHz <sup>(1)</sup>                                                                             |     | 45      |     | dB   |
| RSSI dynamic range                                                                                                                            | Starting from the sensitivity limit                                                                                            |     | 97      |     | dB   |
| RSSI accuracy                                                                                                                                 | Starting from the sensitivity limit across the given dynamic range                                                             |     | $\pm 3$ |     | dB   |
| <b>4.8 kbps, OOK, 39 kHz RX Bandwidth</b>                                                                                                     |                                                                                                                                |     |         |     |      |
| Sensitivity                                                                                                                                   | BER = $10^{-2}$ , 868 MHz, 38.9 kHz RX bandwidth                                                                               |     | -115    |     | dBm  |
| Sensitivity                                                                                                                                   | BER = $10^{-2}$ , 915 MHz, 41.0 kHz RX bandwidth                                                                               |     | -115    |     | dBm  |
| <b>Narrowband, 9.6 kbps, <math>\pm 2.4</math> kHz Deviation, 2-GFSK, 17.1 kHz RX Bandwidth</b>                                                |                                                                                                                                |     |         |     |      |
| Sensitivity                                                                                                                                   | BER = $10^{-2}$ , 868 MHz                                                                                                      |     | -118    |     | dBm  |
| Adjacent Channel Rejection                                                                                                                    | BER = $10^{-2}$ , 868 MHz. Wanted signal 3 dB above the ETSI reference sensitivity limit (-104.6 dBm). Interferer $\pm 20$ kHz |     | 39      |     | dB   |
| Alternate Channel Rejection                                                                                                                   | BER = $10^{-2}$ , 868 MHz. Wanted signal 3 dB above the ETSI reference sensitivity limit (-104.6 dBm). Interferer $\pm 40$ kHz |     | 40      |     | dB   |
| Blocking, $\pm 1$ MHz                                                                                                                         | BER = $10^{-2}$ , 868 MHz. Wanted signal 3 dB above the ETSI reference sensitivity limit (-104.6 dBm).                         |     | 65      |     | dB   |
| Blocking, $\pm 2$ MHz                                                                                                                         | BER = $10^{-2}$ , 868 MHz. Wanted signal 3 dB above the ETSI reference sensitivity limit (-104.6 dBm).                         |     | 69      |     | dB   |
| Blocking, $\pm 10$ MHz                                                                                                                        | BER = $10^{-2}$ , 868 MHz. Wanted signal 3 dB above the ETSI reference sensitivity limit (-104.6 dBm).                         |     | 85      |     | dB   |
| <b>Wi-SUN</b>                                                                                                                                 |                                                                                                                                |     |         |     |      |

## 8.10 861 MHz to 1054 MHz - Receive (RX) (continued)

When measured on the CC1312REM-XD7793 reference design with  $T_c = 25^\circ\text{C}$ ,  $V_{\text{DDS}} = 3.0\text{ V}$  with DC/DC enabled unless otherwise noted. All measurements are performed at the antenna input with a combined RX and TX path. All measurements are performed conducted.

| PARAMETER                                                                                                                                             | TEST CONDITIONS                                                                                              | MIN | TYP  | MAX | UNIT |
|-------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|-----|------|-----|------|
| Sensitivity                                                                                                                                           | 50 kbps, $\pm 12.5\text{ kHz}$ Deviation, 2-GFSK, 68 kHz RX Bandwidth, 868 MHz, 10% PER, 250 byte payload    |     | -107 |     | dBm  |
| Sensitivity                                                                                                                                           | 100 kbps, $\pm 25\text{ kHz}$ Deviation, 2-GFSK, 135 kHz RX Bandwidth, 868 MHz, 10% PER, 250 byte payload    |     | -104 |     | dBm  |
| Sensitivity                                                                                                                                           | 100 kbps, $\pm 50\text{ kHz}$ Deviation, 2-GFSK, 196 kHz RX Bandwidth, 920.9 MHz, 10% PER, 250 byte payload  |     | -102 |     | dBm  |
| Sensitivity                                                                                                                                           | 200 kbps, $\pm 100\text{ kHz}$ Deviation, 2-GFSK, 273 kHz RX Bandwidth, 920.8 MHz, 10% PER, 250 byte payload |     | -99  |     | dBm  |
| <b>WB-DSSS, 30/60/120/240 kbps (480 kbps), <math>\pm 195\text{ kHz}</math> Deviation, 2-GFSK, 622 RX Bandwidth, FEC = 1:2, DSSS = 1:8/1:4/1:2/1:1</b> |                                                                                                              |     |      |     |      |
| Sensitivity                                                                                                                                           | 30 kbps, BER = $10^{-2}$ , 915 MHz                                                                           |     | -109 |     | dBm  |
| Sensitivity                                                                                                                                           | 60 kbps, BER = $10^{-2}$ , 915 MHz                                                                           |     | -108 |     | dBm  |
| Sensitivity                                                                                                                                           | 120 kbps, BER = $10^{-2}$ , 915 MHz                                                                          |     | -106 |     | dBm  |
| Sensitivity                                                                                                                                           | 240 kbps, BER = $10^{-2}$ , 915 MHz                                                                          |     | -105 |     | dBm  |
| Blocking $\pm 1\text{ MHz}$                                                                                                                           | 240 kbps, BER = $10^{-2}$ , 915 MHz                                                                          |     | 49   |     | dB   |
| Blocking $\pm 2\text{ MHz}$                                                                                                                           | 240 kbps, BER = $10^{-2}$ , 915 MHz                                                                          |     | 53   |     | dB   |
| Blocking $\pm 5\text{ MHz}$                                                                                                                           | 240 kbps, BER = $10^{-2}$ , 915 MHz                                                                          |     | 54   |     | dB   |
| Blocking $\pm 10\text{ MHz}$                                                                                                                          | 240 kbps, BER = $10^{-2}$ , 915 MHz                                                                          |     | 65   |     | dB   |

(1) Wanted signal 3 dB above the reference sensitivity limit according to ETSI EN 300 220 v. 3.1.1

## 8.11 861 MHz to 1054 MHz - Transmit (TX)

When measured on the CC1312REM-XD7793 reference design with  $T_c = 25^\circ\text{C}$ ,  $V_{\text{DDS}} = 3.0\text{ V}$  with DC/DC enabled unless otherwise noted. All measurements are performed at the antenna input with a combined RX and TX path. All measurements are performed conducted. (1)

| PARAMETER                                             | TEST CONDITIONS                                                                               | MIN                                                                          | TYP   | MAX | UNIT |
|-------------------------------------------------------|-----------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|-------|-----|------|
| <b>General parameters</b>                             |                                                                                               |                                                                              |       |     |      |
| Max output power, boost mode                          | VDDR = 1.95 V<br>Minimum supply voltage (VDDS) for boost mode is 2.1 V<br>868 MHz and 915 MHz | 14                                                                           |       |     | dBm  |
| Max output power                                      | 868 MHz and 915 MHz                                                                           | 12                                                                           |       |     | dBm  |
| Output power programmable range                       | 868 MHz and 915 MHz                                                                           | 24                                                                           |       |     | dB   |
| Output power variation over temperature               | +10 dBm setting<br>Over recommended temperature operating range                               |                                                                              | ±2    |     | dB   |
| Output power variation over temperature<br>Boost mode | +14 dBm setting<br>Over recommended temperature operating range                               |                                                                              | ±1.5  |     | dB   |
| <b>Spurious emissions and harmonics</b>               |                                                                                               |                                                                              |       |     |      |
| Spurious emissions (excluding harmonics) (2)          | 30 MHz to 1 GHz                                                                               | +14 dBm setting<br>ETSI restricted bands                                     | < -54 |     | dBm  |
|                                                       |                                                                                               | +14 dBm setting<br>ETSI outside restricted bands                             | < -36 |     | dBm  |
| 1 GHz to 12.75 GHz (outside ETSI restricted bands)    | +14 dBm setting measured in 1 MHz bandwidth (ETSI)                                            |                                                                              | < -30 |     | dBm  |
| Adjacent Channel Power                                | 9.6 kbps, ±2.4 kHz deviation, 2-GFSK, 20 kHz channel spacing. Narrowband mode.                | Adjacent channel (ETSI EN 300 220 requirement). TxPower = 12.5 dBm. 868 MHz  | -24   |     | dBm  |
| Alternate Channel Power                               | 9.6 kbps, ±2.4 kHz deviation, 2-GFSK, 20 kHz channel spacing. Narrowband mode.                | Alternate channel (ETSI EN 300 220 requirement). TxPower = 12.5 dBm. 868 MHz | -31   |     | dBm  |
| Spurious emissions out-of-band, 915 MHz (2)           | 30 MHz to 88 MHz (within FCC restricted bands)                                                | +14 dBm setting                                                              | < -56 |     | dBm  |
|                                                       | 88 MHz to 216 MHz (within FCC restricted bands)                                               | +14 dBm setting                                                              | < -52 |     | dBm  |
|                                                       | 216 MHz to 960 MHz (within FCC restricted bands)                                              | +14 dBm setting                                                              | < -50 |     | dBm  |
|                                                       | 960 MHz to 2390 MHz and above 2483.5 MHz (within FCC restricted band)                         | +14 dBm setting                                                              | < -42 |     | dBm  |
|                                                       | 1 GHz to 12.75 GHz (outside FCC restricted bands)                                             | +14 dBm setting                                                              | < -40 |     | dBm  |
| Spurious emissions out-of-band, 920.6/928 MHz (2)     | Below 710 MHz (ARIB T-108)                                                                    | +14 dBm setting                                                              | < -36 |     | dBm  |
|                                                       | 710 MHz to 900 MHz (ARIB T-108)                                                               | +14 dBm setting                                                              | < -55 |     | dBm  |
|                                                       | 900 MHz to 915 MHz (ARIB T-108)                                                               | +14 dBm setting                                                              | < -55 |     | dBm  |
|                                                       | 930 MHz to 1000 MHz (ARIB T-108)                                                              | +14 dBm setting                                                              | < -55 |     | dBm  |
|                                                       | 1000 MHz to 1215 MHz (ARIB T-108)                                                             | +14 dBm setting                                                              | < -45 |     | dBm  |
|                                                       | Above 1215 MHz (ARIB T-108)                                                                   | +14 dBm setting                                                              | < -30 |     | dBm  |

## 8.11 861 MHz to 1054 MHz - Transmit (TX) (continued)

When measured on the CC1312REM-XD7793 reference design with  $T_c = 25^\circ\text{C}$ ,  $V_{\text{DDS}} = 3.0\text{ V}$  with DC/DC enabled unless otherwise noted. All measurements are performed at the antenna input with a combined RX and TX path. All measurements are performed conducted. (1)

| PARAMETER |                 | TEST CONDITIONS          | MIN | TYP   | MAX | UNIT |
|-----------|-----------------|--------------------------|-----|-------|-----|------|
| Harmonics | Second harmonic | +14 dBm setting, 868 MHz |     | < -30 |     | dBm  |
|           |                 | +14 dBm setting, 915 MHz |     | < -30 |     |      |
|           | Third harmonic  | +14 dBm setting, 868 MHz |     | < -30 |     | dBm  |
|           |                 | +14 dBm setting, 915 MHz |     | < -42 |     |      |
|           | Fourth harmonic | +14 dBm setting, 868 MHz |     | < -30 |     | dBm  |
|           |                 | +14 dBm setting, 915 MHz |     | < -30 |     |      |
|           | Fifth harmonic  | +14 dBm setting, 868 MHz |     | < -30 |     | dBm  |
|           |                 | +14 dBm setting, 915 MHz |     | < -42 |     |      |

(1) Some combinations of frequency, data rate and modulation format requires use of external crystal load capacitors for regulatory compliance. More details can be found in the device errata.  
(2) Suitable for systems targeting compliance with EN 300 220, EN 303 131, EN 303 204, FCC CFR47 Part 15, ARIB STD-T108.

## 8.12 861 MHz to 1054 MHz - PLL Phase Noise Wideband Mode

When measured on the CC1312REM-XD7793 reference design with  $T_c = 25^\circ\text{C}$ ,  $V_{\text{DDS}} = 3.0\text{ V}$ .

| PARAMETER                                                              | TEST CONDITIONS   | MIN | TYP  | MAX | UNIT   |
|------------------------------------------------------------------------|-------------------|-----|------|-----|--------|
| Phase noise in the 868- and 915-MHz bands<br>20 kHz PLL loop bandwidth | ±10 kHz offset    |     | -74  |     | dBc/Hz |
|                                                                        | ±100 kHz offset   |     | -97  |     | dBc/Hz |
|                                                                        | ±200 kHz offset   |     | -107 |     | dBc/Hz |
|                                                                        | ±400 kHz offset   |     | -113 |     | dBc/Hz |
|                                                                        | ±1000 kHz offset  |     | -120 |     | dBc/Hz |
|                                                                        | ±2000 kHz offset  |     | -127 |     | dBc/Hz |
|                                                                        | ±10000 kHz offset |     | -141 |     | dBc/Hz |

## 8.13 861 MHz to 1054 MHz - PLL Phase Noise Narrowband Mode

When measured on the CC1312REM-XD7793 reference design with  $T_c = 25^\circ\text{C}$ ,  $V_{\text{DDS}} = 3.0\text{ V}$ .

| PARAMETER                                                               | TEST CONDITIONS   | MIN | TYP  | MAX | UNIT   |
|-------------------------------------------------------------------------|-------------------|-----|------|-----|--------|
| Phase noise in the 868- and 915-MHz bands<br>150 kHz PLL loop bandwidth | ±10 kHz offset    |     | -93  |     | dBc/Hz |
|                                                                         | ±100 kHz offset   |     | -93  |     | dBc/Hz |
|                                                                         | ±200 kHz offset   |     | -94  |     | dBc/Hz |
|                                                                         | ±400 kHz offset   |     | -104 |     | dBc/Hz |
|                                                                         | ±1000 kHz offset  |     | -121 |     | dBc/Hz |
|                                                                         | ±2000 kHz offset  |     | -130 |     | dBc/Hz |
|                                                                         | ±10000 kHz offset |     | -140 |     | dBc/Hz |

## 8.14 359 MHz to 527 MHz - Receive (RX)

When measured on the LAUNCHXL-CC1352P-4 reference design with  $T_c = 25^\circ\text{C}$ ,  $V_{\text{DDS}} = 3.0\text{ V}$  with DC/DC enabled unless otherwise noted. All measurements are performed at the antenna input with a combined RX and TX path. All measurements are performed conducted.

| PARAMETER                                                                                     | TEST CONDITIONS                                                         | MIN   | TYP     | MAX | UNIT |
|-----------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|-------|---------|-----|------|
| <b>General Parameters</b>                                                                     |                                                                         |       |         |     |      |
| Spurious emissions 25 MHz to 1 GHz                                                            | 433.92 MHz<br>Conducted emissions measured according to ETSI EN 300 220 | < -57 |         |     | dBm  |
| Spurious emissions 1 GHz to 13 GHz                                                            |                                                                         | < -47 |         |     | dBm  |
| <b>IEEE 802.15.4, 50 kbps, <math>\pm 25</math> kHz Deviation, 2-GFSK, 78 kHz RX Bandwidth</b> |                                                                         |       |         |     |      |
| Sensitivity                                                                                   | BER = $10^{-2}$ , 433.92 MHz                                            |       | -110    |     | dBm  |
| Saturation limit                                                                              | BER = $10^{-2}$ , 433.92 MHz                                            |       | 10      |     | dBm  |
| Selectivity, +200 kHz                                                                         | BER = $10^{-2}$ , 433.92 MHz <sup>(1)</sup>                             |       | 48      |     | dB   |
| Selectivity, -200 kHz                                                                         | BER = $10^{-2}$ , 433.92 MHz <sup>(1)</sup>                             |       | 43      |     | dB   |
| Selectivity, +400 kHz                                                                         | BER = $10^{-2}$ , 433.92 MHz <sup>(1)</sup>                             |       | 53      |     | dB   |
| Selectivity, -400 kHz                                                                         | BER = $10^{-2}$ , 433.92 MHz <sup>(1)</sup>                             |       | 44      |     | dB   |
| Blocking, +1 MHz                                                                              | BER = $10^{-2}$ , 433.92 MHz <sup>(1)</sup>                             |       | 60      |     | dB   |
| Blocking, -1 MHz                                                                              | BER = $10^{-2}$ , 433.92 MHz <sup>(1)</sup>                             |       | 54      |     | dB   |
| Blocking, +2 MHz                                                                              | BER = $10^{-2}$ , 433.92 MHz <sup>(1)</sup>                             |       | 62      |     | dB   |
| Blocking, -2 MHz                                                                              | BER = $10^{-2}$ , 433.92 MHz <sup>(1)</sup>                             |       | 61      |     | dB   |
| Blocking, +10 MHz                                                                             | BER = $10^{-2}$ , 433.92 MHz <sup>(1)</sup>                             |       | 75      |     | dB   |
| Blocking, -10 MHz                                                                             | BER = $10^{-2}$ , 433.92 MHz <sup>(1)</sup>                             |       | 75      |     | dB   |
| Image rejection (image compensation enabled)                                                  | BER = $10^{-2}$ , 433.92 MHz <sup>(1)</sup>                             |       | 44      |     | dB   |
| RSSI dynamic range                                                                            | Starting from the sensitivity limit                                     |       | 95      |     | dB   |
| RSSI accuracy                                                                                 | Starting from the sensitivity limit across the given dynamic range      |       | $\pm 3$ |     | dB   |
| <b>200 kbps, <math>\pm 50</math> kHz Deviation, 2-GFSK, 273 kHz RX Bandwidth</b>              |                                                                         |       |         |     |      |
| Sensitivity                                                                                   | BER = $10^{-2}$ , 433.92 MHz                                            |       | -104    |     | dBm  |
| Saturation limit                                                                              | BER = $10^{-2}$ , 433.92 MHz                                            |       | 10      |     | dBm  |
| Selectivity, $\pm 400$ kHz                                                                    | BER = $10^{-2}$ , 433.92 MHz <sup>(1)</sup>                             |       | 48      |     | dB   |
| Blocking, $\pm 1$ MHz                                                                         | BER = $10^{-2}$ , 433.92 MHz <sup>(1)</sup>                             |       | 51      |     | dB   |
| Blocking, $\pm 2$ MHz                                                                         | BER = $10^{-2}$ , 433.92 MHz <sup>(1)</sup>                             |       | 53      |     | dB   |
| Blocking, $\pm 10$ MHz                                                                        | BER = $10^{-2}$ , 433.92 MHz <sup>(1)</sup>                             |       | 68      |     | dB   |
| Image rejection (image compensation enabled)                                                  | BER = $10^{-2}$ , 433.92 MHz <sup>(1)</sup>                             |       | 45      |     | dB   |
| RSSI dynamic range                                                                            | Starting from the sensitivity limit                                     |       | 89      |     | dB   |
| RSSI accuracy                                                                                 | Starting from the sensitivity limit across the given dynamic range      |       | $\pm 3$ |     | dB   |
| <b>Narrowband, 4.8 kbps, <math>\pm 2</math> kHz Deviation, 2-GFSK, 10.1 kHz RX Bandwidth</b>  |                                                                         |       |         |     |      |
| Sensitivity                                                                                   | BER = $10^{-2}$ , 426.1 MHz                                             |       | -120    |     | dBm  |
| Saturation limit                                                                              | BER = $10^{-2}$ , 426.1 MHz                                             |       | 10      |     | dBm  |
| Selectivity, +12.5 kHz                                                                        | BER = $10^{-2}$ , 426.1 MHz <sup>(1)</sup>                              |       | 53      |     | dB   |
| Selectivity, -12.5 kHz                                                                        | BER = $10^{-2}$ , 426.1 MHz <sup>(1)</sup>                              |       | 52      |     | dB   |
| Selectivity, +25 kHz                                                                          | BER = $10^{-2}$ , 426.1 MHz <sup>(1)</sup>                              |       | 53      |     | dB   |
| Selectivity, -25 kHz                                                                          | BER = $10^{-2}$ , 426.1 MHz <sup>(1)</sup>                              |       | 52      |     | dB   |
| Blocking, +1 MHz                                                                              | BER = $10^{-2}$ , 426.1 MHz <sup>(1)</sup>                              |       | 70      |     | dB   |
| Blocking, -1 MHz                                                                              | BER = $10^{-2}$ , 426.1 MHz <sup>(1)</sup>                              |       | 66      |     | dB   |
| Blocking, +2 MHz                                                                              | BER = $10^{-2}$ , 426.1 MHz <sup>(1)</sup>                              |       | 72      |     | dB   |

## 8.14 359 MHz to 527 MHz - Receive (RX) (continued)

When measured on the LAUNCHXL-CC1352P-4 reference design with  $T_c = 25^\circ\text{C}$ ,  $V_{\text{DDS}} = 3.0\text{ V}$  with DC/DC enabled unless otherwise noted. All measurements are performed at the antenna input with a combined RX and TX path. All measurements are performed conducted.

| PARAMETER                                    | TEST CONDITIONS                                                    | MIN | TYP     | MAX | UNIT |
|----------------------------------------------|--------------------------------------------------------------------|-----|---------|-----|------|
| Blocking, -2 MHz                             | BER = $10^{-2}$ , 426.1 MHz <sup>(1)</sup>                         |     | 70      |     | dB   |
| Blocking, +10 MHz                            | BER = $10^{-2}$ , 426.1 MHz <sup>(1)</sup>                         |     | 84      |     | dB   |
| Blocking, -10 MHz                            | BER = $10^{-2}$ , 426.1 MHz <sup>(1)</sup>                         |     | 84      |     | dB   |
| Image rejection (image compensation enabled) | BER = $10^{-2}$ , 426.1 MHz <sup>(1)</sup>                         |     | 44      |     | dB   |
| RSSI dynamic range                           | Starting from the sensitivity limit                                |     | 102     |     | dB   |
| RSSI accuracy                                | Starting from the sensitivity limit across the given dynamic range |     | $\pm 3$ |     | dB   |

### 4.8 kbps, OOK, 34.1 kHz RX Bandwidth

|             |                              |      |     |
|-------------|------------------------------|------|-----|
| Sensitivity | BER = $10^{-2}$ , 433.92 MHz | -115 | dBm |
|-------------|------------------------------|------|-----|

### SimpleLink™ Long Range, 2.5/5 kbps (20 ksps), $\pm 5$ kHz Deviation, 2-GFSK, 34 kHz RX Bandwidth, FEC = 1:2, DSSS = 1:4/1:2

|                                              |                                                                    |         |     |
|----------------------------------------------|--------------------------------------------------------------------|---------|-----|
| Sensitivity                                  | 2.5 kbps, BER = $10^{-2}$ , 433.92 MHz                             | -121    | dBm |
| Sensitivity                                  | 5 kbps, BER = $10^{-2}$ , 433.92 MHz                               | -119    | dBm |
| Saturation limit                             | 5 kbps, BER = $10^{-2}$ , 433.92 MHz                               | 10      | dBm |
| Selectivity, +100 kHz                        | 5 kbps, BER = $10^{-2}$ , 433.92 MHz <sup>(1)</sup>                | 55      | dB  |
| Selectivity, -100 kHz                        | 5 kbps, BER = $10^{-2}$ , 433.92 MHz <sup>(1)</sup>                | 53      | dB  |
| Blocking, +1 MHz                             | 5 kbps, BER = $10^{-2}$ , 433.92 MHz <sup>(1)</sup>                | 69      | dB  |
| Blocking, -1 MHz                             | 5 kbps, BER = $10^{-2}$ , 433.92 MHz <sup>(1)</sup>                | 65      | dB  |
| Blocking, +2 MHz                             | 5 kbps, BER = $10^{-2}$ , 433.92 MHz <sup>(1)</sup>                | 71      | dB  |
| Blocking, -2 MHz                             | 5 kbps, BER = $10^{-2}$ , 433.92 MHz <sup>(1)</sup>                | 70      | dB  |
| Blocking, +10 MHz                            | 5 kbps, BER = $10^{-2}$ , 433.92 MHz <sup>(1)</sup>                | 84      | dB  |
| Blocking, -10 MHz                            | 5 kbps, BER = $10^{-2}$ , 433.92 MHz <sup>(1)</sup>                | 84      | dB  |
| Image rejection (image compensation enabled) | 5 kbps, BER = $10^{-2}$ , 433.92 MHz                               | 49      | dB  |
| RSSI dynamic range                           | Starting from the sensitivity limit                                | 101     | dB  |
| RSSI accuracy                                | Starting from the sensitivity limit across the given dynamic range | $\pm 3$ | dB  |

(1) Wanted signal 3 dB above sensitivity limit

## 8.15 359 MHz to 527 MHz - Transmit (TX)

When measured on the LAUNCHXL-CC1352P-4 reference design with  $T_c = 25^\circ\text{C}$ ,  $V_{\text{DDS}} = 3.0\text{ V}$  with DC/DC enabled unless otherwise noted. All measurements are performed at the antenna input with a combined RX and TX path. All measurements are performed conducted. (1)

| PARAMETER                                    | TEST CONDITIONS                                                             | MIN                                                   | TYP  | MAX   | UNIT |
|----------------------------------------------|-----------------------------------------------------------------------------|-------------------------------------------------------|------|-------|------|
| <b>General parameters</b>                    |                                                                             |                                                       |      |       |      |
| Max output power                             | 433.92 MHz, without BOOST (VDDR = 1.7 V)                                    |                                                       | 13   |       | dBm  |
| Output power programmable range              | 433.92 MHz, without BOOST (VDDR = 1.7 V)                                    |                                                       | 24   |       | dB   |
| Output power variation over temperature      | +13 dBm setting, 433.92 MHz<br>Over recommended temperature operating range |                                                       | ±1.5 |       | dB   |
| <b>Spurious emissions and harmonics</b>      |                                                                             |                                                       |      |       |      |
| Spurious emissions (excluding harmonics) (2) | 30 MHz to 1 GHz                                                             | +10 dBm setting<br>ETSI restricted bands              |      | < -54 | dBm  |
|                                              |                                                                             | +10 dBm setting<br>ETSI outside restricted bands      |      | < -36 | dBm  |
|                                              | 1 GHz to 12.75 GHz (outside ETSI restricted bands)                          | +10 dBm setting<br>measured in 1 MHz bandwidth (ETSI) |      | < -30 | dBm  |
| Spurious emissions out-of-band, 429 MHz (2)  | Outside the necessary frequency band (ARIB T-67)                            | +10 dBm setting                                       |      | < -26 | dBm  |
|                                              | 710 MHz to 900 MHz (ARIB T-67)                                              | +10 dBm setting                                       |      | < -55 | dBm  |
|                                              | 900 MHz to 915 MHz (ARIB T-67)                                              | +10 dBm setting                                       |      | < -55 | dBm  |
|                                              | 930 MHz to 1000 MHz (ARIB T-67)                                             | +10 dBm setting                                       |      | < -55 | dBm  |
|                                              | 1000 MHz to 1215 MHz (ARIB T-67)                                            | +10 dBm setting                                       |      | < -45 | dBm  |
|                                              | Above 1215 MHz (ARIB T-67)                                                  | +10 dBm setting                                       |      | < -30 | dBm  |
| Harmonics                                    | Second harmonic                                                             | +13 dBm setting, 433 MHz                              |      | < -36 | dBm  |
| Harmonics                                    | Third harmonic                                                              | +13 dBm setting, 433 MHz                              |      | < -30 | dBm  |
| Harmonics                                    | Fourth harmonic                                                             | +13 dBm setting, 433 MHz                              |      | < -30 | dBm  |
| Harmonics                                    | Fifth harmonic                                                              | +13 dBm setting, 433 MHz                              |      | < -30 | dBm  |

(1) Some combinations of frequency, data rate and modulation format requires use of external crystal load capacitors for regulatory compliance. More details can be found in the device errata.

(2) Suitable for systems targeting compliance with EN 300 220, EN 303 131, EN 303 204, FCC CFR47 Part 15, ARIB STD-T108.

## 8.16 359 MHz to 527 MHz - PLL Phase Noise

When measured on the LAUNCHXL-CC1352P-4 reference design with  $T_c = 25^\circ\text{C}$ ,  $V_{\text{DDS}} = 3.0\text{ V}$ .

| PARAMETER                                                     | TEST CONDITIONS   | MIN | TYP  | MAX | UNIT   |
|---------------------------------------------------------------|-------------------|-----|------|-----|--------|
| Phase noise in the 429 MHz band<br>200 kHz PLL loop bandwidth | ±10 kHz offset    |     | -103 |     | dBc/Hz |
|                                                               | ±100 kHz offset   |     | -101 |     | dBc/Hz |
|                                                               | ±200 kHz offset   |     | -101 |     | dBc/Hz |
|                                                               | ±400 kHz offset   |     | -106 |     | dBc/Hz |
|                                                               | ±1000 kHz offset  |     | -122 |     | dBc/Hz |
|                                                               | ±2000 kHz offset  |     | -133 |     | dBc/Hz |
|                                                               | ±10000 kHz offset |     | -143 |     | dBc/Hz |
| Phase noise in the 433 MHz band<br>20 kHz PLL loop bandwidth  | ±10 kHz offset    |     | -86  |     | dBc/Hz |
|                                                               | ±100 kHz offset   |     | -108 |     | dBc/Hz |
|                                                               | ±200 kHz offset   |     | -115 |     | dBc/Hz |
|                                                               | ±400 kHz offset   |     | -122 |     | dBc/Hz |
|                                                               | ±1000 kHz offset  |     | -130 |     | dBc/Hz |
|                                                               | ±2000 kHz offset  |     | -137 |     | dBc/Hz |
|                                                               | ±10000 kHz offset |     | -145 |     | dBc/Hz |

## 8.17 143 MHz to 176 MHz - Receive (RX)

When measured on the CC1352EM-XS169-XS24 reference design with  $T_c = 25^\circ\text{C}$ ,  $V_{\text{DDS}} = 3.0\text{ V}$  with DC/DC enabled unless otherwise noted. All measurements are performed at the antenna input with a combined RX and TX path. All measurements are performed conducted.

| PARAMETER                                                                                             | TEST CONDITIONS                                                            | MIN   | TYP     | MAX | UNIT |
|-------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|-------|---------|-----|------|
| <b>General Parameters</b>                                                                             |                                                                            |       |         |     |      |
| Spurious emissions 25 MHz to 1 GHz                                                                    | 169.44375 MHz<br>Conducted emissions measured according to ETSI EN 300 220 | < -57 |         |     | dBm  |
| Spurious emissions 1 GHz to 13 GHz                                                                    |                                                                            | < -47 |         |     | dBm  |
| <b>WMBUS N-MODE, 4.8 kbps, <math>\pm 2.4\text{ kHz}</math> Deviation, 2-GFSK, 10 kHz RX Bandwidth</b> |                                                                            |       |         |     |      |
| Sensitivity 4.8 kbps $\pm 2.4\text{ kHz}$                                                             | BER = $10^{-2}$ , 169.40625 MHz                                            |       | -119    |     | dBm  |
| Saturation limit                                                                                      | BER = $10^{-2}$ , 169.40625 MHz                                            |       | 10      |     | dBm  |
| Selectivity, +12.5 kHz <sup>(1)</sup>                                                                 | BER = $10^{-2}$ , 169.40625 MHz                                            |       | 51      |     | dB   |
| Selectivity, -12.5 kHz <sup>(1)</sup>                                                                 | BER = $10^{-2}$ , 169.40625 MHz                                            |       | 51      |     | dB   |
| Selectivity, +25 kHz <sup>(1)</sup>                                                                   | BER = $10^{-2}$ , 169.40625 MHz                                            |       | 52      |     | dB   |
| Selectivity, -25 kHz <sup>(1)</sup>                                                                   | BER = $10^{-2}$ , 169.40625 MHz                                            |       | 52      |     | dB   |
| Blocking, +1 MHz <sup>(1)</sup>                                                                       | BER = $10^{-2}$ , 169.40625 MHz                                            |       | 73      |     | dB   |
| Blocking, -1 MHz <sup>(1)</sup>                                                                       | BER = $10^{-2}$ , 169.40625 MHz                                            |       | 72      |     | dB   |
| Blocking, +2 MHz <sup>(1)</sup>                                                                       | BER = $10^{-2}$ , 169.40625 MHz                                            |       | 77      |     | dB   |
| Blocking, -2 MHz <sup>(1)</sup>                                                                       | BER = $10^{-2}$ , 169.40625 MHz                                            |       | 75      |     | dB   |
| Blocking, +10 MHz <sup>(1)</sup>                                                                      | BER = $10^{-2}$ , 169.40625 MHz                                            |       | 86      |     | dB   |
| Blocking, -10 MHz <sup>(1)</sup>                                                                      | BER = $10^{-2}$ , 169.40625 MHz                                            |       | 86      |     | dB   |
| Image rejection (image compensation enabled) <sup>(1)</sup>                                           | BER = $10^{-2}$ , 169.40625 MHz                                            |       | 46      |     | dB   |
| RSSI dynamic range                                                                                    | Starting from the sensitivity limit                                        |       | 91      |     | dB   |
| RSSI accuracy                                                                                         | Starting from the sensitivity limit across the given dynamic range         |       | $\pm 3$ |     | dB   |
| <b>WMBUS N-MODE, 2.4 kbps, <math>\pm 2.4\text{ kHz}</math> Deviation, 2-GFSK, 10 kHz RX Bandwidth</b> |                                                                            |       |         |     |      |
| Sensitivity                                                                                           | BER = $10^{-2}$ , 169.43125 MHz                                            |       | -121    |     | dBm  |
| Saturation limit                                                                                      | BER = $10^{-2}$ , 169.43125 MHz                                            |       | 10      |     | dBm  |
| Selectivity, +12.5 kHz <sup>(1)</sup>                                                                 | BER = $10^{-2}$ , 169.43125 MHz                                            |       | 51      |     | dB   |
| Selectivity, -12.5 kHz <sup>(1)</sup>                                                                 | BER = $10^{-2}$ , 169.43125 MHz                                            |       | 51      |     | dB   |
| Selectivity, +25 kHz <sup>(1)</sup>                                                                   | BER = $10^{-2}$ , 169.43125 MHz                                            |       | 52      |     | dB   |
| Selectivity, -25 kHz <sup>(1)</sup>                                                                   | BER = $10^{-2}$ , 169.43125 MHz                                            |       | 52      |     | dB   |
| Blocking, +1 MHz <sup>(1)</sup>                                                                       | BER = $10^{-2}$ , 169.43125 MHz                                            |       | 74      |     | dB   |
| Blocking, -1 MHz <sup>(1)</sup>                                                                       | BER = $10^{-2}$ , 169.43125 MHz                                            |       | 73      |     | dB   |
| Blocking, +2 MHz <sup>(1)</sup>                                                                       | BER = $10^{-2}$ , 169.43125 MHz                                            |       | 78      |     | dB   |
| Blocking, -2 MHz <sup>(1)</sup>                                                                       | BER = $10^{-2}$ , 169.43125 MHz                                            |       | 77      |     | dB   |
| Blocking, +10 MHz <sup>(1)</sup>                                                                      | BER = $10^{-2}$ , 169.43125 MHz                                            |       | 88      |     | dB   |
| Blocking, -10 MHz <sup>(1)</sup>                                                                      | BER = $10^{-2}$ , 169.43125 MHz                                            |       | 87      |     | dB   |
| Image rejection (image compensation enabled) <sup>(1)</sup>                                           | BER = $10^{-2}$ , 169.43125 MHz                                            |       | 50      |     | dB   |
| RSSI dynamic range                                                                                    | Starting from the sensitivity limit                                        |       | 92      |     | dB   |
| RSSI accuracy                                                                                         | Starting from the sensitivity limit across the given dynamic range         |       | $\pm 3$ |     | dB   |

(1) Wanted signal 3 dB above sensitivity limit

## 8.18 143 MHz to 176 MHz - Transmit (TX)

When measured on the CC1352EM-XS169-XS24 reference design with  $T_c = 25^\circ\text{C}$ ,  $V_{\text{DDS}} = 3.0\text{ V}$  with DC/DC enabled unless otherwise noted. All measurements are performed at the antenna input with a combined RX and TX path. All measurements are performed conducted.

| PARAMETER                                       | TEST CONDITIONS                                    | MIN                                                                                                 | TYP | MAX   | UNIT |
|-------------------------------------------------|----------------------------------------------------|-----------------------------------------------------------------------------------------------------|-----|-------|------|
| <b>General parameters</b>                       |                                                    |                                                                                                     |     |       |      |
| Min output power, Sub-1 GHz PA                  | Min output power, Sub-1 GHz PA                     | 169.44375 MHz, without BOOST (VDDR = 1.7 V), single ended configuration.                            |     | -10   | dBm  |
| Max output power, Sub-1 GHz PA                  |                                                    | 169.44375 MHz, without BOOST (VDDR = 1.7 V), single ended configuration.                            |     | 9     | dBm  |
| Adjacent channel power                          |                                                    | 0 dBm setting, 4.8 kbit/s, 169.44375 MHz, without BOOST (VDDR = 1.7 V), single ended configuration. |     | -47   | dBc  |
| <b>Spurious emissions and harmonics</b>         |                                                    |                                                                                                     |     |       |      |
| Spurious emissions (excluding harmonics)<br>(1) | 30 MHz to 1 GHz                                    | 0 dBm setting, ETSI restricted bands. Measured in 100 kHz bandwidth                                 |     | < -54 | dBm  |
|                                                 |                                                    | 0 dBm setting, ETSI outside restricted bands                                                        |     | < -36 | dBm  |
|                                                 | 1 GHz to 12.75 GHz (outside ETSI restricted bands) | 0 dBm setting, measured in 1 MHz bandwidth (ETSI)                                                   |     | < -30 | dBm  |
| Harmonics                                       | Second harmonic                                    | 0 dBm setting, 169.44375 MHz                                                                        |     | < -36 | dBm  |
| Harmonics                                       | Third harmonic                                     | 0 dBm setting, 169.44375 MHz                                                                        |     | < -54 | dBm  |
| Harmonics                                       | Fourth harmonic                                    | 0 dBm setting, 169.44375 MHz                                                                        |     | < -54 | dBm  |
| Harmonics                                       | Fifth harmonic                                     | 0 dBm setting, 169.44375 MHz                                                                        |     | < -36 | dBm  |

(1) Suitable for systems targeting compliance with EN 300 220.

## 8.19 143 MHz to 176 MHz - PLL Phase Noise

When measured on the CC1312REM-XD7793 reference design with  $T_c = 25^\circ\text{C}$ ,  $V_{\text{DDS}} = 3.0\text{ V}$ . PLL settings for narrowband operation is used.

| PARAMETER                       | TEST CONDITIONS   | MIN | TYP  | MAX | UNIT   |
|---------------------------------|-------------------|-----|------|-----|--------|
| Phase noise in the 169 MHz band | ±10 kHz offset    |     | -108 |     | dBc/Hz |
|                                 | ±100 kHz offset   |     | -108 |     | dBc/Hz |
|                                 | ±200 kHz offset   |     | -110 |     | dBc/Hz |
|                                 | ±400 kHz offset   |     | -114 |     | dBc/Hz |
|                                 | ±1000 kHz offset  |     | -131 |     | dBc/Hz |
|                                 | ±2000 kHz offset  |     | -141 |     | dBc/Hz |
|                                 | ±10000 kHz offset |     | -150 |     | dBc/Hz |

## 8.20 Timing and Switching Characteristics

### 8.20.1 Reset Timing

| PARAMETER            | MIN | TYP | MAX | UNIT |
|----------------------|-----|-----|-----|------|
| RESET_N low duration | 1   |     |     | μs   |

### 8.20.2 Wakeup Timing

Measured over operating free-air temperature with  $V_{DDS} = 3.0$  V (unless otherwise noted). The times listed here do not include software overhead.

| PARAMETER                              | TEST CONDITIONS | MIN        | TYP | MAX | UNIT |
|----------------------------------------|-----------------|------------|-----|-----|------|
| MCU, Reset to Active <sup>(1)</sup>    |                 | 850 - 3000 |     |     | μs   |
| MCU, Shutdown to Active <sup>(1)</sup> |                 | 850 - 3000 |     |     | μs   |
| MCU, Standby to Active                 |                 | 160        |     |     | μs   |
| MCU, Active to Standby                 |                 | 36         |     |     | μs   |
| MCU, Idle to Active                    |                 | 14         |     |     | μs   |

(1) The wakeup time is dependent on remaining charge on VDDR capacitor when starting the device, and thus how long the device has been in Reset or Shutdown before starting up again.

### 8.20.3 Clock Specifications

#### 8.20.3.1 48 MHz Clock Input (TCXO)

Measured on a Texas Instruments reference design with  $T_c = 25^\circ\text{C}$ ,  $V_{\text{DDS}} = 3.0\text{ V}$ , unless otherwise noted.<sup>(1) (2)</sup>

| PARAMETER                                 | TEST CONDITIONS                                                           | MIN | TYP | MAX  | UNIT |
|-------------------------------------------|---------------------------------------------------------------------------|-----|-----|------|------|
| Clock frequency                           |                                                                           |     | 48  |      | MHz  |
| TCXO clipped sine output, peak-to-peak    | TCXO clipped sine output connected to pin X48M_P through series capacitor | 0.8 |     | 1.7  | V    |
| TCXO with CMOS output, High input voltage | TCXO with CMOS output directly coupled to pin X48M_P                      | 1.3 |     | VDDR | V    |
| TCXO with CMOS output, Low input voltage  |                                                                           | 0   |     | 0.3  | V    |

(1) Probing or otherwise stopping the TCXO while the DC/DC converter is enabled may cause permanent damage to the device.

(2) See [CC13xx/CC26xx Hardware Configuration and PCB Design Considerations](#) on how to add TCXO support

#### 8.20.3.2 48 MHz Crystal Oscillator (XOSC\_HF)

Measured on a Texas Instruments reference design with  $T_c = 25^\circ\text{C}$ ,  $V_{\text{DDS}} = 3.0\text{ V}$ , unless otherwise noted.<sup>(1)</sup>

| PARAMETER         | MIN                                                                                                                 | TYP | MAX                           | UNIT |               |
|-------------------|---------------------------------------------------------------------------------------------------------------------|-----|-------------------------------|------|---------------|
| Crystal frequency |                                                                                                                     | 48  |                               | MHz  |               |
| ESR               | Equivalent series resistance<br>$6\text{ pF} < C_L \leq 9\text{ pF}$                                                |     | 20                            | 60   | $\Omega$      |
| ESR               | Equivalent series resistance<br>$5\text{ pF} < C_L \leq 6\text{ pF}$                                                |     | 80                            |      | $\Omega$      |
| $L_M$             | Motional inductance, relates to the load capacitance that is used for the crystal ( $C_L$ in Farads) <sup>(5)</sup> |     | $< 3 \times 10^{-25} / C_L^2$ |      | H             |
| $C_L$             | Crystal load capacitance <sup>(4)</sup>                                                                             | 5   | $7^{(3)}$                     | 9    | pF            |
|                   | Start-up time <sup>(2)</sup>                                                                                        |     | 200                           |      | $\mu\text{s}$ |

(1) Probing or otherwise stopping the crystal while the DC/DC converter is enabled may cause permanent damage to the device.

(2) Start-up time using the TI-provided power driver. Start-up time may increase if driver is not used.

(3) On-chip default connected capacitance including reference design parasitic capacitance. Connected internal capacitance is changed through software in the Customer Configuration section (CCFG).

(4) Adjustable load capacitance is integrated into the device. External load capacitors are required for systems targeting compliance with certain regulations. See the device errata for further details.

(5) The crystal manufacturer's specification must satisfy this requirement for proper operation.

#### 8.20.3.3 48 MHz RC Oscillator (RCOSC\_HF)

Measured on a Texas Instruments reference design with  $T_c = 25^\circ\text{C}$ ,  $V_{\text{DDS}} = 3.0\text{ V}$ , unless otherwise noted.

|                                              | MIN | TYP        | MAX | UNIT          |
|----------------------------------------------|-----|------------|-----|---------------|
| Frequency                                    |     | 48         |     | MHz           |
| Uncalibrated frequency accuracy              |     | $\pm 1$    |     | %             |
| Calibrated frequency accuracy <sup>(1)</sup> |     | $\pm 0.25$ |     | %             |
| Start-up time                                | 5   |            |     | $\mu\text{s}$ |

(1) Accuracy relative to the calibration source (XOSC\_HF)

#### 8.20.3.4 2 MHz RC Oscillator (RCOSC\_MF)

Measured on a Texas Instruments reference design with  $T_c = 25^\circ\text{C}$ ,  $V_{\text{DDS}} = 3.0\text{ V}$ , unless otherwise noted.

|                      | MIN | TYP | MAX | UNIT          |
|----------------------|-----|-----|-----|---------------|
| Calibrated frequency |     | 2   |     | MHz           |
| Start-up time        |     | 5   |     | $\mu\text{s}$ |

#### 8.20.3.5 32.768 kHz Crystal Oscillator (XOSC\_LF)

Measured on a Texas Instruments reference design with  $T_c = 25^\circ\text{C}$ ,  $V_{\text{DDS}} = 3.0\text{ V}$ , unless otherwise noted.

|                   | MIN | TYP              | MAX | UNIT             |
|-------------------|-----|------------------|-----|------------------|
| Crystal frequency |     | 32.768           |     | kHz              |
| ESR               | 30  |                  | 100 | $\text{k}\Omega$ |
| $C_L$             | 6   | 7 <sup>(1)</sup> | 12  | $\text{pF}$      |

(1) Default load capacitance using TI reference designs including parasitic capacitance. Crystals with different load capacitance may be used.

#### 8.20.3.6 32 kHz RC Oscillator (RCOSC\_LF)

Measured on a Texas Instruments reference design with  $T_c = 25^\circ\text{C}$ ,  $V_{\text{DDS}} = 3.0\text{ V}$ , unless otherwise noted.

|                          | MIN                 | TYP | MAX | UNIT                        |
|--------------------------|---------------------|-----|-----|-----------------------------|
| Calibrated frequency     | 32.8 <sup>(1)</sup> |     |     | kHz                         |
| Temperature coefficient. | 50                  |     |     | $\text{ppm}/^\circ\text{C}$ |

(1) When using RCOSC\_LF as source for the low frequency system clock (SCLK\_LF), the accuracy of the SCLK\_LF-derived Real Time Clock (RTC) can be improved by measuring RCOSC\_LF relative to XOSC\_HF and compensating for the RTC tick speed. This functionality is available through the TI-provided Power driver.

## 8.20.4 Synchronous Serial Interface (SSI) Characteristics

### 8.20.4.1 Synchronous Serial Interface (SSI) Characteristics

over operating free-air temperature range (unless otherwise noted)

| PARAMETER NO.     | PARAMETER       | MIN | TYP   | MAX | UNIT              |
|-------------------|-----------------|-----|-------|-----|-------------------|
| S1                | $t_{clk\_per}$  | 12  | 65024 |     | System Clocks (2) |
| S2 <sup>(1)</sup> | $t_{clk\_high}$ |     | 0.5   |     | $t_{clk\_per}$    |
| S3 <sup>(1)</sup> | $t_{clk\_low}$  |     | 0.5   |     | $t_{clk\_per}$    |

(1) Refer to SSI timing diagrams 図 8-1, 図 8-2, and 図 8-3

(2) When using the TI-provided Power driver, the SSI system clock is always 48 MHz.



図 8-1. SSI Timing for TI Frame Format (FRF = 01), Single Transfer Timing Measurement



図 8-2. SSI Timing for MICROWIRE Frame Format (FRF = 10), Single Transfer



FIG 8-3. SSI Timing for SPI Frame Format (FRF = 00), With SPH = 1

## 8.20.5 UART

### 8.20.5.1 UART Characteristics

over operating free-air temperature range (unless otherwise noted)

| PARAMETER | MIN | TYP | MAX | UNIT  |
|-----------|-----|-----|-----|-------|
| UART rate |     |     | 3   | MBaud |

## 8.21 Peripheral Characteristics

### 8.21.1 ADC

#### 8.21.1.1 Analog-to-Digital Converter (ADC) Characteristics

$T_c = 25^\circ\text{C}$ ,  $V_{\text{DDS}} = 3.0\text{ V}$  and voltage scaling enabled, unless otherwise noted.<sup>(1)</sup>

Performance numbers require use of offset and gain adjustments in software by TI-provided ADC drivers.

| PARAMETER          |                                            | TEST CONDITIONS                                                                                             | MIN | TYP   | MAX              | UNIT         |
|--------------------|--------------------------------------------|-------------------------------------------------------------------------------------------------------------|-----|-------|------------------|--------------|
|                    | Input voltage range                        |                                                                                                             | 0   |       | $V_{\text{DDS}}$ | V            |
|                    | Resolution                                 |                                                                                                             |     | 12    |                  | Bits         |
|                    | Sample Rate                                |                                                                                                             |     |       | 200              | ksps         |
|                    | Offset                                     | Internal 4.3 V equivalent reference <sup>(2)</sup>                                                          |     | -0.24 |                  | LSB          |
|                    | Gain error                                 | Internal 4.3 V equivalent reference <sup>(2)</sup>                                                          |     | 7.14  |                  | LSB          |
| DNL <sup>(4)</sup> | Differential nonlinearity                  |                                                                                                             |     | >-1   |                  | LSB          |
| INL                | Integral nonlinearity                      |                                                                                                             |     | ±4    |                  | LSB          |
| ENOB               | Effective number of bits                   | Internal 4.3 V equivalent reference <sup>(2)</sup> , 200 kSamples/s, 9.6 kHz input tone                     |     | 9.8   |                  | Bits         |
|                    |                                            | Internal 4.3 V equivalent reference <sup>(2)</sup> , 200 kSamples/s, 9.6 kHz input tone, DC/DC enabled      |     | 9.8   |                  |              |
|                    |                                            | VDDS as reference, 200 kSamples/s, 9.6 kHz input tone                                                       |     | 10.1  |                  |              |
|                    |                                            | Internal reference, voltage scaling disabled, 32 samples average, 200 kSamples/s, 300 Hz input tone         |     | 11.1  |                  |              |
|                    |                                            | Internal reference, voltage scaling disabled, 14-bit mode, 200 kSamples/s, 600 Hz input tone <sup>(5)</sup> |     | 11.3  |                  |              |
|                    |                                            | Internal reference, voltage scaling disabled, 15-bit mode, 200 kSamples/s, 150 Hz input tone <sup>(5)</sup> |     | 11.6  |                  |              |
| THD                | Total harmonic distortion                  | Internal 4.3 V equivalent reference <sup>(2)</sup> , 200 kSamples/s, 9.6 kHz input tone                     |     | -65   |                  | dB           |
|                    |                                            | VDDS as reference, 200 kSamples/s, 9.6 kHz input tone                                                       |     | -70   |                  |              |
|                    |                                            | Internal reference, voltage scaling disabled, 32 samples average, 200 kSamples/s, 300 Hz input tone         |     | -72   |                  |              |
| SINAD,<br>SNDR     | Signal-to-noise<br>and<br>distortion ratio | Internal 4.3 V equivalent reference <sup>(2)</sup> , 200 kSamples/s, 9.6 kHz input tone                     |     | 60    |                  | dB           |
|                    |                                            | VDDS as reference, 200 kSamples/s, 9.6 kHz input tone                                                       |     | 63    |                  |              |
|                    |                                            | Internal reference, voltage scaling disabled, 32 samples average, 200 kSamples/s, 300 Hz input tone         |     | 68    |                  |              |
| SFDR               | Spurious-free dynamic<br>range             | Internal 4.3 V equivalent reference <sup>(2)</sup> , 200 kSamples/s, 9.6 kHz input tone                     |     | 70    |                  | dB           |
|                    |                                            | VDDS as reference, 200 kSamples/s, 9.6 kHz input tone                                                       |     | 73    |                  |              |
|                    |                                            | Internal reference, voltage scaling disabled, 32 samples average, 200 kSamples/s, 300 Hz input tone         |     | 75    |                  |              |
|                    | Conversion time                            | Serial conversion, time-to-output, 24 MHz clock                                                             |     | 50    |                  | Clock Cycles |
|                    | Current consumption                        | Internal 4.3 V equivalent reference <sup>(2)</sup>                                                          |     | 0.42  |                  | mA           |
|                    | Current consumption                        | VDDS as reference                                                                                           |     | 0.6   |                  | mA           |

### 8.21.1.1 Analog-to-Digital Converter (ADC) Characteristics (continued)

$T_c = 25^\circ\text{C}$ ,  $V_{\text{DDS}} = 3.0\text{ V}$  and voltage scaling enabled, unless otherwise noted.<sup>(1)</sup>

Performance numbers require use of offset and gain adjustments in software by TI-provided ADC drivers.

| PARAMETER         | TEST CONDITIONS                                                                                                                                                                                                                                                                                                                              | MIN | TYP                        | MAX | UNIT |
|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------------------|-----|------|
| Reference voltage | Equivalent fixed internal reference (input voltage scaling enabled). For best accuracy, the ADC conversion should be initiated through the TI-RTOS API in order to include the gain/offset compensation factors stored in FCFG1                                                                                                              |     | 4.3 <sup>(2) (3)</sup>     |     | V    |
| Reference voltage | Fixed internal reference (input voltage scaling disabled). For best accuracy, the ADC conversion should be initiated through the TI-RTOS API in order to include the gain/offset compensation factors stored in FCFG1. This value is derived from the scaled value (4.3 V) as follows:<br>$V_{\text{ref}} = 4.3\text{ V} \times 1408 / 4095$ |     | 1.48                       |     | V    |
| Reference voltage | VDDS as reference, input voltage scaling enabled                                                                                                                                                                                                                                                                                             |     | VDDS                       |     | V    |
| Reference voltage | VDDS as reference, input voltage scaling disabled                                                                                                                                                                                                                                                                                            |     | VDDS / 2.82 <sup>(3)</sup> |     | V    |
| Input impedance   | 200 kSamples/s, voltage scaling enabled. Capacitive input. Input impedance depends on sampling frequency and sampling time                                                                                                                                                                                                                   |     | >1                         |     | MΩ   |

- (1) Using IEEE Std 1241-2010 for terminology and test methods
- (2) Input signal scaled down internally before conversion, as if voltage range was 0 to 4.3 V
- (3) Applied voltage must be within Absolute Maximum Ratings (see [セクション 8.1](#)) at all times
- (4) No missing codes
- (5)  $\text{ADC\_output} = \sum(4^n \text{ samples}) \gg n$ ,  $n$  = desired extra bits

## 8.21.2 DAC

### 8.21.2.1 Digital-to-Analog Converter (DAC) Characteristics

$T_c = 25^\circ C$ ,  $V_{DDS} = 3.0 V$ , unless otherwise noted.

| PARAMETER                                                                        | TEST CONDITIONS                                                      | MIN                                                                                                               | TYP   | MAX  | UNIT               |
|----------------------------------------------------------------------------------|----------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|-------|------|--------------------|
| <b>General Parameters</b>                                                        |                                                                      |                                                                                                                   |       |      |                    |
|                                                                                  | Resolution                                                           |                                                                                                                   | 8     |      | Bits               |
| $V_{DDS}$                                                                        | Supply voltage                                                       | Any load, any $V_{REF}$ , pre-charge OFF, DAC charge-pump ON                                                      | 1.8   | 3.8  | V                  |
|                                                                                  |                                                                      | External Load <sup>(4)</sup> , any $V_{REF}$ , pre-charge OFF, DAC charge-pump OFF                                | 2.0   | 3.8  |                    |
|                                                                                  |                                                                      | Any load, $V_{REF} = DCOUPL$ , pre-charge ON                                                                      | 2.6   | 3.8  |                    |
| $F_{DAC}$                                                                        | Clock frequency                                                      | Buffer ON (recommended for external load)                                                                         | 16    | 250  | kHz                |
|                                                                                  |                                                                      | Buffer OFF (internal load)                                                                                        | 16    | 1000 |                    |
|                                                                                  | Voltage output settling time                                         | $V_{REF} = V_{DDS}$ , buffer OFF, internal load                                                                   | 13    |      | $1 / F_{DAC}$      |
|                                                                                  |                                                                      | $V_{REF} = V_{DDS}$ , buffer ON, external capacitive load = 20 pF <sup>(3)</sup>                                  | 13.8  |      |                    |
|                                                                                  | External capacitive load                                             |                                                                                                                   | 20    | 200  | pF                 |
|                                                                                  | External resistive load                                              |                                                                                                                   | 10    |      | MΩ                 |
|                                                                                  | Short circuit current                                                |                                                                                                                   |       | 400  | µA                 |
| $Z_{MAX}$                                                                        | Max output impedance<br>$V_{ref} = V_{DDS}$ , buffer ON, CLK 250 kHz | $V_{DDS} = 3.8 V$ , DAC charge-pump OFF                                                                           | 50.8  |      | kΩ                 |
|                                                                                  |                                                                      | $V_{DDS} = 3.0 V$ , DAC charge-pump ON                                                                            | 51.7  |      |                    |
|                                                                                  |                                                                      | $V_{DDS} = 3.0 V$ , DAC charge-pump OFF                                                                           | 53.2  |      |                    |
|                                                                                  |                                                                      | $V_{DDS} = 2.0 V$ , DAC charge-pump ON                                                                            | 48.7  |      |                    |
|                                                                                  |                                                                      | $V_{DDS} = 2.0 V$ , DAC charge-pump OFF                                                                           | 70.2  |      |                    |
|                                                                                  |                                                                      | $V_{DDS} = 1.8 V$ , DAC charge-pump ON                                                                            | 46.3  |      |                    |
|                                                                                  |                                                                      | $V_{DDS} = 1.8 V$ , DAC charge-pump OFF                                                                           | 88.9  |      |                    |
| <b>Internal Load - Continuous Time Comparator / Low Power Clocked Comparator</b> |                                                                      |                                                                                                                   |       |      |                    |
| $DNL$                                                                            | Differential nonlinearity                                            | $V_{REF} = V_{DDS}$ ,<br>load = Continuous Time Comparator or Low Power Clocked Comparator<br>$F_{DAC} = 250$ kHz | ±1    |      | LSB <sup>(1)</sup> |
|                                                                                  | Differential nonlinearity                                            | $V_{REF} = V_{DDS}$ ,<br>load = Continuous Time Comparator or Low Power Clocked Comparator<br>$F_{DAC} = 16$ kHz  | ±1.2  |      |                    |
|                                                                                  | Offset error <sup>(2)</sup><br>Load = Continuous Time Comparator     | $V_{REF} = V_{DDS} = 3.8 V$                                                                                       | ±0.64 |      | LSB <sup>(1)</sup> |
|                                                                                  |                                                                      | $V_{REF} = V_{DDS} = 3.0 V$                                                                                       | ±0.81 |      |                    |
|                                                                                  |                                                                      | $V_{REF} = V_{DDS} = 1.8 V$                                                                                       | ±1.27 |      |                    |
|                                                                                  |                                                                      | $V_{REF} = DCOUPL$ , pre-charge ON                                                                                | ±3.43 |      |                    |
|                                                                                  |                                                                      | $V_{REF} = DCOUPL$ , pre-charge OFF                                                                               | ±2.88 |      |                    |
|                                                                                  |                                                                      | $V_{REF} = ADCREF$                                                                                                | ±2.37 |      |                    |
|                                                                                  | Offset error <sup>(2)</sup><br>Load = Low Power Clocked Comparator   | $V_{REF} = V_{DDS} = 3.8 V$                                                                                       | ±0.78 |      | LSB <sup>(1)</sup> |
|                                                                                  |                                                                      | $V_{REF} = V_{DDS} = 3.0 V$                                                                                       | ±0.77 |      |                    |
|                                                                                  |                                                                      | $V_{REF} = V_{DDS} = 1.8 V$                                                                                       | ±3.46 |      |                    |
|                                                                                  |                                                                      | $V_{REF} = DCOUPL$ , pre-charge ON                                                                                | ±3.44 |      |                    |
|                                                                                  |                                                                      | $V_{REF} = DCOUPL$ , pre-charge OFF                                                                               | ±4.70 |      |                    |
|                                                                                  |                                                                      | $V_{REF} = ADCREF$                                                                                                | ±4.11 |      |                    |

### 8.21.2.1 Digital-to-Analog Converter (DAC) Characteristics (continued)

$T_c = 25^\circ\text{C}$ ,  $V_{DDS} = 3.0\text{ V}$ , unless otherwise noted.

| PARAMETER                                                                               | TEST CONDITIONS                                     | MIN                                                 | TYP | MAX | UNIT               |
|-----------------------------------------------------------------------------------------|-----------------------------------------------------|-----------------------------------------------------|-----|-----|--------------------|
| Max code output voltage variation <sup>(2)</sup><br>Load = Continuous Time Comparator   | $V_{REF} = V_{DDS} = 3.8\text{ V}$                  | ±1.53                                               |     |     | LSB <sup>(1)</sup> |
|                                                                                         | $V_{REF} = V_{DDS} = 3.0\text{ V}$                  | ±1.71                                               |     |     |                    |
|                                                                                         | $V_{REF} = V_{DDS} = 1.8\text{ V}$                  | ±2.10                                               |     |     |                    |
|                                                                                         | $V_{REF} = \text{DCOUPL, pre-charge ON}$            | ±6.00                                               |     |     |                    |
|                                                                                         | $V_{REF} = \text{DCOUPL, pre-charge OFF}$           | ±3.85                                               |     |     |                    |
|                                                                                         | $V_{REF} = \text{ADCREF}$                           | ±5.84                                               |     |     |                    |
| Max code output voltage variation <sup>(2)</sup><br>Load = Low Power Clocked Comparator | $V_{REF} = V_{DDS} = 3.8\text{ V}$                  | ±2.92                                               |     |     | LSB <sup>(1)</sup> |
|                                                                                         | $V_{REF} = V_{DDS} = 3.0\text{ V}$                  | ±3.06                                               |     |     |                    |
|                                                                                         | $V_{REF} = V_{DDS} = 1.8\text{ V}$                  | ±3.91                                               |     |     |                    |
|                                                                                         | $V_{REF} = \text{DCOUPL, pre-charge ON}$            | ±7.84                                               |     |     |                    |
|                                                                                         | $V_{REF} = \text{DCOUPL, pre-charge OFF}$           | ±4.06                                               |     |     |                    |
|                                                                                         | $V_{REF} = \text{ADCREF}$                           | ±6.94                                               |     |     |                    |
| Output voltage range <sup>(2)</sup><br>Load = Continuous Time Comparator                | $V_{REF} = V_{DDS} = 3.8\text{ V, code 1}$          | 0.03                                                |     |     | V                  |
|                                                                                         | $V_{REF} = V_{DDS} = 3.8\text{ V, code 255}$        | 3.62                                                |     |     |                    |
|                                                                                         | $V_{REF} = V_{DDS} = 3.0\text{ V, code 1}$          | 0.02                                                |     |     |                    |
|                                                                                         | $V_{REF} = V_{DDS} = 3.0\text{ V, code 255}$        | 2.86                                                |     |     |                    |
|                                                                                         | $V_{REF} = V_{DDS} = 1.8\text{ V, code 1}$          | 0.01                                                |     |     |                    |
|                                                                                         | $V_{REF} = V_{DDS} = 1.8\text{ V, code 255}$        | 1.71                                                |     |     |                    |
|                                                                                         | $V_{REF} = \text{DCOUPL, pre-charge OFF, code 1}$   | 0.01                                                |     |     |                    |
|                                                                                         | $V_{REF} = \text{DCOUPL, pre-charge OFF, code 255}$ | 1.21                                                |     |     |                    |
|                                                                                         | $V_{REF} = \text{DCOUPL, pre-charge ON, code 1}$    | 1.27                                                |     |     |                    |
|                                                                                         | $V_{REF} = \text{DCOUPL, pre-charge ON, code 255}$  | 2.46                                                |     |     |                    |
|                                                                                         | $V_{REF} = \text{ADCREF, code 1}$                   | 0.01                                                |     |     |                    |
|                                                                                         | $V_{REF} = \text{ADCREF, code 255}$                 | 1.41                                                |     |     |                    |
| Output voltage range <sup>(2)</sup><br>Load = Low Power Clocked Comparator              | $V_{REF} = V_{DDS} = 3.8\text{ V, code 1}$          | 0.03                                                |     |     | V                  |
|                                                                                         | $V_{REF} = V_{DDS} = 3.8\text{ V, code 255}$        | 3.61                                                |     |     |                    |
|                                                                                         | $V_{REF} = V_{DDS} = 3.0\text{ V, code 1}$          | 0.02                                                |     |     |                    |
|                                                                                         | $V_{REF} = V_{DDS} = 3.0\text{ V, code 255}$        | 2.85                                                |     |     |                    |
|                                                                                         | $V_{REF} = V_{DDS} = 1.8\text{ V, code 1}$          | 0.01                                                |     |     |                    |
|                                                                                         | $V_{REF} = V_{DDS} = 1.8\text{ V, code 255}$        | 1.71                                                |     |     |                    |
|                                                                                         | $V_{REF} = \text{DCOUPL, pre-charge OFF, code 1}$   | 0.01                                                |     |     |                    |
|                                                                                         | $V_{REF} = \text{DCOUPL, pre-charge OFF, code 255}$ | 1.21                                                |     |     |                    |
|                                                                                         | $V_{REF} = \text{DCOUPL, pre-charge ON, code 1}$    | 1.27                                                |     |     |                    |
|                                                                                         | $V_{REF} = \text{DCOUPL, pre-charge ON, code 255}$  | 2.46                                                |     |     |                    |
|                                                                                         | $V_{REF} = \text{ADCREF, code 1}$                   | 0.01                                                |     |     |                    |
|                                                                                         | $V_{REF} = \text{ADCREF, code 255}$                 | 1.41                                                |     |     |                    |
| <b>External Load (Keysight 34401A Multimeter)</b>                                       |                                                     |                                                     |     |     |                    |
| INL                                                                                     | Integral nonlinearity                               | $V_{REF} = V_{DDS}, F_{DAC} = 250\text{ kHz}$       | ±1  |     | LSB <sup>(1)</sup> |
|                                                                                         |                                                     | $V_{REF} = \text{DCOUPL}, F_{DAC} = 250\text{ kHz}$ | ±1  |     |                    |
|                                                                                         |                                                     | $V_{REF} = \text{ADCREF}, F_{DAC} = 250\text{ kHz}$ | ±1  |     |                    |
| DNL                                                                                     | Differential nonlinearity                           | $V_{REF} = V_{DDS}, F_{DAC} = 250\text{ kHz}$       | ±1  |     | LSB <sup>(1)</sup> |

### 8.21.2.1 Digital-to-Analog Converter (DAC) Characteristics (continued)

$T_c = 25^\circ\text{C}$ ,  $V_{DDS} = 3.0\text{ V}$ , unless otherwise noted.

| PARAMETER                                                      | TEST CONDITIONS                                      | MIN   | TYP | MAX | UNIT               |
|----------------------------------------------------------------|------------------------------------------------------|-------|-----|-----|--------------------|
| Offset error                                                   | $V_{REF} = V_{DDS} = 3.8\text{ V}$                   | ±0.20 |     |     | LSB <sup>(1)</sup> |
|                                                                | $V_{REF} = V_{DDS} = 3.0\text{ V}$                   | ±0.25 |     |     |                    |
|                                                                | $V_{REF} = V_{DDS} = 1.8\text{ V}$                   | ±0.45 |     |     |                    |
|                                                                | $V_{REF} = \text{DCOUPL, pre-charge ON}$             | ±1.55 |     |     |                    |
|                                                                | $V_{REF} = \text{DCOUPL, pre-charge OFF}$            | ±1.30 |     |     |                    |
|                                                                | $V_{REF} = \text{ADCREF}$                            | ±1.10 |     |     |                    |
| Max code output voltage variation                              | $V_{REF} = V_{DDS} = 3.8\text{ V}$                   | ±0.60 |     |     | LSB <sup>(1)</sup> |
|                                                                | $V_{REF} = V_{DDS} = 3.0\text{ V}$                   | ±0.55 |     |     |                    |
|                                                                | $V_{REF} = V_{DDS} = 1.8\text{ V}$                   | ±0.60 |     |     |                    |
|                                                                | $V_{REF} = \text{DCOUPL, pre-charge ON}$             | ±3.45 |     |     |                    |
|                                                                | $V_{REF} = \text{DCOUPL, pre-charge OFF}$            | ±2.10 |     |     |                    |
|                                                                | $V_{REF} = \text{ADCREF}$                            | ±1.90 |     |     |                    |
| Output voltage range<br>Load = Low Power<br>Clocked Comparator | $V_{REF} = V_{DDS} = 3.8\text{ V}$ , code 1          | 0.03  |     |     | V                  |
|                                                                | $V_{REF} = V_{DDS} = 3.8\text{ V}$ , code 255        | 3.61  |     |     |                    |
|                                                                | $V_{REF} = V_{DDS} = 3.0\text{ V}$ , code 1          | 0.02  |     |     |                    |
|                                                                | $V_{REF} = V_{DDS} = 3.0\text{ V}$ , code 255        | 2.85  |     |     |                    |
|                                                                | $V_{REF} = V_{DDS} = 1.8\text{ V}$ , code 1          | 0.02  |     |     |                    |
|                                                                | $V_{REF} = V_{DDS} = 1.8\text{ V}$ , code 255        | 1.71  |     |     |                    |
|                                                                | $V_{REF} = \text{DCOUPL, pre-charge OFF}$ , code 1   | 0.02  |     |     |                    |
|                                                                | $V_{REF} = \text{DCOUPL, pre-charge OFF}$ , code 255 | 1.20  |     |     |                    |
|                                                                | $V_{REF} = \text{DCOUPL, pre-charge ON}$ , code 1    | 1.27  |     |     |                    |
|                                                                | $V_{REF} = \text{DCOUPL, pre-charge ON}$ , code 255  | 2.46  |     |     |                    |
|                                                                | $V_{REF} = \text{ADCREF}$ , code 1                   | 0.02  |     |     |                    |
|                                                                | $V_{REF} = \text{ADCREF}$ , code 255                 | 1.42  |     |     |                    |

(1) 1 LSB ( $V_{REF}$  3.8 V/3.0 V/1.8 V/DCOUPL/ADCREF) = 14.10 mV/11.13 mV/6.68 mV/4.67 mV/5.48 mV

(2) Includes comparator offset

(3) A load > 20 pF will increases the settling time

(4) Keysight 34401A Multimeter

### 8.21.3 Temperature and Battery Monitor

#### 8.21.3.1 Temperature Sensor

Measured on a Texas Instruments reference design with  $T_c = 25^\circ\text{C}$ ,  $V_{DDS} = 3.0\text{ V}$ , unless otherwise noted.

| PARAMETER                                 | TEST CONDITIONS                            | MIN | TYP       | MAX | UNIT                      |
|-------------------------------------------|--------------------------------------------|-----|-----------|-----|---------------------------|
| Resolution                                |                                            | 2   |           |     | $^\circ\text{C}$          |
| Accuracy                                  | -40 $^\circ\text{C}$ to 0 $^\circ\text{C}$ |     | $\pm 4.0$ |     | $^\circ\text{C}$          |
| Accuracy                                  | 0 $^\circ\text{C}$ to 105 $^\circ\text{C}$ |     | $\pm 2.5$ |     | $^\circ\text{C}$          |
| Supply voltage coefficient <sup>(1)</sup> |                                            | 3.6 |           |     | $^\circ\text{C}/\text{V}$ |

(1) The temperature sensor is automatically compensated for VDDS variation when using the TI-provided driver.

#### 8.21.3.2 Battery Monitor

Measured on a Texas Instruments reference design with  $T_c = 25^\circ\text{C}$ , unless otherwise noted.

| PARAMETER                   | TEST CONDITIONS          | MIN  | TYP | MAX | UNIT |
|-----------------------------|--------------------------|------|-----|-----|------|
| Resolution                  |                          | 25   |     |     | mV   |
| Range                       |                          | 1.8  |     | 3.8 | V    |
| Integral nonlinearity (max) |                          | 23   |     |     | mV   |
| Accuracy                    | $V_{DDS} = 3.0\text{ V}$ | 22.5 |     |     | mV   |
| Offset error                |                          | -32  |     |     | mV   |
| Gain error                  |                          | -1   |     |     | %    |

## 8.21.4 Comparators

### 8.21.4.1 Low-Power Clocked Comparator

$T_c = 25^\circ\text{C}$ ,  $V_{DDS} = 3.0\text{ V}$ , unless otherwise noted.

| PARAMETER                                 | TEST CONDITIONS                                                            | MIN           | TYP     | MAX       | UNIT        |
|-------------------------------------------|----------------------------------------------------------------------------|---------------|---------|-----------|-------------|
| Input voltage range                       |                                                                            | 0             |         | $V_{DDS}$ | V           |
| Clock frequency                           |                                                                            |               |         | SCLK_LF   |             |
| Internal reference voltage <sup>(1)</sup> | Using internal DAC with $V_{DDS}$ as reference voltage, DAC code = 0 - 255 | 0.024 - 2.865 |         |           | V           |
| Offset                                    | Measured at $V_{DDS} / 2$ , includes error from internal DAC               |               | $\pm 5$ |           | mV          |
| Decision time                             | Step from $-50\text{ mV}$ to $50\text{ mV}$                                |               | 1       |           | Clock Cycle |

(1) The comparator can use an internal 8 bits DAC as its reference. The DAC output voltage range depends on the reference voltage selected. See [セクション 8.21.2.1](#)

### 8.21.4.2 Continuous Time Comparator

$T_c = 25^\circ\text{C}$ ,  $V_{DDS} = 3.0\text{ V}$ , unless otherwise noted.

| PARAMETER                          | TEST CONDITIONS                             | MIN | TYP     | MAX       | UNIT          |
|------------------------------------|---------------------------------------------|-----|---------|-----------|---------------|
| Input voltage range <sup>(1)</sup> |                                             | 0   |         | $V_{DDS}$ | V             |
| Offset                             | Measured at $V_{DDS} / 2$                   |     | $\pm 5$ |           | mV            |
| Decision time                      | Step from $-10\text{ mV}$ to $10\text{ mV}$ |     | 0.78    |           | $\mu\text{s}$ |
| Current consumption                | Internal reference                          |     | 8.6     |           | $\mu\text{A}$ |

(1) The input voltages can be generated externally and connected throughout I/Os or an internal reference voltage can be generated using the DAC

## 8.21.5 Current Source

### 8.21.5.1 Programmable Current Source

$T_c = 25^\circ\text{C}$ ,  $V_{DDS} = 3.0\text{ V}$ , unless otherwise noted.

| PARAMETER                                                    | TEST CONDITIONS | MIN       | TYP  | MAX | UNIT          |
|--------------------------------------------------------------|-----------------|-----------|------|-----|---------------|
| Current source programmable output range (logarithmic range) |                 | 0.25 - 20 |      |     | $\mu\text{A}$ |
| Resolution                                                   |                 |           | 0.25 |     | $\mu\text{A}$ |

## 8.21.6 GPIO

### 8.21.6.1 GPIO DC Characteristics

| PARAMETER                                                                              | TEST CONDITIONS                                                               | MIN                   | TYP                   | MAX | UNIT          |
|----------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|-----------------------|-----------------------|-----|---------------|
| <b><math>T_A = 25^\circ\text{C}</math>, <math>V_{DD\text{S}} = 1.8\text{ V}</math></b> |                                                                               |                       |                       |     |               |
| GPIO VOH at 8 mA load                                                                  | IOCURR = 2, high-drive GPIOs only                                             | 1.56                  |                       |     | V             |
| GPIO VOL at 8 mA load                                                                  | IOCURR = 2, high-drive GPIOs only                                             | 0.24                  |                       |     | V             |
| GPIO VOH at 4 mA load                                                                  | IOCURR = 1                                                                    | 1.59                  |                       |     | V             |
| GPIO VOL at 4 mA load                                                                  | IOCURR = 1                                                                    | 0.21                  |                       |     | V             |
| GPIO pullup current                                                                    | Input mode, pullup enabled, $V_{\text{pad}} = 0\text{ V}$                     | 73                    |                       |     | $\mu\text{A}$ |
| GPIO pulldown current                                                                  | Input mode, pulldown enabled, $V_{\text{pad}} = V_{DD\text{S}}$               | 19                    |                       |     | $\mu\text{A}$ |
| GPIO low-to-high input transition, with hysteresis                                     | $I_H = 1$ , transition voltage for input read as $0 \rightarrow 1$            | 1.08                  |                       |     | V             |
| GPIO high-to-low input transition, with hysteresis                                     | $I_H = 1$ , transition voltage for input read as $1 \rightarrow 0$            | 0.73                  |                       |     | V             |
| GPIO input hysteresis                                                                  | $I_H = 1$ , difference between $0 \rightarrow 1$ and $1 \rightarrow 0$ points | 0.35                  |                       |     | V             |
| <b><math>T_A = 25^\circ\text{C}</math>, <math>V_{DD\text{S}} = 3.0\text{ V}</math></b> |                                                                               |                       |                       |     |               |
| GPIO VOH at 8 mA load                                                                  | IOCURR = 2, high-drive GPIOs only                                             | 2.59                  |                       |     | V             |
| GPIO VOL at 8 mA load                                                                  | IOCURR = 2, high-drive GPIOs only                                             | 0.42                  |                       |     | V             |
| GPIO VOH at 4 mA load                                                                  | IOCURR = 1                                                                    | 2.63                  |                       |     | V             |
| GPIO VOL at 4 mA load                                                                  | IOCURR = 1                                                                    | 0.40                  |                       |     | V             |
| <b><math>T_A = 25^\circ\text{C}</math>, <math>V_{DD\text{S}} = 3.8\text{ V}</math></b> |                                                                               |                       |                       |     |               |
| GPIO pullup current                                                                    | Input mode, pullup enabled, $V_{\text{pad}} = 0\text{ V}$                     | 282                   |                       |     | $\mu\text{A}$ |
| GPIO pulldown current                                                                  | Input mode, pulldown enabled, $V_{\text{pad}} = V_{DD\text{S}}$               | 110                   |                       |     | $\mu\text{A}$ |
| GPIO low-to-high input transition, with hysteresis                                     | $I_H = 1$ , transition voltage for input read as $0 \rightarrow 1$            | 1.97                  |                       |     | V             |
| GPIO high-to-low input transition, with hysteresis                                     | $I_H = 1$ , transition voltage for input read as $1 \rightarrow 0$            | 1.55                  |                       |     | V             |
| GPIO input hysteresis                                                                  | $I_H = 1$ , difference between $0 \rightarrow 1$ and $1 \rightarrow 0$ points | 0.42                  |                       |     | V             |
| <b><math>T_A = 25^\circ\text{C}</math></b>                                             |                                                                               |                       |                       |     |               |
| VIH                                                                                    | Lowest GPIO input voltage reliably interpreted as a <i>High</i>               | 0.8* $V_{DD\text{S}}$ |                       |     | V             |
| VIL                                                                                    | Highest GPIO input voltage reliably interpreted as a <i>Low</i>               |                       | 0.2* $V_{DD\text{S}}$ |     | V             |

## 8.22 Typical Characteristics

All measurements in this section are done with  $T_c = 25^\circ\text{C}$  and  $V_{\text{DDS}} = 3.0\text{ V}$ , unless otherwise noted. See *Recommended Operating Conditions* for device limits. Values exceeding these limits are for reference only.

### 8.22.1 MCU Current



図 8-4. Active Mode (MCU) Current vs. Supply Voltage (VDDS)



図 8-5. Standby Mode (MCU) Current vs. Temperature

## Standby Current vs. Temperature

80 kB RAM Retention, no Cache Retention, RTC On  
SCLK\_LF = 32 kHz XOSC VDDS = 3.6 V



図 8-6. Standby Mode (MCU) Current vs.  
Temperature (VDDS = 3.6 V)

## 8.22.2 RX Current

**RX Current vs. Temperature**  
50 kbps, 868.3 MHz



**図 8-7. RX Current vs.  
Temperature (50 kbps, 868.3 MHz)**

**RX Current vs. Temperature**  
50 kbps, 868.3 MHz, VDDS = 3.6 V



**図 8-8. RX Current vs.  
Temperature (50 kbps, 868.3 MHz, VDDS = 3.6 V)**

**RX Current vs. VDDS**

50 kbps, 868.3 MHz



図 8-9. RX Current vs.  
Supply Voltage (VDDS) (50 kbps, 868.3 MHz)

D012

### 8.22.3 TX Current



図 8-10. TX Current vs.  
Temperature (50 kbps, 868.3 MHz, VDDS = 3.6 V)



図 8-11. TX Current vs.  
Supply Voltage (VDDS) (50 kbps, 868.3 MHz)

表 8-1 shows typical TX current and output power for different output power settings.

**表 8-1. Typical TX Current and Output Power**

CC1312R at 915 MHz, VDDS = 3.6 V (Measured on [CC1312REM-XD7793](#))

| txPower | TX Power Setting (SmartRF Studio) | Typical Output Power [dBm] | Typical Current Consumption [mA] |
|---------|-----------------------------------|----------------------------|----------------------------------|
| 0x013F  | 14                                | 14.3                       | 25                               |
| 0xB224  | 12.5                              | 12.7                       | 18.3                             |
| 0xA410  | 12                                | 12.2                       | 17.4                             |
| 0x669A  | 11                                | 11                         | 15.8                             |
| 0x3E92  | 10                                | 10                         | 14.2                             |
| 0x3EDC  | 9                                 | 8.8                        | 13.3                             |
| 0x2CD8  | 8                                 | 7.9                        | 12.4                             |
| 0x26D4  | 7                                 | 6.7                        | 11.5                             |
| 0x20D1  | 6                                 | 5.6                        | 10.6                             |
| 0x1CCE  | 5                                 | 4.2                        | 9.8                              |
| 0x16CD  | 4                                 | 3.4                        | 9.4                              |
| 0x14CB  | 3                                 | 2.1                        | 8.8                              |
| 0x12CA  | 2                                 | 1.3                        | 8.4                              |
| 0x12C9  | 1                                 | 0.4                        | 8.0                              |
| 0x10C8  | 0                                 | -0.7                       | 7.7                              |
| 0x0AC4  | -5                                | -7                         | 6.1                              |
| 0x0AC2  | -10                               | -12.8                      | 5.4                              |
| 0x06C1  | -15                               | -17                        | 5.0                              |
| 0x04C0  | -20                               | -23                        | 4.7                              |

#### 8.22.4 RX Performance



D026

図 8-12. Sensitivity vs.  
Frequency (50 kbps, 868 MHz)



D027

図 8-13. Sensitivity vs.  
Frequency (50 kbps, 915 MHz)

### Sensitivity vs. Temperature

50 kbps, 868.3 MHz



図 8-14. Sensitivity vs.  
Temperature (50 kbps, 868.3 MHz)

### Sensitivity vs. VDDS

50 kbps, 868.3 MHz



図 8-15. Sensitivity vs.  
Supply Voltage (VDDS) (50 kbps, 868.3 MHz)

## Selectivity vs. Frequency Offset

50 kbps, 868.3 MHz



D038

図 8-16. Selectivity vs.  
Frequency Offset (50 kbps, 868.3 MHz)



図 8-17. PER vs. Level vs.  
Frequency (SimpleLink™ Long Range 5 kbps, 868 MHz)



図 8-18. Narrowband, 9.6 kbps  $\pm 2.4$  kHz deviation, 2-GFSK, 868 MHz, 17.1 kHz RX Bandwidth



図 8-19. Narrowband, 4.8 kbps  $\pm 2$  kHz deviation, 2-GFSK, 426.1 MHz, 10.1 kHz RX Bandwidth



**図 8-20. Narrowband, WMBUS N-MODE, 2.4 kbps, 169 MHz**

### 8.22.5 TX Performance



図 8-21. Output Power vs.  
Temperature (50 kbps, 868.3 MHz)



図 8-22. Output Power vs.  
Supply Voltage (VDDS) (50 kbps, 868.3 MHz)

### Output Power vs. Frequency

50 kbps, +14 dBm



**図 8-23. Output Power vs.  
Frequency (50 kbps, 868 MHz)**

### Output Power vs. Frequency

50 kbps, +14 dBm



**図 8-24. Output Power vs.  
Frequency (50 kbps, 915 MHz)**

## 8.22.6 ADC Performance



図 8-25. ENOB vs.  
Input Frequency



図 8-26. ENOB vs.  
Sampling Frequency



図 8-27. INL vs.  
 ADC Code



図 8-28. DNL vs.  
 ADC Code

## ADC Accuracy vs. Temperature

$V_{in} = 1\text{ V}$ , Internal reference,  
200 kSamples/s



D066

図 8-29. ADC Accuracy vs.  
Temperature

## ADC Accuracy vs. VDDS

$V_{in} = 1\text{ V}$ , Internal reference,  
200 kSamples/s



D067

図 8-30. ADC Accuracy vs.  
Supply Voltage (VDDS)

## 9 Detailed Description

### 9.1 Overview

セクション 4 shows the core modules of the CC1312R device.

### 9.2 System CPU

The CC1312R SimpleLink™ Wireless MCU contains an Arm® Cortex®-M4F system CPU, which runs the application and the higher layers of radio protocol stacks.

The system CPU is the foundation of a high-performance, low-cost platform that meets the system requirements of minimal memory implementation, and low-power consumption, while delivering outstanding computational performance and exceptional system response to interrupts.

Its features include the following:

- ARMv7-M architecture optimized for small-footprint embedded applications
- Arm Thumb®-2 mixed 16- and 32-bit instruction set delivers the high performance expected of a 32-bit Arm core in a compact memory size
- Fast code execution permits increased sleep mode time
- Deterministic, high-performance interrupt handling for time-critical applications
- Single-cycle multiply instruction and hardware divide
- Hardware division and fast digital-signal-processing oriented multiply accumulate
- Saturating arithmetic for signal processing
- IEEE 754-compliant single-precision Floating Point Unit (FPU)
- Memory Protection Unit (MPU) for safety-critical applications
- Full debug with data matching for watchpoint generation
  - Data Watchpoint and Trace Unit (DWT)
  - JTAG Debug Access Port (DAP)
  - Flash Patch and Breakpoint Unit (FPB)
- Trace support reduces the number of pins required for debugging and tracing
  - Instrumentation Trace Macrocell Unit (ITM)
  - Trace Port Interface Unit (TPIU) with asynchronous serial wire output (SWO)
- Optimized for single-cycle flash memory access
- Tightly connected to 8-KB 4-way random replacement cache for minimal active power consumption and wait states
- Ultra-low-power consumption with integrated sleep modes
- 48 MHz operation
- 1.25 DMIPS per MHz

### 9.3 Radio (RF Core)

The RF Core is a highly flexible and future proof radio module which contains an Arm Cortex-M0 processor that interfaces the analog RF and base-band circuitry, handles data to and from the system CPU side, and assembles the information bits in a given packet structure. The RF core offers a high level, command-based API to the main CPU that configurations and data are passed through. The Arm Cortex-M0 processor is not programmable by customers and is interfaced through the TI-provided RF driver that is included with the SimpleLink Software Development Kit (SDK).

The RF core can autonomously handle the time-critical aspects of the radio protocols, thus offloading the main CPU, which reduces power and leaves more resources for the user application. Several signals are also available to control external circuitry such as RF switches or range extenders autonomously.

The various physical layer radio formats are partly built as a software defined radio where the radio behavior is either defined by radio ROM contents or by non-ROM radio formats delivered in form of firmware patches with the SimpleLink SDKs. This allows the radio platform to be updated for support of future versions of standards even with over-the-air (OTA) updates while still using the same silicon.

---

#### 注

Not all combinations of features, frequencies, data rates, and modulation formats described in this chapter are supported. Over time, TI can enable new physical radio formats (PHYs) for the device and provides performance numbers for selected PHYs in the data sheet. Supported radio formats for a specific device, including optimized settings to use with the TI RF driver, are included in the [SmartRF Studio](#) tool with performance numbers of selected formats found in the *Specifications* section.

---

### 9.3.1 Proprietary Radio Formats

The CC1312R radio can support a wide range of physical radio formats through a set of hardware peripherals combined with firmware available in the device ROM, covering various customer needs for optimizing towards parameters such as speed or sensitivity. This allows great flexibility in tuning the radio both to work with legacy protocols as well as customizing the behavior for specific application needs.

表 9-1 gives a simplified overview of features of the various radio formats available in ROM. Other radio formats may be available in the form of radio firmware patches or programs through the Software Development Kit (SDK) and may combine features in a different manner, as well as add other features.

**表 9-1. Feature Support**

| Feature                                  | Main 2-(G)FSK Mode | High Data Rates      | Low Data Rates       | SimpleLink™ Long Range |
|------------------------------------------|--------------------|----------------------|----------------------|------------------------|
| Programmable preamble, sync word and CRC | Yes                | Yes                  | Yes                  | No                     |
| Programmable receive bandwidth           | Yes                | Yes                  | Yes (down to 4 kHz)  | Yes                    |
| Data / Symbol rate <sup>(3)</sup>        | 20 to 1000 kbps    | ≤ 2 Msps             | ≤ 100 ksps           | ≤ 20 ksps              |
| Modulation format                        | 2-(G)FSK           | 2-(G)FSK<br>4-(G)FSK | 2-(G)FSK<br>4-(G)FSK | 2-(G)FSK               |
| Dual Sync Word                           | Yes                | Yes                  | No                   | No                     |
| Carrier Sense <sup>(1) (2)</sup>         | Yes                | No                   | No                   | No                     |
| Preamble Detection <sup>(2)</sup>        | Yes                | Yes                  | Yes                  | No                     |
| Data Whitening                           | Yes                | Yes                  | Yes                  | Yes                    |
| Digital RSSI                             | Yes                | Yes                  | Yes                  | Yes                    |
| CRC filtering                            | Yes                | Yes                  | Yes                  | Yes                    |
| Direct-sequence spread spectrum (DSSS)   | No                 | No                   | No                   | 1:2<br>1:4<br>1:8      |
| Forward error correction (FEC)           | No                 | No                   | No                   | Yes                    |
| Link Quality Indicator (LQI)             | Yes                | Yes                  | Yes                  | Yes                    |

- (1) Carrier Sense can be used to implement HW-controlled listen-before-talk (LBT) and Clear Channel Assessment (CCA) for compliance with such requirements in regulatory standards. This is available through the `CMD_PROP_CS` radio API.
- (2) Carrier Sense and Preamble Detection can be used to implement sniff modes where the radio is duty cycled to save power.
- (3) Data rates are only indicative. Data rates outside this range may also be supported. For some specific combinations of settings, a smaller range might be supported.

### 9.4 Memory

The up to 352-KB nonvolatile (Flash) memory provides storage for code and data. The flash memory is in-system programmable and erasable. The last flash memory sector must contain a Customer Configuration section (CCFG) that is used by boot ROM and TI provided drivers to configure the device. This configuration is done through the `ccfg.c` source file that is included in all TI provided examples.

The ultra-low leakage system static RAM (SRAM) is split into up to five 16-KB blocks and can be used for both storage of data and execution of code. Retention of SRAM contents in Standby power mode is enabled by default and included in Standby mode power consumption numbers. Parity checking for detection of bit errors in memory is built-in, which reduces chip-level soft errors and thereby increases reliability. System SRAM is always initialized to zeroes upon code execution from boot.

To improve code execution speed and lower power when executing code from nonvolatile memory, a 4-way nonassociative 8-KB cache is enabled by default to cache and prefetch instructions read by the system CPU. The cache can be used as a general-purpose RAM by enabling this feature in the Customer Configuration Area (CCFG).

There is a 4-KB ultra-low leakage SRAM available for use with the Sensor Controller Engine which is typically used for storing Sensor Controller programs, data and configuration parameters. This RAM is also accessible by the system CPU. The Sensor Controller RAM is not cleared to zeroes between system resets.

The ROM includes a TI-RTOS kernel and low-level drivers, as well as significant parts of selected radio stacks, which frees up flash memory for the application. The ROM also contains a serial (SPI and UART) bootloader that can be used for initial programming of the device.

## 9.5 Sensor Controller

The Sensor Controller contains circuitry that can be selectively enabled in both Standby and Active power modes. The peripherals in this domain can be controlled by the Sensor Controller Engine, which is a proprietary power-optimized CPU. This CPU can read and monitor sensors or perform other tasks autonomously; thereby significantly reducing power consumption and offloading the system CPU.

The Sensor Controller Engine is user programmable with a simple programming language that has syntax similar to C. This programmability allows for sensor polling and other tasks to be specified as sequential algorithms rather than static configuration of complex peripheral modules, timers, DMA, register programmable state machines, or event routing.

The main advantages are:

- Flexibility - data can be read and processed in unlimited manners while still [ensuring ultra-low power](#)
- 2 MHz low-power mode enables lowest possible handling of digital sensors
- Dynamic reuse of hardware resources
- 40-bit accumulator supporting multiplication, addition and shift
- Observability and debugging options

[Sensor Controller Studio](#) is used to write, test, and debug code for the Sensor Controller. The tool produces C driver source code, which the System CPU application uses to control and exchange data with the Sensor Controller. Typical use cases may be (but are not limited to) the following:

- Read analog sensors using integrated ADC or comparators
- Interface digital sensors using GPIOs, SPI, UART, or I<sup>2</sup>C (UART and I<sup>2</sup>C are bit-banged)
- Capacitive sensing
- Waveform generation
- Very low-power pulse counting (flow metering)
- Key scan

The peripherals in the Sensor Controller include the following:

- The low-power clocked comparator can be used to wake the system CPU from any state in which the comparator is active. A configurable internal reference DAC can be used in conjunction with the comparator. The output of the comparator can also be used to trigger an interrupt or the ADC.
- Capacitive sensing functionality is implemented through the use of a constant current source, a time-to-digital converter, and a comparator. The continuous time comparator in this block can also be used as a higher-accuracy alternative to the low-power clocked comparator. The Sensor Controller takes care of baseline tracking, hysteresis, filtering, and other related functions when these modules are used for capacitive sensing.
- The ADC is a 12-bit, 200-ksamples/s ADC with eight inputs and a built-in voltage reference. The ADC can be triggered by many different sources including timers, I/O pins, software, and comparators.
- The analog modules can connect to up to eight different GPIOs
- Dedicated SPI master with up to 6 MHz clock speed

The peripherals in the Sensor Controller can also be controlled from the main application processor.

## 9.6 Cryptography

The CC1312R device comes with a wide set of modern cryptography-related hardware accelerators, drastically reducing code footprint and execution time for cryptographic operations. It also has the benefit of being lower power and improves availability and responsiveness of the system because the cryptography operations runs in a background hardware thread.

Together with a large selection of open-source cryptography libraries provided with the Software Development Kit (SDK), this allows for secure and future proof IoT applications to be easily built on top of the platform. The hardware accelerator modules are:

- **True Random Number Generator (TRNG)** module provides a true, nondeterministic noise source for the purpose of generating keys, initialization vectors (IVs), and other random number requirements. The TRNG is built on 24 ring oscillators that create unpredictable output to feed a complex nonlinear-combinatorial circuit.
- **Secure Hash Algorithm 2 (SHA-2)** with support for SHA224, SHA256, SHA384, and SHA512
- **Advanced Encryption Standard (AES)** with 128 and 256 bit key lengths
- **Public Key Accelerator** - Hardware accelerator supporting mathematical operations needed for elliptic curves up to 512 bits and RSA key pair generation up to 1024 bits.

Through use of these modules and the TI provided cryptography drivers, the following capabilities are available for an application or stack:

- **Key Agreement Schemes**
  - Elliptic curve Diffie–Hellman with static or ephemeral keys (ECDH and ECDHE)
  - Elliptic curve Password Authenticated Key Exchange by Juggling (ECJ-PAKE)
- **Signature Generation**
  - Elliptic curve Diffie-Hellman Digital Signature Algorithm (ECDSA)
- **Curve Support**
  - Short Weierstrass form (full hardware support), such as:
    - NIST-P224, NIST-P256, NIST-P384, NIST-P521
    - Brainpool-256R1, Brainpool-384R1, Brainpool-512R1
    - secp256r1
  - Montgomery form (hardware support for multiplication), such as:
    - Curve25519
- **SHA2 based MACs**
  - HMAC with SHA224, SHA256, SHA384, or SHA512
- Block cipher mode of operation
  - AESCCM
  - AESGCM
  - AESECB
  - AESCBC
  - AESCBC-MAC
- **True random number generation**

Other capabilities, such as RSA encryption and signatures as well as Edwards type of elliptic curves such as Curve1174 or Ed25519, can also be implemented using the provided hardware accelerators but are not part of the TI SimpleLink SDK for the CC1312R device.

## 9.7 Timers

A large selection of timers are available as part of the CC1312R device. These timers are:

- **Real-Time Clock (RTC)**

A 70-bit 3-channel timer running on the 32 kHz low frequency system clock (SCLK\_LF)

This timer is available in all power modes except Shutdown. The timer can be calibrated to compensate for frequency drift when using the LF RCOSC as the low frequency system clock. If an external LF clock with frequency different from 32.768 kHz is used, the RTC tick speed can be adjusted to compensate for this. When using TI-RTOS, the RTC is used as the base timer in the operating system and should thus only be accessed through the kernel APIs such as the Clock module. The real time clock can also be read by the Sensor Controller Engine to timestamp sensor data and also has dedicated capture channels. By default, the RTC halts when a debugger halts the device.

- **General Purpose Timers (GPTIMER)**

The four flexible GPTIMERs can be used as either 4× 32 bit timers or 8× 16 bit timers, all running on up to 48 MHz. Each of the 16- or 32-bit timers support a wide range of features such as one-shot or periodic counting, pulse width modulation (PWM), time counting between edges and edge counting. The inputs and outputs of the timer are connected to the device event fabric, which allows the timers to interact with signals such as GPIO inputs, other timers, DMA and ADC. The GPTIMERs are available in Active and Idle power modes.

- **Sensor Controller Timers**

The Sensor Controller contains 3 timers:

AUX Timer 0 and 1 are 16-bit timers with a  $2^N$  prescaler. Timers can either increment on a clock or on each edge of a selected tick source. Both one-shot and periodical timer modes are available.

AUX Timer 2 is a 16-bit timer that can operate at 24 MHz, 2 MHz or 32 kHz independent of the Sensor Controller functionality. There are 4 capture or compare channels, which can be operated in one-shot or periodical modes. The timer can be used to generate events for the Sensor Controller Engine or the ADC, as well as for PWM output or waveform generation.

- **Radio Timer**

A multichannel 32-bit timer running at 4 MHz is available as part of the device radio. The radio timer is typically used as the timing base in wireless network communication using the 32-bit timing word as the network time. The radio timer is synchronized with the RTC by using a dedicated radio API when the device radio is turned on or off. This ensures that for a network stack, the radio timer seems to always be running when the radio is enabled. The radio timer is in most cases used indirectly through the trigger time fields in the radio APIs and should only be used when running the accurate 48 MHz high frequency crystal is the source of SCLK\_HF.

- **Watchdog timer**

The watchdog timer is used to regain control if the system operates incorrectly due to software errors. It is typically used to generate an interrupt to and reset of the device for the case where periodic monitoring of the system components and tasks fails to verify proper functionality. The watchdog timer runs on a 1.5 MHz clock rate and cannot be stopped once enabled. The watchdog timer pauses to run in Standby power mode and when a debugger halts the device.

## 9.8 Serial Peripherals and I/O

The SSIs are synchronous serial interfaces that are compatible with SPI, MICROWIRE, and TI's synchronous serial interfaces. The SSIs support both SPI master and slave up to 4 MHz. The SSI modules support configurable phase and polarity.

The UARTs implement universal asynchronous receiver and transmitter functions. They support flexible baud-rate generation up to a maximum of 3 Mbps.

The I<sup>2</sup>S interface is used to handle digital audio and can also be used to interface pulse-density modulation microphones (PDM).

The I<sup>2</sup>C interface is also used to communicate with devices compatible with the I<sup>2</sup>C standard. The I<sup>2</sup>C interface can handle 100 kHz and 400 kHz operation, and can serve as both master and slave.

The I/O controller (IOC) controls the digital I/O pins and contains multiplexer circuitry to allow a set of peripherals to be assigned to I/O pins in a flexible manner. All digital I/Os are interrupt and wake-up capable, have a programmable pullup and pulldown function, and can generate an interrupt on a negative or positive edge (configurable). When configured as an output, pins can function as either push-pull or open-drain. Five GPIOs have high-drive capabilities, which are marked in **bold** in [セクション 7](#). All digital peripherals can be connected to any digital pin on the device.

For more information, see the [CC13x2, CC26x2 SimpleLink™ Wireless MCU Technical Reference Manual](#).

## 9.9 Battery and Temperature Monitor

A combined temperature and battery voltage monitor is available in the CC1312R device. The battery and temperature monitor allows an application to continuously monitor on-chip temperature and supply voltage and respond to changes in environmental conditions as needed. The module contains window comparators to interrupt the system CPU when temperature or supply voltage go outside defined windows. These events can also be used to wake up the device from Standby mode through the Always-On (AON) event fabric.

## 9.10 μDMA

The device includes a direct memory access (μDMA) controller. The μDMA controller provides a way to offload data-transfer tasks from the system CPU, thus allowing for more efficient use of the processor and the available bus bandwidth. The μDMA controller can perform a transfer between memory and peripherals. The μDMA controller has dedicated channels for each supported on-chip module and can be programmed to automatically perform transfers between peripherals and memory when the peripheral is ready to transfer more data.

Some features of the μDMA controller include the following (this is not an exhaustive list):

- Highly flexible and configurable channel operation of up to 32 channels
- Transfer modes: memory-to-memory, memory-to-peripheral, peripheral-to-memory, and peripheral-to-peripheral
- Data sizes of 8, 16, and 32 bits
- Ping-pong mode for continuous streaming of data

## 9.11 Debug

The on-chip debug support is done through a dedicated cJTAG (IEEE 1149.7) or JTAG (IEEE 1149.1) interface. The device boots by default into cJTAG mode and must be reconfigured to use 4-pin JTAG.

## 9.12 Power Management

To minimize power consumption, the CC1312R supports a number of power modes and power management features (see 表 9-2).

**表 9-2. Power Modes**

| MODE                               | SOFTWARE CONFIGURABLE POWER MODES |                     |                     |           | RESET PIN HELD |
|------------------------------------|-----------------------------------|---------------------|---------------------|-----------|----------------|
|                                    | ACTIVE                            | IDLE                | STANDBY             | SHUTDOWN  |                |
| CPU                                | Active                            | Off                 | Off                 | Off       | Off            |
| Flash                              | On                                | Available           | Off                 | Off       | Off            |
| SRAM                               | On                                | On                  | Retention           | Off       | Off            |
| Supply System                      | On                                | On                  | Duty Cycled         | Off       | Off            |
| Register and CPU retention         | Full                              | Full                | Partial             | No        | No             |
| SRAM retention                     | Full                              | Full                | Full                | No        | No             |
| 48 MHz high-speed clock (SCLK_HF)  | XOSC_HF or RCOSC_HF               | XOSC_HF or RCOSC_HF | Off                 | Off       | Off            |
| 2 MHz medium-speed clock (SCLK_MF) | RCOSC_MF                          | RCOSC_MF            | Available           | Off       | Off            |
| 32 kHz low-speed clock (SCLK_LF)   | XOSC_LF or RCOSC_LF               | XOSC_LF or RCOSC_LF | XOSC_LF or RCOSC_LF | Off       | Off            |
| Peripherals                        | Available                         | Available           | Off                 | Off       | Off            |
| Sensor Controller                  | Available                         | Available           | Available           | Off       | Off            |
| Wake-up on RTC                     | Available                         | Available           | Available           | Off       | Off            |
| Wake-up on pin edge                | Available                         | Available           | Available           | Available | Off            |
| Wake-up on reset pin               | On                                | On                  | On                  | On        | On             |
| Brownout detector (BOD)            | On                                | On                  | Duty Cycled         | Off       | Off            |
| Power-on reset (POR)               | On                                | On                  | On                  | Off       | Off            |
| Watchdog timer (WDT)               | Available                         | Available           | Paused              | Off       | Off            |

In **Active** mode, the application system CPU is actively executing code. Active mode provides normal operation of the processor and all of the peripherals that are currently enabled. The system clock can be any available clock source (see 表 9-2).

In **Idle** mode, all active peripherals can be clocked, but the Application CPU core and memory are not clocked and no code is executed. Any interrupt event brings the processor back into active mode.

In **Standby** mode, only the always-on (AON) domain is active. An external wake-up event, RTC event, or Sensor Controller event is required to bring the device back to active mode. MCU peripherals with retention do not need to be reconfigured when waking up again, and the CPU continues execution from where it went into standby mode. All GPIOs are latched in standby mode.

In **Shutdown** mode, the device is entirely turned off (including the AON domain and Sensor Controller), and the I/Os are latched with the value they had before entering shutdown mode. A change of state on any I/O pin defined as a *wake from shutdown pin* wakes up the device and functions as a reset trigger. The CPU can differentiate between reset in this way and reset-by-reset pin or power-on reset by reading the reset status register. The only state retained in this mode is the latched I/O state and the flash memory contents.

The Sensor Controller is an autonomous processor that can control the peripherals in the Sensor Controller independently of the system CPU. This means that the system CPU does not have to wake up, for example to perform an ADC sampling or poll a digital sensor over SPI, thus saving both current and wake-up time that would otherwise be wasted. The [Sensor Controller Studio](#) tool enables the user to program the Sensor Controller, control its peripherals, and wake up the system CPU as needed. All Sensor Controller peripherals can also be controlled by the system CPU.

---

### 注

The power, RF and clock management for the CC1312R device require specific configuration and handling by software for optimized performance. This configuration and handling is implemented in the TI-provided drivers that are part of the CC1312R software development kit (SDK). Therefore, TI highly recommends using this software framework for all application development on the device. The complete [SDK](#) with TI-RTOS (optional), device drivers, and examples are offered free of charge in source code.

---

## 9.13 Clock Systems

The CC1312R device has several internal system clocks.

The 48 MHz SCLK\_HF is used as the main system (MCU and peripherals) clock. This can be driven by the internal 48 MHz RC Oscillator (RCOSC\_HF) or an external 48 MHz crystal (XOSC\_HF). Radio operation requires an external 48 MHz crystal or TCXO.

SCLK\_MF is an internal 2 MHz clock that is used by the Sensor Controller in low-power mode and also for internal power management circuitry. The SCLK\_MF clock is always driven by the internal 2 MHz RC Oscillator (RCOSC\_MF).

SCLK\_LF is the 32.768 kHz internal low-frequency system clock. It can be used by the Sensor Controller for ultra-low-power operation and is also used for the RTC and to synchronize the radio timer before or after Standby power mode. SCLK\_LF can be driven by the internal 32.8 kHz RC Oscillator (RCOSC\_LF), a 32.768 kHz watch-type crystal, or a clock input on any digital IO.

When using a crystal or the internal RC oscillator, the device can output the 32 kHz SCLK\_LF signal to other devices, thereby reducing the overall system cost.

## 9.14 Network Processor

Depending on the product configuration, the CC1312R device can function as a wireless network processor (WNP - a device running the wireless protocol stack with the application running on a separate host MCU), or as a system-on-chip (SoC) with the application and protocol stack running on the system CPU inside the device.

In the first case, the external host MCU communicates with the device using SPI or UART. In the second case, the application must be written according to the application framework supplied with the wireless protocol stack.

## 10 Application, Implementation, and Layout

### 注

以下のアプリケーション情報は、TI の製品仕様に含まれるものではなく、TI ではその正確性または完全性を保証いたしません。個々の目的に対する製品の適合性については、お客様の責任で判断していただくことになります。お客様は自身の設計実装を検証しテストすることで、システムの機能を確認する必要があります。

For general design guidelines and hardware configuration guidelines, refer to [CC13xx/CC26xx Hardware Configuration and PCB Design Considerations Application Report](#).

### 10.1 Reference Designs

The following reference designs should be followed closely when implementing designs using the CC1312R device.

Special attention must be paid to RF component placement, decoupling capacitors and DCDC regulator components, as well as ground connections for all of these.

Integrated matched filter-balun devices can be used both at sub-1 GHz frequencies and at 2.4 GHz for the low-power RF outputs. Refer to the "Integrated Passive Component" section in [CC13xx/CC26xx Hardware Configuration and PCB Design Considerations](#) for further information.

|                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <a href="#">CC1312REM-XD7793 Design Files</a>                                                  | The CC1312REM-XD7793 reference design provides schematic, layout and production files for the characterization board used for deriving the performance number found in this document.                                                                                                                                                                                                                                                                                                                             |
| <a href="#">LAUNCHXL-CC1312R1 Design Files</a>                                                 | The CC1312R LaunchPad Design Files contain detailed schematics and layouts to build application specific boards using the CC1312R device.                                                                                                                                                                                                                                                                                                                                                                         |
| <a href="#">LAUNCHXL-CC1352P-4 Design Files</a>                                                | Detailed schematics and layouts for the multi-band CC1352P LaunchPad evaluation board featuring 2.4 GHz RF matching optimized for 10 dBm operation on the 20 dBm PA output and up to 13 dBm TX power at 433 MHz.                                                                                                                                                                                                                                                                                                  |
| <a href="#">Sub-1 GHz and 2.4 GHz Antenna Kit for LaunchPad™ Development Kit and SensorTag</a> | <p>The antenna kit allows real-life testing to identify the optimal antenna for your application. The antenna kit includes 16 antennas for frequencies from 169 MHz to 2.4 GHz, including:</p> <ul style="list-style-type: none"><li>• PCB antennas</li><li>• Helical antennas</li><li>• Chip antennas</li><li>• Dual-band antennas for 868 MHz and 915 MHz combined with 2.4 GHz</li></ul> <p>The antenna kit includes a JSC cable to connect to the Wireless MCU LaunchPad development kits and SensorTags.</p> |

## 10.2 Junction Temperature Calculation

This section shows the different techniques for calculating the junction temperature under various operating conditions. For more details, see [Semiconductor and IC Package Thermal Metrics](#).

There are three recommended ways to derive the junction temperature from other measured temperatures:

1. From package temperature:

$$T_J = \psi_{JT} \times P + T_{\text{case}} \quad (1)$$

2. From board temperature:

$$T_J = \psi_{JB} \times P + T_{\text{board}} \quad (2)$$

3. From ambient temperature:

$$T_J = R_{\theta JA} \times P + T_A \quad (3)$$

P is the power dissipated from the device and can be calculated by multiplying current consumption with supply voltage. Thermal resistance coefficients are found in *Thermal Resistance Characteristics*.

**Example:**

Using 式 3, the temperature difference between ambient temperature and junction temperature is calculated. In this example, we assume a simple use case where the radio is transmitting continuously at 10 dBm output power. Let us assume the ambient temperature is 85 °C and the supply voltage is 3.6 V. To calculate P, we need to look up the current consumption for Tx at 85 °C in [セクション 8.22](#). From the plot, we see that the current consumption is 14.4 mA. This means that P is 14.4 mA × 3.6 V = 51.8 mW.

The junction temperature is then calculated as:

$$T_J = 23.4^{\circ}\text{C}/\text{W} \times 51.8\text{mW} + T_A = 1.2^{\circ}\text{C} + T_A \quad (4)$$

As can be seen from the example, the junction temperature is 1.2 °C higher than the ambient temperature when running continuous Tx at 85 °C and, thus, well within the recommended operating conditions.

For various application use cases current consumption for other modules may have to be added to calculate the appropriate power dissipation. For example, the MCU may be running simultaneously as the radio, peripheral modules may be enabled, etc. Typically, the easiest way to find the peak current consumption, and thus the peak power dissipation in the device, is to measure as described in [Measuring CC13xx and CC26xx current consumption](#).

## 11 Device and Documentation Support

TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop solutions are listed as follows.

### 11.1 Tools and Software

The CC1312R device is supported by a variety of software and hardware development tools.

#### Development Kit

[CC1312R  
LaunchPad™  
Development Kit](#)

The CC1312R LaunchPad™ Development Kit enables development of high-performance Sub-1 GHz wireless applications that benefit from low-power operation. The kit features the CC1312R Sub-1 GHz SimpleLink Wireless MCU. The kit works with the LaunchPad ecosystem, easily enabling additional functionality like sensors, display, and more. The built-in EnergyTrace™ software is an energy-based code analysis tool that measures and displays the application's energy profile and helps to optimize it for ultra-low power consumption.

#### Software

[SimpleLink™  
CC13x2-  
CC26x2 SDK](#)

The SimpleLink CC13x2-CC26x2 Software Development Kit (SDK) provides a complete package for the development of wireless applications on the CC13x2 / CC26x2 family of devices. The SDK includes a comprehensive software package for the CC1312R device, including the following protocol stacks:

- Bluetooth Low Energy 4 and 5.1
- Thread (based on OpenThread)
- Zigbee 3.0
- TI 15.4-Stack - an IEEE 802.15.4-based star networking solution for Sub-1 GHz and 2.4 GHz
- EasyLink - a large set of building blocks for building proprietary RF software stacks
- Multiprotocol support - concurrent operation between stacks using the Dynamic Multiprotocol Manager (DMM)

The SimpleLink CC13x2-CC26x2 SDK is part of TI's SimpleLink MCU platform, offering a single development environment that delivers flexible hardware, software and tool options for customers developing wired and wireless applications. For more information about the SimpleLink MCU Platform, visit <http://www.ti.com/simplelink>.

## Development Tools

|                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|-----------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <b>Code Composer Studio™ Integrated Development Environment (IDE)</b> | <p>Code Composer Studio is an integrated development environment (IDE) that supports TI's Microcontroller and Embedded Processors portfolio. Code Composer Studio comprises a suite of tools used to develop and debug embedded applications. It includes an optimizing C/C++ compiler, source code editor, project build environment, debugger, profiler, and many other features. The intuitive IDE provides a single user interface taking you through each step of the application development flow. Familiar tools and interfaces allow users to get started faster than ever before. Code Composer Studio combines the advantages of the Eclipse® software framework with advanced embedded debug capabilities from TI resulting in a compelling feature-rich development environment for embedded developers.</p> <p>CCS has support for all SimpleLink Wireless MCUs and includes support for EnergyTrace™ software (application energy usage profiling). A real-time object viewer plugin is available for TI-RTOS, part of the SimpleLink SDK.</p> <p>Code Composer Studio is provided free of charge when used in conjunction with the XDS debuggers included on a LaunchPad Development Kit.</p> |
| <b>Code Composer Studio™ Cloud IDE</b>                                | <p>Code Composer Studio (CCS) Cloud is a web-based IDE that allows you to create, edit and build CCS and Energia™ projects. After you have successfully built your project, you can download and run on your connected LaunchPad. Basic debugging, including features like setting breakpoints and viewing variable values is now supported with CCS Cloud.</p>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| <b>IAR Embedded Workbench® for Arm®</b>                               | <p>IAR Embedded Workbench® is a set of development tools for building and debugging embedded system applications using assembler, C and C++. It provides a completely integrated development environment that includes a project manager, editor, and build tools. IAR has support for all SimpleLink Wireless MCUs. It offers broad debugger support, including XDS110, IAR I-jet™ and Segger J-Link™. A real-time object viewer plugin is available for TI-RTOS, part of the SimpleLink SDK. IAR is also supported out-of-the-box on most software examples provided as part of the SimpleLink SDK.</p> <p>A 30-day evaluation or a 32 KB size-limited version is available through <a href="http://iar.com">iar.com</a>.</p>                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| <b>SmartRF™ Studio</b>                                                | <p>SmartRF™ Studio is a Windows® application that can be used to evaluate and configure SimpleLink Wireless MCUs from Texas Instruments. The application will help designers of RF systems to easily evaluate the radio at an early stage in the design process. It is especially useful for generation of configuration register values and for practical testing and debugging of the RF system. SmartRF Studio can be used either as a standalone application or together with applicable evaluation boards or debug probes for the RF device. Features of the SmartRF Studio include:</p> <ul style="list-style-type: none"><li>• Link tests - send and receive packets between nodes</li><li>• Antenna and radiation tests - set the radio in continuous wave TX and RX states</li><li>• Export radio configuration code for use with the TI SimpleLink SDK RF driver</li><li>• Custom GPIO configuration for signaling and control of external switches</li></ul>                                                                                                                                                                                                                                      |

**Sensor Controller Studio**

Sensor Controller Studio is used to write, test and debug code for the Sensor Controller peripheral. The tool generates a Sensor Controller Interface driver, which is a set of C source files that are compiled into the System CPU application. These source files also contain the Sensor Controller binary image and allow the System CPU application to control and exchange data with the Sensor Controller. Features of the Sensor Controller Studio include:

- Ready-to-use examples for several common use cases
- Full toolchain with built-in compiler and assembler for programming in a C-like programming language
- Provides rapid development by using the integrated sensor controller task testing and debugging functionality, including visualization of sensor data and verification of algorithms

**CCS UniFlash**

CCS UniFlash is a standalone tool used to program on-chip flash memory on TI MCUs. UniFlash has a GUI, command line, and scripting interface. CCS UniFlash is available free of charge.

### 11.1.1 SimpleLink™ Microcontroller Platform

The SimpleLink microcontroller platform sets a new standard for developers with the broadest portfolio of wired and wireless Arm® MCUs (System-on-Chip) in a single software development environment. Delivering flexible hardware, software and tool options for your IoT applications. Invest once in the SimpleLink software development kit and use throughout your entire portfolio. Learn more on [ti.com/simplelink](http://ti.com/simplelink).

## 11.2 Documentation Support

To receive notification of documentation updates on data sheets, errata, application notes and similar, navigate to the device product folder on [ti.com/product/CC1312R](http://ti.com/product/CC1312R). In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

The current documentation that describes the MCU, related peripherals, and other technical collateral is listed as follows.

### TI Resource Explorer

**TI Resource Explorer** Software examples, libraries, executables, and documentation are available for your device and development board.

### Errata

[CC1312R Silicon Errata](#)

The silicon errata describes the known exceptions to the functional specifications for each silicon revision of the device and description on how to recognize a device revision.

### Application Reports

All application reports for the CC1312R device are found on the device product folder at: [ti.com/product/CC1312R/technicaldocuments](http://ti.com/product/CC1312R/technicaldocuments).

### Technical Reference Manual (TRM)

[CC13x2, CC26x2 SimpleLink™ Wireless MCU TRM](#)

The TRM provides a detailed description of all modules and peripherals available in the device family.

## 11.3 サポート・リソース

**TI E2E™ サポート・フォーラム**は、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。

リンクされているコンテンツは、該当する貢献者により、現状のまま提供されるものです。これらは TI の仕様を構成するものではなく、必ずしも TI の見解を反映したものではありません。[TI の使用条件](#)を参照してください。

## 11.4 Trademarks

SimpleLink™, SmartRF™, LaunchPad™, EnergyTrace™, Code Composer Studio™, and TI E2E™ are trademarks of Texas Instruments.

I-jet™ is a trademark of IAR Systems AB.

J-Link™ is a trademark of SEGGER Microcontroller Systeme GmbH.

Arm®, Cortex®, and Arm Thumb® are registered trademarks of Arm Limited (or its subsidiaries).

CoreMark® is a registered trademark of Embedded Microprocessor Benchmark Consortium.

MIOTY® and Wi-SUN® are registered trademarks of Wi-SUN Alliance Inc.

Wi-Fi® is a registered trademark of Wi-Fi Alliance.

Eclipse® is a registered trademark of Eclipse Foundation.

IAR Embedded Workbench® is a registered trademark of IAR Systems AB.

Windows® is a registered trademark of Microsoft Corporation.

すべての商標は、それぞれの所有者に帰属します。

## 11.5 静電気放電に関する注意事項



この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことをお勧めします。正しい ESD 対策をとらないと、デバイスを破損するおそれがあります。

ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。

## 11.6 用語集

### TI 用語集

この用語集には、用語や略語の一覧および定義が記載されています。

## 12 Mechanical, Packaging, and Orderable Information

### 12.1 Packaging Information

The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

**PACKAGING INFORMATION**

| Orderable part number | Status<br>(1) | Material type<br>(2) | Package   Pins  | Package qty   Carrier | RoHS<br>(3) | Lead finish/<br>Ball material<br>(4) | MSL rating/<br>Peak reflow<br>(5) | Op temp (°C) | Part marking<br>(6) |
|-----------------------|---------------|----------------------|-----------------|-----------------------|-------------|--------------------------------------|-----------------------------------|--------------|---------------------|
| CC1312R1F3RGZR        | Active        | Production           | VQFN (RGZ)   48 | 2500   LARGE T&R      | Yes         | Call TI   Nipdaug   Nipdau           | Level-3-260C-168 HR               | -40 to 105   | CC1312 R1F3         |
| CC1312R1F3RGZR.A      | Active        | Production           | VQFN (RGZ)   48 | 2500   LARGE T&R      | Yes         | Call TI                              | Level-3-260C-168 HR               | -40 to 105   | CC1312 R1F3         |
| CC1312R1F3RGZR.B      | Active        | Production           | VQFN (RGZ)   48 | 2500   LARGE T&R      | Yes         | Call TI                              | Level-3-260C-168 HR               | -40 to 105   | CC1312 R1F3         |
| CC1312R1F3RGZRG4      | Active        | Production           | VQFN (RGZ)   48 | 2500   LARGE T&R      | Yes         | NIPDAU                               | Level-3-260C-168 HR               | -40 to 105   | CC1312 R1F3         |
| CC1312R1F3RGZRG4.A    | Active        | Production           | VQFN (RGZ)   48 | 2500   LARGE T&R      | Yes         | NIPDAU                               | Level-3-260C-168 HR               | -40 to 105   | CC1312 R1F3         |
| CC1312R1F3RGZRG4.B    | Active        | Production           | VQFN (RGZ)   48 | 2500   LARGE T&R      | Yes         | NIPDAU                               | Level-3-260C-168 HR               | -40 to 105   | CC1312 R1F3         |
| CC1312R1F3RGZT        | Active        | Production           | VQFN (RGZ)   48 | 250   SMALL T&R       | Yes         | NIPDAU   NIPDAUAG                    | Level-3-260C-168 HR               | -40 to 105   | CC1312 R1F3         |
| CC1312R1F3RGZT.A      | Active        | Production           | VQFN (RGZ)   48 | 250   SMALL T&R       | Yes         | NIPDAU                               | Level-3-260C-168 HR               | -40 to 105   | CC1312 R1F3         |
| CC1312R1F3RGZT.B      | Active        | Production           | VQFN (RGZ)   48 | 250   SMALL T&R       | Yes         | NIPDAU                               | Level-3-260C-168 HR               | -40 to 105   | CC1312 R1F3         |

<sup>(1)</sup> **Status:** For more details on status, see our [product life cycle](#).

<sup>(2)</sup> **Material type:** When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> **RoHS values:** Yes, No, RoHS Exempt. See the [TI RoHS Statement](#) for additional information and value definition.

<sup>(4)</sup> **Lead finish/Ball material:** Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> **MSL rating/Peak reflow:** The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

**(6) Part marking:** There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

**TAPE AND REEL INFORMATION**


|    |                                                           |
|----|-----------------------------------------------------------|
| A0 | Dimension designed to accommodate the component width     |
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

**QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**


\*All dimensions are nominal

| Device           | Package Type | Package Drawing | Pins | SPQ  | Reel Diameter (mm) | Reel Width W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1 (mm) | W (mm) | Pin1 Quadrant |
|------------------|--------------|-----------------|------|------|--------------------|--------------------|---------|---------|---------|---------|--------|---------------|
| CC1312R1F3RGZR   | VQFN         | RGZ             | 48   | 2500 | 330.0              | 16.4               | 7.3     | 7.3     | 1.1     | 12.0    | 16.0   | Q2            |
| CC1312R1F3RGZRG4 | VQFN         | RGZ             | 48   | 2500 | 330.0              | 16.4               | 7.3     | 7.3     | 1.1     | 12.0    | 16.0   | Q2            |
| CC1312R1F3RGZT   | VQFN         | RGZ             | 48   | 250  | 180.0              | 16.4               | 7.3     | 7.3     | 1.1     | 12.0    | 16.0   | Q2            |

**TAPE AND REEL BOX DIMENSIONS**


\*All dimensions are nominal

| Device           | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| CC1312R1F3RGZR   | VQFN         | RGZ             | 48   | 2500 | 367.0       | 367.0      | 35.0        |
| CC1312R1F3RGZRG4 | VQFN         | RGZ             | 48   | 2500 | 336.6       | 336.6      | 31.8        |
| CC1312R1F3RGZT   | VQFN         | RGZ             | 48   | 250  | 210.0       | 185.0      | 35.0        |

## GENERIC PACKAGE VIEW

**RGZ 48**

**VQFN - 1 mm max height**

7 x 7, 0.5 mm pitch

PLASTIC QUADFLAT PACK- NO LEAD



Images above are just a representation of the package family, actual package may vary.  
Refer to the product data sheet for package details.

4224671/A

# PACKAGE OUTLINE

## VQFN - 1 mm max height

RGZ0048A

PLASTIC QUADFLAT PACK- NO LEAD



### NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. The package thermal pad must be soldered to the printed circuit board for optimal thermal and mechanical performance.

## EXAMPLE BOARD LAYOUT

## **VQFN - 1 mm max height**

## PLASTIC QUADFLAT PACK- NO LEAD



**NOTES: (continued)**

4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 ([www.ti.com/lit/slua271](http://www.ti.com/lit/slua271)).
5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.

# EXAMPLE STENCIL DESIGN

VQFN - 1 mm max height

RGZ0048A

PLASTIC QUADFLAT PACK- NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

## 重要なお知らせと免責事項

TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の默示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または默示的にかかわらず拒否します。

これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したもので、(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。

上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。

TI の製品は、[TI の販売条件](#)、[TI の総合的な品質ガイドライン](#)、[ti.com](#) または TI 製品などに関連して提供される他の適用条件に従い提供されます。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。TI がカスタム、またはカスタマー仕様として明示的に指定していない限り、TI の製品は標準的なカタログに掲載される汎用機器です。

お客様がいかなる追加条項または代替条項を提案する場合も、TI はそれらに異議を唱え、拒否します。

Copyright © 2026, Texas Instruments Incorporated

最終更新日：2025 年 10 月