# CC1311R3 SimpleLink™ 高性能 Sub-1GHz ワイヤレス MCU # 1 特長 ### ワイヤレス・マイクロコントローラ - 強力な 48MHz Arm® Cortex®-M4 プロセッサ - 352KB フラッシュ・プログラム・メモリ - 32KB の超低リーク SRAM - 8KB のキャッシュ SRAM (汎用 RAM としても使用可 - プログラマブルな無線機能には、2-(G)FSK、4-(G)FSK, MSK, OOK, IEEE 802.15.4 PHY, MAC のサポートが含まれます。 - OTA (Over-The-Air) アップグレードに対応 ### 低い消費電力 - MCU の消費電流: - 2.63mA (アクティブ・モード、CoreMark®) - 55µA/MHz (CoreMark 実行中) - 0.7μA (スタンバイ・モード、RTC、32KB RAM) - 0.1μA (シャットダウン・モード、ウェークアップ・オ ン・ピン) - 無線の消費電流: - 5.4mA (RX, 868MHz) - 24.9mA (TX、+14dBm、868MHz) ### 無線プロトコルのサポート - miotv - ワイヤレス M-Bus - SimpleLink™ TI 15.4 スタック - 6LoWPAN - 独自システム ### 高性能の無線 - -121dBm (2.5kbps、長距離モード) - -120dBm (4.8kbps、狭帯域モード、433MHz) - -118dBm (9.6kbps、狭帯域モード、868MHz) - -110dBm (50kbps, 802.15.4, 868MHz) - 温度補償付きで最大 +14dBm の出力電力 - 最小 4kHz のレシーバ・フィルタ帯域幅 # 法規制の順守 - 以下の規格への準拠を目的としたシステムに最適: - ETSI EN 300 220 Receiver Cat.1.5 および 2、 EN 303 131, EN 303 204 - FCC CFR47 Part 15 - ARIB STD-T108 ### MCU のペリフェラル - デジタル・ペリフェラルを任意の GPIO に接続可能 - 4 つの 32 ビットまたは 8 つの 16 ビット汎用タイマ - 12 ビット ADC、200k サンプル/秒、8 チャネル - 8 ビット DAC - アナログ・コンパレータ - UART, SSI, I<sup>2</sup>C, I<sup>2</sup>S - リアルタイム・クロック (RTC) - 温度およびバッテリ・モニタを内蔵 #### セキュリティを実現する機能 - AES 128 ビット暗号化アクセラレータ - 真性乱数生成器 (TRNG) - その他の暗号化ドライバをソフトウェア開発キット (SDK)で利用可能 ### 開発ツールとソフトウェア - LP-CC1311P3 開発キット - SimpleLink™ CC13xx および CC26xx ソフトウェア開 発キット (SDK) - SmartRF™ Studio による容易な無線構成 - SysConfig システム・コンフィギュレーション・ツール #### 動作範囲 - オンチップの降圧型 DC/DC コンバータ - 1.8V~3.8V のシングル電源電圧 - -40∼+105°C ### パッケージ - 7mm × 7mm RGZ VQFN48 (30GPIO) - 5mm × 5mm RKP VQFN40 (22GPIO) - RoHS 準拠のパッケージ # 2 アプリケーション - グリッド・インフラストラクチャ - スマート・メーター電気メータ、水道メータ、ガス・メータ、ヒート・コスト・アロケータ - グリッド通信 ワイヤレス通信 - EV 充電インフラストラクチャ AC 充電 (バッテリ) ステーション - その他の代替エネルギー 環境発電 - ビル・オートメーション - ビル・セキュリティ・システム モーション検出器、ドアおよび窓センサ、ガラス破損検出器、非常ボタン、電子スマート・ロック、IP ネットワーク・カメラ - HVAC システム サーモスタット、環境センサ、 HVAC コントローラ - 防火 煙および熱感知器、ガス検知器、火災警報 制御パネル - リテール・オートメーション - リテール・オートメーションおよび決済アプリケーション 電子棚札、携帯型 POS 端末 - パーソナル・エレクトロニクス - RF リモート・コントロール - スマート・スピーカ、スマート・ディスプレイ - ゲーム、電子玩具、ロボット玩具 - ウェアラブル (非医療用)、スマート・トラッカー - ワイヤレス・モジュール - ワイヤレス・サード・パーティー・モジュール - ワイヤレス通信モジュール # 3 説明 この SimpleLink™ CC1311R3 デバイスは、マルチプロトコルの Sub-1GHz ワイヤレス・マイクロコントローラ (MCU) です。本デバイスは、IEEE 802.15.4g、IPv6 対応スマート・オブジェクト (6LoWPAN)、mioty、TI 15.4 スタック (Sub-1GHz) を含む独自システムをサポートしています。CC1311R3 は、Arm® Cortex® M4 メイン・プロセッサをベース にしており、グリッド・インフラストラクチャ、ビル・オートメーション、リテール・オートメーション、パーソナル・エレクトロニクス、医療用アプリケーションの低消費電力の無線通信および高度なセンシングに最適化されています。 CC1311R3 は、Arm® Cortex® M0 で実行するソフトウェア無線を内蔵しているため、各種の物理層とRF 規格をサポートできます。本デバイスは、143~176MHz、287~351MHz、359~527MHz、861~1054MHz、1076~1315MHz の周波数帯域での動作をサポートしています。CC1311R3 は、24.9mA の消費電流で +14dBm TX をサポートする高効率 PA を内蔵しています。RX では、2.5kbps のデータ・レートで -121dBm の感度、88dB のブロッキング (±10MHz、SimpleLink™ 長距離モード) を実現しています。 CC1311R3 は 0.7μA という低いスリープ電流 (RTC 動作、32KB RAM を保持) を実現しています。 多くのお客様の 10~15 年またはそれ以上の長いライフ・サイクル要件に沿って、TI は、製品寿命と製品供給の継続性を約束する製品ライフ・サイクル・ポリシーを制定しています。 CC1311R3 デバイスは、SimpleLink™ MCU プラットフォームの一部です。このプラットフォームは Wi-Fi®、*Bluetooth*® Low Energy、Thread、Zigbee、Wi-SUN®、Amazon Sidewalk、mioty、Sub-1GHz MCU、ホスト MCU で構成されます。CC1311R3 CC1311P3 は、32KB~704KB のフラッシュ・サイズに対応し、ピン互換パッケージを選択可能なスケーラブルなポートフォリオの一部です。共通の SimpleLink™ CC13xx および CC26xx ソフトウェア開発キット (SDK) と SysConfig システム・コンフィギュレーション・ツールは、ポートフォリオ内のデバイス間の移行を支援します。多数のソフトウェア・スタック、アプリケーション例、SimpleLink™ Academy トレーニング・セッションが本 SDK に含まれます。詳細については、ワイヤレス・コネクティビティ製品をご覧ください。 ### デバイス情報 | 部品 <del>番号</del> <sup>(1)</sup> | パッケージ | 本体サイズ (公称) | |---------------------------------|-----------|-----------------| | CC1311R31T0RGZR | VQFN (48) | 7.00mm × 7.00mm | | CC1311R31T0RKPR | VQFN (40) | 5.00mm × 5.00mm | (1) 提供中の全デバイスに関する最新の製品、パッケージ、および注文情報については、セクション 12 のパッケージ・オプションに関する付録、または TI Web サイトを参照してください。 # 4機能ブロック図 図 4-1. CC1311R3 機能ブロック図 # **Table of Contents** | 1 特長 | 1 | |------------------------------------------------|----------------| | 2 アプリケーション | <mark>2</mark> | | 3 説明 | 2 | | <b>4</b> 機能ブロック図 | _ | | 5 Revision History | | | 6 Device Comparison | | | 7 Pin Configuration and Functions | | | 7.1 Pin Diagram – RGZ Package (Top View) | | | 7.2 Signal Descriptions – RGZ Package | | | 7.3 Pin Diagram – RKP Package (Top View) | | | 7.4 Signal Descriptions – RKP Package | | | 7.5 Connections for Unused Pins and Modules | | | 8 Specifications | | | 8.1 Absolute Maximum Ratings | | | 8.2 ESD Ratings | | | 8.3 Recommended Operating Conditions | 12 | | 8.4 Power Supply and Modules | 12 | | 8.5 Power Consumption - Power Modes | | | 8.6 Power Consumption - Radio Modes | 14 | | 8.7 Nonvolatile (Flash) Memory Characteristics | 14 | | 8.8 Thermal Resistance Characteristics | 14 <b>1</b> 1 | | 8.9 RF Frequency Bands | 15 | | 8.10 861 MHz to 1054 MHz - Receive (RX) | 16 | | 8.11 861 MHz to 1054 MHz - Transmit (TX) | 19 | | 8.12 861 MHz to 1054 MHz - PLL Phase Noise | | | Wideband Mode | 20 | | 8.13 861 MHz to 1054 MHz - PLL Phase Noise | | | Narrowband Mode | | | 8.14 359 MHz to 527 MHz - Receive (RX) | 21 12 | | 8.15 359 MHz to 527 MHz - Transmit (TX) | 23 | | 8.16 359 MHz to 527 MHz - PLL Phase Noise | 23 | | 8.17 Timing and Switching Characteristics | <u>23</u> | |--------------------------------------------|-----------------| | 8.18 Peripheral Characteristics | | | 8.19 Typical Characteristics | | | 9 Detailed Description | | | 9.1 Overview | | | 9.2 System CPU | | | 9.3 Radio (RF Core) | | | 9.4 Memory | | | 9.5 Cryptography | | | 9.6 Timers | | | 9.7 Serial Peripherals and I/O | | | 9.8 Battery and Temperature Monitor | | | 9.9 µDMA | | | 9.10 Debug | 46 | | 9.11 Power Management | | | 9.12 Clock Systems | 48 | | 9.13 Network Processor | 48 | | 10 Application, Implementation, and Layout | 49 | | 10.1 Reference Designs | 49 | | 10.2 Junction Temperature Calculation | <mark>50</mark> | | 11 Device and Documentation Support | <mark>51</mark> | | 11.1 Device Nomenclature | | | 11.2 Tools and Software | 52 | | 11.3 Documentation Support | <mark>54</mark> | | 11.4 サポート・リソース | 54 | | 11.5 Trademarks | 54 | | 11.6 Electrostatic Discharge Caution | <mark>55</mark> | | 11.7 Glossary | | | 12 Mechanical, Packaging, and Orderable | | | Information | <mark>56</mark> | | | | # **5 Revision History** 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 | DATE | REVISION | NOTES | |------------|----------|-----------------| | March 2022 | * | Initial Release | # **6 Device Comparison** | | | | | ı | RADIC | SUP | PORT | ' | | | | | | | PA | CKA | GE SI | ZE | |------------|-----------------|--------------|----------------|-------|---------|----------|-------------------|--------|--------|---------------|------------|---------------|---------------------|-------|--------------------|--------------------|--------------------|--------------------| | Device | Sub-1 GHz Prop. | 2.4GHz Prop. | Wireless M-Bus | mioty | Wi-SUN® | Sidewalk | Bluetooth® 5.2 LE | ZigBee | Thread | Multiprotocol | +20 dBm PA | FLASH<br>(KB) | RAM +<br>Cache (KB) | GPIO | 4 X 4 mm VQFN (32) | 5 X 5 mm VQFN (32) | 5 X 5 mm VQFN (40) | 7 X 7 mm VQFN (48) | | CC1310 | Х | | X | Х | | | | | | | | 32-128 | 16-20 + 8 | 10-30 | Х | Х | | X | | CC1311R3 | Х | | Х | Х | | | | | | | | 352 | 32 + 8 | 22-30 | | | Х | Х | | CC1311P3 | Х | | Х | Х | | | | | | | Х | 352 | 32 + 8 | 26 | | | | Х | | CC1312R | Х | | Х | Х | Х | | | | | | | 352 | 80 + 8 | 30 | | | | Х | | CC1312R7 | Х | | Х | Х | Х | Х | | | | Х | | 704 | 144 + 8 | 30 | | | | Х | | CC1352R | Х | Х | Х | Х | Х | | Х | Х | Х | Х | | 352 | 80 + 8 | 28 | | | | Х | | CC1352P | Х | Х | Х | Х | Х | | Х | Х | Х | Х | Х | 352 | 80 + 8 | 26 | | | | Х | | CC1352P7 | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | 704 | 144 + 8 | 26 | | | | Х | | CC2640R2F | | | | | | | Х | | | | | 128 | 20 + 8 | 10-31 | Х | Х | | Х | | CC2642R | | | | | | | Х | | | | | 352 | 80 + 8 | 31 | | | | Х | | CC2642R-Q1 | | | | | | | Х | | | | | 352 | 80 + 8 | 31 | | | | Х | | CC2651R3 | | Х | | | | | Х | Х | | | | 352 | 32 + 8 | 23-31 | | | Х | Х | | CC2651P3 | | Х | | | | | Х | Х | | | Х | 352 | 32 + 8 | 22-26 | | | Х | Х | | CC2652R | | Х | | | | | Х | Х | Х | Х | | 352 | 80 + 8 | 31 | | | | Х | | CC2652RB | | Х | | | | | Х | Х | Х | Х | | 352 | 80 + 8 | 31 | | | | Х | | CC2652R7 | | Х | | | | | Х | Χ | Х | Х | | 704 | 144 + 8 | 31 | | | | Х | | CC2652P | | Х | | | | | Х | Х | Х | Х | Х | 352 | 80 + 8 | 26 | | | | Х | | CC2652P7 | | Х | | | | | Х | Х | Х | Х | Х | 704 | 144 + 8 | 26 | | | | Х | # 7 Pin Configuration and Functions # 7.1 Pin Diagram - RGZ Package (Top View) 図 7-1. RGZ (7-mm × 7-mm) Pinout, 0.5-mm Pitch (Top View) The following I/O pins marked in **図 7-1** in **bold** have high-drive capabilities: - Pin 10, DIO 5 - Pin 11, DIO 6 - Pin 12, DIO 7 - Pin 24, JTAG\_TMSC - Pin 26, DIO\_16 - Pin 27, DIO\_17 The following I/O pins marked in **■ 7-1** in *italics* have analog capabilities: - Pin 36, DIO 23 - Pin 37, DIO\_24 - Pin 38, DIO\_25 - Pin 39, DIO\_26 - Pin 40, DIO\_27 - Pin 41, DIO\_28 - Pin 42, DIO\_29 - Pin 43, DIO\_30 # 7.2 Signal Descriptions - RGZ Package 表 7-1. Signal Descriptions - RGZ Package | 表 7-1. Signal Descriptions – RGZ Package | | | | | | |------------------------------------------|-----|-----|-------------------|---------------------------------------------------------------------------------------------------------------|--| | NAME | NO. | I/O | TYPE | DESCRIPTION | | | DCDC_SW | 33 | _ | Power | Output from internal DC/DC converter <sup>(1)</sup> | | | DCOUPL | 23 | _ | Power | For decoupling of internal 1.27 V regulated digital-supply (2) | | | DIO_1 | 6 | I/O | Digital | GPIO | | | DIO_2 | 7 | I/O | Digital | GPIO | | | DIO_3 | 8 | I/O | Digital | GPIO | | | DIO_4 | 9 | I/O | Digital | GPIO | | | DIO_5 | 10 | I/O | Digital | GPIO, high-drive capability | | | DIO_6 | 11 | I/O | Digital | GPIO, high-drive capability | | | DIO_7 | 12 | I/O | Digital | GPIO, high-drive capability | | | DIO_8 | 14 | I/O | Digital | GPIO | | | DIO_9 | 15 | I/O | Digital | GPIO | | | DIO_10 | 16 | I/O | Digital | GPIO | | | DIO_11 | 17 | I/O | Digital | GPIO | | | DIO_12 | 18 | I/O | Digital | GPIO | | | DIO_13 | 19 | I/O | Digital | GPIO | | | DIO_14 | 20 | I/O | Digital | GPIO | | | DIO_15 | 21 | I/O | Digital | GPIO | | | DIO_16 | 26 | I/O | Digital | GPIO, JTAG_TDO, high-drive capability | | | DIO_17 | 27 | I/O | Digital | GPIO, JTAG_TDI, high-drive capability | | | DIO_18 | 28 | I/O | Digital | GPIO | | | DIO_19 | 29 | I/O | Digital | GPIO | | | DIO_20 | 30 | I/O | Digital | GPIO | | | DIO_21 | 31 | I/O | Digital | GPIO | | | DIO_22 | 32 | I/O | Digital | GPIO | | | DIO_23 | 36 | I/O | Digital or Analog | GPIO, analog capability | | | DIO_24 | 37 | I/O | Digital or Analog | GPIO, analog capability | | | DIO_25 | 38 | I/O | Digital or Analog | GPIO, analog capability | | | DIO_26 | 39 | I/O | Digital or Analog | GPIO, analog capability | | | DIO_27 | 40 | I/O | Digital or Analog | GPIO, analog capability | | | DIO_28 | 41 | I/O | Digital or Analog | GPIO, analog capability | | | DIO_29 | 42 | I/O | Digital or Analog | GPIO, analog capability | | | DIO_30 | 43 | I/O | Digital or Analog | GPIO, analog capability | | | EGP | _ | _ | GND | Ground – exposed ground pad <sup>(3)</sup> | | | JTAG_TMSC | 24 | I/O | Digital | JTAG TMSC, high-drive capability | | | JTAG_TCKC | 25 | I | Digital | JTAG TCKC | | | RESET_N | 35 | I | Digital | Reset, active low. No internal pullup resistor | | | RF_P | 1 | _ | RF | Positive RF input signal to LNA during RX Positive RF output signal from PA during TX | | | RF_N | 2 | _ | RF | Negative RF input signal to LNA during RX Negative RF output signal from PA during TX | | | RX_TX | 3 | _ | RF | Optional bias pin for the RF LNA | | | VDDR | 45 | _ | Power | Internal supply, must be powered from the internal DC/DC converter or the internal LDO <sup>(2)</sup> (4) (6) | | # 表 7-1. Signal Descriptions – RGZ Package (continued) | | | | , | <b>O</b> ( , | | | |-----------|-----|-------|--------|---------------------------------------------------------------------------------------------------------------|--|--| | PIN | | - I/O | TYPE | DESCRIPTION | | | | NAME | NO. | ] "/ | 1117 | DESCRIPTION | | | | VDDR_RF | 48 | _ | Power | Internal supply, must be powered from the internal DC/DC converter or the internal LDO <sup>(2)</sup> (5) (6) | | | | VDDS | 44 | _ | Power | 1.8-V to 3.8-V main chip supply <sup>(1)</sup> | | | | VDDS2 | 13 | _ | Power | 1.8-V to 3.8-V DIO supply <sup>(1)</sup> | | | | VDDS3 | 22 | _ | Power | 1.8-V to 3.8-V DIO supply <sup>(1)</sup> | | | | VDDS_DCDC | 34 | _ | Power | 1.8-V to 3.8-V DC/DC converter supply | | | | X48M_N | 46 | _ | Analog | 48-MHz crystal oscillator pin 1 | | | | X48M_P | 47 | _ | Analog | 48-MHz crystal oscillator pin 2 | | | | X32K_Q1 | 4 | _ | Analog | 32-kHz crystal oscillator pin 1 | | | | X32K_Q2 | 5 | _ | Analog | 32-kHz crystal oscillator pin 2 | | | - (1) For more details, see the device technical reference manual listed in セクション 11.3. - (2) Do not supply external circuitry from this pin. - (3) EGP is the only ground connection for the device. Good electrical connection to device ground on printed circuit board (PCB) is imperative for proper device operation. - (4) If internal DC/DC converter is not used, this pin is supplied internally from the main LDO. - 5) If internal DC/DC converter is not used, this pin must be connected to VDDR for supply from the main LDO. - (6) Output from internal DC/DC and LDO is trimmed to 1.68 V. # 7.3 Pin Diagram – RKP Package (Top View) 図 7-2. RKP (5-mm × 5-mm) Pinout, 0.4-mm Pitch (Top View) The following I/O pins marked in ⊠ 7-2 in **bold** have high-drive capabilities: - Pin 10, DIO\_5 - Pin 11, DIO\_6 - Pin 12, DIO 7 - Pin 18, JTAG TMSC - Pin 20, DIO\_10 - Pin 21, DIO\_11 The following I/O pins marked in **Z** 7-2 in *italics* have analog capabilities: - Pin 28, DIO 15 - Pin 29, DIO\_16 - Pin 30, DIO 17 - Pin 31, DIO\_18 - Pin 32, DIO 19 - Pin 33, DIO 20 - Pin 34, DIO\_21 - Pin 35, DIO\_22 ### 7.4 Signal Descriptions - RKP Package 表 7-2. Signal Descriptions – RKP Package | PIN | | I/O | TYPE | DESCRIPTION | | |---------|-----|-----|---------|----------------------------------------------------------------|--| | NAME | NO. | 1/0 | IIFE | DESCRIPTION | | | DCDC_SW | 25 | _ | Power | Output from internal DC/DC converter <sup>(1)</sup> | | | DCOUPL | 17 | _ | Power | For decoupling of internal 1.27 V regulated digital-supply (2) | | | DIO_1 | 6 | I/O | Digital | GPIO | | | DIO_2 | 7 | I/O | Digital | GPIO | | | DIO_3 | 8 | I/O | Digital | GPIO | | # 表 7-2. Signal Descriptions – RKP Package (continued) | PIN | | | | Titte i dekage (continued) | |-----------|-----|-----|---------|---------------------------------------------------------------------------------------------------------------| | NAME | NO. | l/O | TYPE | DESCRIPTION | | DIO_4 | 9 | I/O | Digital | GPIO | | DIO_5 | 10 | I/O | Digital | GPIO, high-drive capability | | DIO_6 | 11 | I/O | Digital | GPIO, high-drive capability | | DIO_7 | 12 | I/O | Digital | GPIO, high-drive capability | | DIO_8 | 14 | I/O | Digital | GPIO | | DIO_9 | 15 | I/O | Digital | GPIO | | DIO_10 | 20 | I/O | Digital | GPIO, JTAG_TDO, high-drive capability | | DIO_11 | 21 | I/O | Digital | GPIO, JTAG_TDI, high-drive capability | | DIO_12 | 22 | I/O | Digital | GPIO | | DIO_13 | 23 | I/O | Digital | GPIO | | DIO_14 | 24 | I/O | Digital | GPIO | | DIO_15 | 28 | I/O | Digital | GPIO, analog capability | | DIO_16 | 29 | I/O | Digital | GPIO, analog capability | | DIO_17 | 30 | I/O | Digital | GPIO, analog capability | | DIO_18 | 31 | I/O | Digital | GPIO, analog capability | | DIO_19 | 32 | I/O | Digital | GPIO, analog capability | | DIO_20 | 33 | I/O | Digital | GPIO, analog capability | | DIO_21 | 34 | I/O | Digital | GPIO, analog capability | | DIO_22 | 35 | I/O | Digital | GPIO, analog capability | | EGP | _ | _ | GND | Ground – exposed ground pad <sup>(3)</sup> | | JTAG_TSMC | 18 | I/O | Digital | JTAG TMSC, high-drive capability | | JTAG_TCKC | 19 | I | Digital | JTAG TCKC | | RESET_N | 27 | I | Digital | Reset, active low. No internal pullup resistor | | RF_P | 1 | _ | RF | Positive RF input signal to LNA during RX Positive RF output signal from PA during TX | | RF_N | 2 | _ | RF | Negative RF input signal to LNA during RX Negative RF output signal from PA during TX | | RX_TX | 3 | _ | RF | Optional bias pin for the RF LNA | | VDDR | 37 | _ | Power | Internal supply, must be powered from the internal DC/DC converter or the internal LDO <sup>(2)</sup> (4) (6) | | VDDR_RF | 40 | _ | Power | Internal supply, must be powered from the internal DC/DC converter or the internal LDO <sup>(2)</sup> (5) (6) | | VDDS | 36 | _ | Power | 1.8-V to 3.8-V main chip supply <sup>(1)</sup> | | VDDS2 | 13 | _ | Power | 1.8-V to 3.8-V DIO supply <sup>(1)</sup> | | VDDS3 | 16 | _ | Power | 1.8-V to 3.8-V DIO supply <sup>(1)</sup> | | VDDS_DCDC | 26 | _ | Power | 1.8-V to 3.8-V DC/DC converter supply | | X48M_N | 38 | _ | Analog | 48-MHz crystal oscillator pin 1 | | X48M_P | 39 | _ | Analog | 48-MHz crystal oscillator pin 2 | | X32K_Q1 | 4 | _ | Analog | 32-kHz crystal oscillator pin 1 | | X32K_Q2 | 5 | | Analog | 32-kHz crystal oscillator pin 2 | - (1) For more details, see the device technical reference manual listed in セクション 11.3. - (2) Do not supply external circuitry from this pin. - (3) EGP is the only ground connection for the device. Good electrical connection to device ground on printed circuit board (PCB) is imperative for proper device operation. - (4) If internal DC/DC converter is not used, this pin is supplied internally from the main LDO. - (5) If internal DC/DC converter is not used, this pin must be connected to VDDR for supply from the main LDO. - (6) Output from internal DC/DC and LDO is trimmed to 1.68 V. # 7.5 Connections for Unused Pins and Modules 表 7-3. Connections for Unused Pins - RGZ Package | FUNCTION | SIGNAL NAME | PIN NUMBER | ACCEPTABLE PRACTICE(1) | PREFERRED<br>PRACTICE <sup>(1)</sup> | |--------------------------------|-------------|---------------------------------|------------------------|--------------------------------------| | GPIO | DIO_n | 6–12<br>14–21<br>26–32<br>36–43 | NC or GND | NC | | 32.768-kHz crystal | X32K_Q1 | 4 | NC or GND | NC | | 32.700-Ki iz Ci ystai | X32K_Q2 | 5 | NC OF GND | NO | | DC/DC converter <sup>(2)</sup> | DCDC_SW | 33 | NC | NC | | | VDDS_DCDC | 34 | VDDS | VDDS | <sup>(1)</sup> NC = No connect ## 表 7-4. Connection for Unused Pins and Modules - RKP Package | A 1-4. Confidential Chasea I installa modules - Itili I ackage | | | | | | | | |----------------------------------------------------------------|-------------|---------------------------------|------------------------|--------------------|--|--|--| | FUNCTION | SIGNAL NAME | PIN NUMBER | ACCEPTABLE<br>PRACTICE | PREFERRED PRACTICE | | | | | GPIO | DIO_n | 6-12<br>14-15<br>20-24<br>28-35 | NC or GND | NC | | | | | 32.768-kHz crystal | X32K_Q1 | 3 | NC or GND | NC | | | | | | X32K_Q2 | 4 | INC OF GIND | INC | | | | | No Connects | NC | | NC | NC | | | | | DC/DC converter | DCDC_SW | 25 | NC | NC | | | | | | VDDS_DCDC | 26 | VDDS | VDDS | | | | <sup>(2)</sup> When the DC/DC converter is not used, the inductor between DCDC\_SW and VDDR can be removed. VDDR and VDDR\_RF must still be connected and the 22 uF DCDC capacitor must be kept on the VDDR net. # 8 Specifications ## 8.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) (2) | | | | MIN | MAX | UNIT | |------------------|----------------------------|-----------------------------------------------|------|----------------------|------| | VDDS(3) | Supply voltage | | -0.3 | 4.1 | V | | | Voltage on any digital pir | n(4) (5) | -0.3 | VDDS + 0.3, max 4.1 | V | | | Voltage on crystal oscilla | tor pins, X32K_Q1, X32K_Q2, X48M_N and X48M_P | -0.3 | VDDR + 0.3, max 2.25 | V | | | Voltage on ADC input | Voltage scaling enabled | -0.3 | VDDS | | | V <sub>in</sub> | | Voltage scaling disabled, internal reference | -0.3 | 1.49 | V | | | | Voltage scaling disabled, VDDS as reference | | VDDS / 2.9 | | | | Input level, RF pins (RF_ | P and RF_N) | | 10 | dBm | | T <sub>stg</sub> | Storage temperature | | -40 | 150 | °C | - (1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime - (2) All voltage values are with respect to ground, unless otherwise noted. - (3) VDDS\_DCDC, VDDS2 and VDDS3 must be at the same potential as VDDS. - (4) Including analog capable DIOs. - (5) Injection current is not supported on any GPIO pin ### 8.2 ESD Ratings | | | | | | VALUE | UNIT | |------------------|-------|-------------------------|-----------------------------------------------------------------------|----------|-------|------| | V <sub>ESD</sub> | V | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | All pins | ±2000 | V | | | V ESD | | Charged device model (CDM), per ANSI/ESDA/JEDEC JS-002 <sup>(2)</sup> | All pins | ±500 | V | - (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process - (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process # 8.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | · | MIN | MAX | UNIT | |---------------------------------------------------|------------------------------------------|-----|-----|-------| | Operating ambient temperature <sup>(1)</sup> (2) | | -40 | 105 | °C | | Operating junction temperature <sup>(1)</sup> (2) | | -40 | 115 | °C | | Operating supply voltage (VDDS) | | 1.8 | 3.8 | V | | Operating supply voltage (VDDS), boost mode | VDDR = 1.95 V<br>+14 dBm RF output power | 2.1 | 3.8 | V | | Rising supply voltage slew rate | | 0 | 100 | mV/μs | | Falling supply voltage slew rate <sup>(3)</sup> | | 0 | 20 | mV/µs | - (1) Operation at or near maximum operating temperature for extended durations will result in lifetime reduction. - (2) For thermal resistance characteristics refer to セクション 8.8. - (3) For small coin-cell batteries, with high worst-case end-of-life equivalent source resistance, a 22-µF VDDS input capacitor must be used to ensure compliance with this slew rate. # 8.4 Power Supply and Modules over operating free-air temperature range (unless otherwise noted) | PARAMETER | | MIN | TYP | MAX | UNIT | |--------------------------------------------------------|-------------------|-----|----------|-----|------| | VDDS Power-on-Reset (POR) threshold | | 1. | 1 - 1.55 | | V | | VDDS Brown-out Detector (BOD) (1) | Rising threshold | | 1.77 | | V | | VDDS Brown-out Detector (BOD), before initial boot (2) | Rising threshold | | 1.70 | | V | | VDDS Brown-out Detector (BOD) (1) | Falling threshold | | 1.75 | | V | (1) For boost mode (VDDR =1.95 V), TI drivers software initialization will trim VDDS BOD limits to maximum (approximately 2.0 V) (2) Brown-out Detector is trimmed at initial boot, value is kept until device is reset by a POR reset or the RESET\_N pin # 8.5 Power Consumption - Power Modes When measured on the CC1311-R3EM-5XD7793 reference design with $T_c$ = 25 °C, $V_{DDS}$ = 3.6 V with DC/DC enabled unless otherwise noted. | | PARAMETER | TEST CONDITIONS | TYP | UNIT | |-------------------|-------------------------|-----------------------------------------------------------------------|----------|-------| | Core Curre | ent Consumption | | <u>'</u> | | | | Reset and Shutdown | Reset. RESET_N pin asserted or VDDS below power-on-reset threshold | 115 | nA | | | Reset and Shutdown | Shutdown. No clocks running, no retention | 115 | ΠA | | | Standby | RTC running, CPU, 32KB RAM and (partial) register retention. RCOSC_LF | 0.7 | μΑ | | | without cache retention | RTC running, CPU, 32KB RAM and (partial) register retention XOSC_LF | 0.8 | μΑ | | I <sub>core</sub> | Standby | RTC running, CPU, 32KB RAM and (partial) register retention. RCOSC_LF | 2.1 | μΑ | | | with cache retention | RTC running, CPU, 32KB RAM and (partial) register retention. XOSC_LF | 2.2 | μΑ | | | Idle | Supply Systems and RAM powered RCOSC_HF | 570 | μА | | | Active | MCU running CoreMark at 48 MHz<br>RCOSC_HF | 2.50 | mA | | Peripheral | Current Consumption | | • | | | | Peripheral power domain | Delta current with domain enabled | 47.0 | | | | Serial power domain | Delta current with domain enabled | 3.3 | | | | RF Core | Delta current with power domain enabled, clock enabled, RF core idle | 122 | | | | μDMA | Delta current with clock enabled, module is idle | 58.1 | | | I <sub>peri</sub> | Timers | Delta current with clock enabled, module is idle <sup>(1)</sup> | 87.0 | μA | | -pen | 12C | Delta current with clock enabled, module is idle | 11.6 | P., . | | | I2S | Delta current with clock enabled, module is idle | 25.8 | | | | SSI | Delta current with clock enabled, module is idle | 61.3 | | | | UART | Delta current with clock enabled, module is idle | 125 | | | | CRYPTO (AES) | Delta current with clock enabled, module is idle | 25.2 | | | | TRNG | Delta current with clock enabled, module is idle | 23.3 | | (1) Only one GPTimer running ## 8.6 Power Consumption - Radio Modes When measured on the CC1311-R3EM-5XD7793 reference design with $T_c$ = 25 °C, $V_{DDS}$ = 3.6 V with DC/DC enabled unless otherwise noted. Using boost mode (increasing VDDR up to 1.95 V), will increase system current by 15% (does not apply to TX +14 dBm setting where this current is already included). Relevant I<sub>core</sub> and I<sub>peri</sub> currents are included in below numbers. | | PARAMETER | TEST CONDITIONS | TYP | UNIT | |---|--------------------------------------|-----------------------------------------|------|------| | Ī | Radio receive current, 868 MHz | | 5.4 | mA | | | Radio transmit current | 0 dBm output power setting<br>868 MHz | 7.4 | mA | | | | +10 dBm output power setting<br>868 MHz | 13.9 | mA | | | Radio transmit current<br>Boost mode | +14 dBm output power setting<br>868 MHz | 24.9 | mA | # 8.7 Nonvolatile (Flash) Memory Characteristics Over operating free-air temperature range and V<sub>DDS</sub> = 3.0 V (unless otherwise noted) | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------------------------------------------------------------|------------------------------------------|------|------|------|---------------------| | Flash sector size | | | 8 | | KB | | Supported flash erase cycles before failure, full bank <sup>(1) (5)</sup> | | 30 | | | k Cycles | | Supported flash erase cycles before failure, single sector <sup>(2)</sup> | | 60 | | | k Cycles | | Maximum number of write operations per row before sector erase <sup>(3)</sup> | | | | 83 | Write<br>Operations | | Flash retention | 105 °C | 11.4 | | | Years | | Flash sector erase current | Average delta current | | 9.7 | | mA | | Flash sector erase time <sup>(4)</sup> | Zero cycles | | 10 | | ms | | Flash sector erase time 17 | 30k cycles | | | 4000 | ms | | Flash write current | Average delta current, 4 bytes at a time | | 5.3 | | mA | | Flash write time <sup>(4)</sup> | 4 bytes at a time | | 21.6 | | μs | - (1) A full bank erase is counted as a single erase cycle on each sector. - (2) Up to 4 customer-designated sectors can be individually erased an additional 30k times beyond the baseline bank limitation of 30k cycles - (3) Each wordline is 2048 bits (or 256 bytes) wide. This limitation corresponds to sequential memory writes of 4 (3.1) bytes minimum per write over a whole wordline. If additional writes to the same wordline are required, a sector erase is required once the maximum number of write operations per row is reached. - (4) This number is dependent on Flash aging and increases over time and erase cycles - (5) Aborting flash during erase or program modes is not a safe operation. #### 8.8 Thermal Resistance Characteristics | THERMAL METRIC <sup>(1)</sup> | | PAC | PACKAGE | | | | |-------------------------------|----------------------------------------------|---------------|---------------|---------------------|--|--| | | | RGZ<br>(VQFN) | RKP<br>(VQFN) | UNIT | | | | | | 48 PINS | | | | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 25.0 | 30.9 | °C/W <sup>(2)</sup> | | | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 14.5 | 20.2 | °C/W <sup>(2)</sup> | | | | R <sub>θJB</sub> | Junction-to-board thermal resistance | 8.7 | 10.3 | °C/W <sup>(2)</sup> | | | | ΨЈТ | Junction-to-top characterization parameter | 0.2 | 0.2 | °C/W <sup>(2)</sup> | | | | ΨЈВ | Junction-to-board characterization parameter | 8.6 | 10.3 | °C/W <sup>(2)</sup> | | | | R <sub>θJC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 2.1 | 2.1 | °C/W <sup>(2)</sup> | | | - (1) For more information about traditional and new thermal metrics, see Semiconductor and IC Package Thermal Metrics. - °C/W = degrees Celsius per watt. # 8.9 RF Frequency Bands Over operating free-air temperature range (unless otherwise noted). | PARAMETER | MIN | TYP | MAX | UNIT | |-----------------|------|-----|------|-------| | | 1076 | | 1315 | | | | 861 | | 1054 | | | Frequency hands | 431 | | 527 | MHz | | Frequency bands | 359 | | 439 | IVITZ | | | 287 | | 351 | | | | 143 | | 176 | | # 8.10 861 MHz to 1054 MHz - Receive (RX) When measured on the CC1311-R3EM-5XD7793 reference design with $T_c$ = 25 °C, $V_{DDS}$ = 3.0 V with DC/DC enabled unless otherwise noted. All measurements are performed at the antenna input with a combined RX and TX path. All measurements are performed conducted. | path. All measurements are perform | | MINI TYP | MAY | TUALL | |-------------------------------------------------------|-------------------------------------------------------------------------------|----------|------|-------| | PARAMETER Concret Peremeters | TEST CONDITIONS | MIN TYP | MAX | UNIT | | General Parameters | | | | | | Digital channel filter programmable receive bandwidth | | 4 | 4000 | kHz | | Data rate step size | | 1.5 | | bps | | Spurious emissions 25 MHz to 1 GHz | 868 MHz | < -57 | | dBm | | Spurious emissions 1 GHz to 13 GHz | Conducted emissions measured according to ETSI EN 300 220 | < -47 | | dBm | | IEEE 802.15.4, 50 kbps, ±25 kHz Deviation | , 2-GFSK, 100 kHz RX Bandwidth | | | | | Sensitivity | BER = 10 <sup>-2</sup> , 868 MHz | -110 | | dBm | | Saturation limit | BER = 10 <sup>-2</sup> , 868 MHz | 10 | | dBm | | Selectivity, ±200 kHz | BER = $10^{-2}$ , 868 MHz <sup>(1)</sup> | 44 | | dB | | Selectivity, ±400 kHz | BER = 10 <sup>-2</sup> , 868 MHz <sup>(1)</sup> | 48 | | dB | | Blocking, ±1 MHz | BER = 10 <sup>-2</sup> , 868 MHz <sup>(1)</sup> | 58 | | dB | | Blocking, ±2 MHz | BER = 10 <sup>-2</sup> , 868 MHz <sup>(1)</sup> | 62 | | dB | | Blocking, ±5 MHz | BER = 10 <sup>-2</sup> , 868 MHz <sup>(1)</sup> | 70 | | dB | | Blocking, ±10 MHz | BER = 10 <sup>-2</sup> , 868 MHz <sup>(1)</sup> | 77 | | dB | | Image rejection (image compensation enabled) | BER = 10 <sup>-2</sup> , 868 MHz <sup>(1)</sup> | 41 | | dB | | RSSI dynamic range | Starting from the sensitivity limit | 95 | | dB | | RSSI accuracy | Starting from the sensitivity limit across the given dynamic range | ±3 | | dB | | 100 kbps, ±25 kHz Deviation, 2-GFSK, 137 | kHz RX Bandwidth | | | | | Sensitivity 100 kbps | 1% PER, 127 byte payload, 868 MHz | -104 | | dBm | | Selectivity, ±200 kHz | 1% PER, 127 byte payload, 868 MHz. Wanted signal at -96 dBm | 31 | | dB | | Selectivity, ±400 kHz | 1% PER, 127 byte payload, 868 MHz. Wanted signal at -96 dBm | 37 | | dB | | Co-channel rejection | 1% PER, 127 byte payload, 868 MHz. Wanted signal at -79 dBm | -9 | | dB | | 200 kbps, ±50 kHz Deviation, 2-GFSK, 311 | kHz RX Bandwidth | | | | | Sensitivity | BER = 10 <sup>-2</sup> , 868 MHz | -103 | | dBm | | Sensitivity | BER = 10 <sup>-2</sup> , 915 MHz | -102 | | dBm | | Selectivity, ±400 kHz | BER = 10 <sup>-2</sup> , 915 MHz. Wanted signal 3 dB above sensitivity limit. | 45 | | dB | | Selectivity, ±800 kHz | BER = 10 <sup>-2</sup> , 915 MHz. Wanted signal 3 dB above sensitivity limit. | 49 | | dB | | Blocking, ±2 MHz | BER = 10 <sup>-2</sup> , 915 MHz. Wanted signal 3 dB above sensitivity limit. | 57 | | dB | | Blocking, ±10 MHz | BER = 10 <sup>-2</sup> , 915 MHz. Wanted signal 3 dB above sensitivity limit. | 69 | | dB | | 500 kbps, ±190 kHz Deviation, 2-GFSK, 11 | 50 kHz RX Bandwidth | | | | | Sensitivity 500 kbps | 1% PER, 127 byte payload, 915 MHz | -94 | | dBm | | Selectivity, ±1 MHz | 1% PER, 127 byte payload, 915 MHz. Wanted signal at -88 dBm | 14 | | dB | | Selectivity, ±2 MHz | 1% PER, 127 byte payload, 915 MHz. Wanted signal at -88 dBm | 42 | | dB | | Co-channel rejection | 1% PER, 127 byte payload, 915 MHz. Wanted signal at -71 dBm | -9 | | dB | | 1 Mbps, ±350 kHz Deviation, 2-GFSK, 1.3 | MHz RX Bandwidth | | | | | Sensitivity | BER = 10 <sup>-2</sup> , 868 MHz | -97 | | dBm | | Sensitivity | BER = 10 <sup>-2</sup> , 915 MHz | -96 | | dBm | | Blocking, +2 MHz | BER = 10 <sup>-2</sup> , 915 MHz. Wanted signal 3 dB above sensitivity limit. | 43 | | dB | | Blocking, -2 MHz | BER = 10 <sup>-2</sup> , 915 MHz. Wanted signal 3 dB above sensitivity limit. | 26 | | dB | | Blocking, +10 MHz | BER = 10 <sup>-2</sup> , 915 MHz. Wanted signal 3 dB above sensitivity limit. | 54 | | dB | | Blocking, -10 MHz | BER = 10 <sup>-2</sup> , 915 MHz. Wanted signal 3 dB above sensitivity limit. | 48 | | dB | | <u> </u> | ksps), ±5 kHz Deviation, 2-GFSK, 34 kHz RX Bandwidth, FEC = 1 | | | | | Sensitivity | 2.5 kbps, BER = 10 <sup>-2</sup> , 868 MHz | -121 | | dBm | | Sensitivity | 5 kbps, BER = 10 <sup>-2</sup> , 868 MHz | -119 | | dBm | | Saturation limit | 2.5 kbps, BER = 10 <sup>-2</sup> , 868 MHz | 10 | | dBm | | Selectivity, ±100 kHz | 2.5 kbps, BER = 10 <sup>-2</sup> , 868 MHz <sup>(1)</sup> | | | | | Selectivity, ±100 KHZ | 2.3 KUPS, DEK = 10 -, 000 NIDZ | 49 | | dB | When measured on the CC1311-R3EM-5XD7793 reference design with $T_c$ = 25 °C, $V_{DDS}$ = 3.0 V with DC/DC enabled unless otherwise noted. All measurements are performed at the antenna input with a combined RX and TX path. All measurements are performed conducted. | PARAMETER | TEST CONDITIONS | MIN TYP | MAX | UNIT | |---------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|---------|-----|------| | Selectivity, ±200 kHz | 2.5 kbps, BER = 10 <sup>-2</sup> , 868 MHz <sup>(1)</sup> | 50 | | dB | | Selectivity, ±300 kHz | 2.5 kbps, BER = 10 <sup>-2</sup> , 868 MHz <sup>(1)</sup> | 51 | | dB | | Blocking, ±1 MHz | 2.5 kbps, BER = 10 <sup>-2</sup> , 868 MHz <sup>(1)</sup> | 63 | | dB | | Blocking, ±2 MHz | 2.5 kbps, BER = 10 <sup>-2</sup> , 868 MHz <sup>(1)</sup> | 69 | | dB | | Blocking, ±5 MHz | 2.5 kbps, BER = 10 <sup>-2</sup> , 868 MHz <sup>(1)</sup> | 79 | | dB | | Blocking, ±10 MHz | 2.5 kbps, BER = 10 <sup>-2</sup> , 868 MHz <sup>(1)</sup> | 88 | | dB | | Image rejection (image compensation enabled) | 2.5 kbps, BER = 10 <sup>-2</sup> , 868 MHz <sup>(1)</sup> | 47 | | dB | | RSSI dynamic range | Starting from the sensitivity limit | 97 | | dB | | RSSI accuracy | Starting from the sensitivity limit across the given dynamic range | ±3 | | dB | | Narrowband, 9.6 kbps, ±2.4 kHz Deviation | , 2-GFSK, 17.1 kHz RX Bandwidth | | | | | Sensitivity | BER = 10 <sup>-2</sup> , 868 MHz | -117 | | dBm | | Adjacent Channel Rejection | BER = 10 <sup>-2</sup> , 868 MHz. Wanted signal 3 dB above the ETSI reference sensitivity limit (-104.6 dBm). Interferer ±20 kHz | 41 | | dB | | Alternate Channel Rejection | BER = 10 <sup>-2</sup> , 868 MHz. Wanted signal 3 dB above the ETSI reference sensitivity limit (-104.6 dBm). Interferer ±40 kHz | 42 | | dB | | Blocking, ±1 MHz | BER = 10 <sup>-2</sup> , 868 MHz. Wanted signal 3 dB above the ETSI reference sensitivity limit (-104.6 dBm). | 65 | | dB | | Blocking, ±2 MHz | BER = 10 <sup>-2</sup> , 868 MHz. Wanted signal 3 dB above the ETSI reference sensitivity limit (-104.6 dBm). | 70 | | dB | | Blocking, ±10 MHz | BER = 10 <sup>-2</sup> , 868 MHz. Wanted signal 3 dB above the ETSI reference sensitivity limit (-104.6 dBm). | 85 | | dB | | Ni-SUN, 2-GFSK | | | | | | Sensitivity | 50 kbps, ±12.5 kHz deviation, 2-GFSK, 68 kHz RX Bandwidth, 868 MHz, 10% PER, 250 byte payload | -107 | | dBm | | Selectivity, ±100 kHz, 50 kbps, ±12.5 kHz<br>deviation, 2-GFSK, 868.3 MHz | 50 kbps, ±12.5 kHz deviation, 2-GFSK, 68 kHz RX Bandwidth, 868.3 MHz, 10% PER, 250 byte payload. Wanted signal 3 dB above sensitivity level | 30 | | dB | | Selectivity, ±200 kHz, 50 kbps, ±12.5 kHz<br>deviation, 2-GFSK, 868.3 MHz | 50 kbps, ±12.5 kHz deviation, 2-GFSK, 68 kHz RX Bandwidth, 868.3 MHz, 10% PER, 250 byte payload. Wanted signal 3 dB above sensitivity level | 36 | | dB | | Sensitivity | 50 kbps, ±25 kHz deviation, 2-GFSK, 98 kHz RX Bandwidth, 918.2 MHz, 10% PER, 250 byte payload | -106 | | dBm | | Selectivity, ±200 kHz, 50 kbps, ±25 kHz<br>deviation, 2-GFSK, 918.2 MHz | 50 kbps, ±25 kHz deviation, 2-GFSK, 98 kHz RX Bandwidth, 918.2 MHz, 10% PER, 250 byte payload. Wanted signal 3 dB above sensitivity level | 34 | | dB | | Selectivity, ±400 kHz, 50 kbps, ±25 kHz<br>deviation, 2-GFSK, 918.2 MHz | 50 kbps, ±25 kHz deviation, 2-GFSK, 98 kHz RX Bandwidth, 918.2 MHz, 10% PER, 250 byte payload. Wanted signal 3 dB above sensitivity level | 41 | | dB | | Sensitivity | 100 kbps, ±25 kHz deviation, 2-GFSK, 135 kHz RX Bandwidth, 868 MHz, 10% PER, 250 byte payload | -104 | | dBm | | Selectivity, ±200 kHz, 100 kbps, ±25 kHz deviation, 2-GFSK, 868.3 MHz | 100 kbps, ±25 kHz deviation, 2-GFSK, 135 kHz RX Bandwidth, 868.3 MHz, 10% PER, 250 byte payload. Wanted signal 3 dB above sensitivity level | 37 | | dB | | Selectivity, ±400 kHz, 100 kbps, ±25 kHz deviation, 2-GFSK, 868.3 MHz | 100 kbps, ±25 kHz deviation, 2-GFSK, 135 kHz RX Bandwidth, 868.3 MHz, 10% PER, 250 byte payload. Wanted signal 3 dB above sensitivity level | 45 | | dB | | Sensitivity | 100 kbps, ±50 kHz deviation, 2-GFSK, 196 kHz RX Bandwidth, 920.9 MHz, 10% PER, 250 byte payload | -102 | | dBm | | Selectivity, ±400 kHz, 100 kbps, ±50 kHz<br>deviation, 2-GFSK, 920.9 MHz | 100 kbps, ±50 kHz deviation, 2-GFSK, 196 kHz RX Bandwidth, 920.9 MHz, 10% PER, 250 byte payload. Wanted signal 3 dB above sensitivity level | 40 | | dB | | Selectivity, ±800 kHz, 100 kbps, ±50 kHz<br>deviation, 2-GFSK, 920.9 MHz | 100 kbps, ±50 kHz deviation, 2-GFSK, 196 kHz RX Bandwidth, 920.9 MHz, 10% PER, 250 byte payload. Wanted signal 3 dB above sensitivity level | 49 | | dB | | Sensitivity | 150 kbps, ±37.5 kHz deviation, 2-GFSK, 273 kHz RX Bandwidth, 920.9 MHz, 10% PER, 250 byte payload | -99 | | dBm | When measured on the CC1311-R3EM-5XD7793 reference design with $T_c$ = 25 °C, $V_{DDS}$ = 3.0 V with DC/DC enabled unless otherwise noted. All measurements are performed at the antenna input with a combined RX and TX path. All measurements are performed conducted. | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------| | Selectivity, ±400 kHz, 150 kbps, ±37.5 kHz deviation, 2-GFSK, 920.9 MHz | 150 kbps, ±37.5 kHz deviation, 2-GFSK, 273 kHz RX Bandwidth, 920.9 MHz, 10% PER, 250 byte payload. Wanted signal 3 dB above sensitivity level | | 41 | | dB | | Selectivity, ±800 kHz, 150 kbps, ±37.5 kHz deviation, 2-GFSK, 920.9 MHz | 150 kbps, ±37.5 kHz deviation, 2-GFSK, 273 kHz RX Bandwidth, 920.9 MHz, 10% PER, 250 byte payload. Wanted signal 3 dB above sensitivity level | | 47 | | dB | | Sensitivity | 200 kbps, ±50 kHz deviation, 2-GFSK, 918.4 MHz, 273 kHz RX BW, 10% PER, 250 byte payload | | -99 | | dBm | | Selectivity, ±400 kHz, 200 kbps, ±50 kHz deviation, 2-GFSK, 918.4 MHz | 200 kbps, ±50 kHz deviation, 2-GFSK, 273 kHz RX<br>Bandwidth, 918.4 MHz, 10% PER, 250 byte payload. Wanted<br>signal 3 dB above sensitivity level | | 42 | | dB | | Selectivity, ±800 kHz, 200 kbps, ±50 kHz deviation, 2-GFSK, 918.4 MHz | 200 kbps, ±50 kHz deviation, 2-GFSK, 273 kHz RX<br>Bandwidth, 918.4 MHz, 10% PER, 250 byte payload. Wanted<br>signal 3 dB above sensitivity level | | 49 | | dB | | Sensitivity | 200 kbps, ±100 kHz deviation, 2-GFSK, 273 kHz RX<br>Bandwidth, 920.8 MHz, 10% PER, 250 byte payload | | -99 | | dBm | | Selectivity, ±600 kHz, 200 kbps, ±100 kHz deviation, 2-GFSK, 920.8 MHz | 200 kbps, ±100 kHz deviation, 2-GFSK, 273 kHz RX<br>Bandwidth, 920.8 MHz, 10% PER, 250 byte payload. Wanted<br>signal 3 dB above sensitivity level | | 45 | | dB | | Selectivity, ±1200 kHz, 200 kbps, ±100 kHz deviation, 2-GFSK, 920.8 MHz | 200 kbps, ±100 kHz deviation, 2-GFSK, 273 kHz RX<br>Bandwidth, 920.8 MHz, 10% PER, 250 byte payload. Wanted<br>signal 3 dB above sensitivity level | | 52 | | dB | | Sensitivity | 300 kbps, ±75 kHz deviation, 2-GFSK, 917.6 MHz, 498 kHz RX BW, 10% PER, 250 byte payload | | -97 | | dBm | | Selectivity, ±600 kHz, 300 kbps, ±75 kHz deviation, 2-GFSK, 917.6 MHz | 300 kbps, ±75 kHz deviation, 2-GFSK, 498 kHz RX Bandwidth, 917.6 MHz, 10% PER, 250 byte payload. Wanted signal 3 dB above sensitivity level | | 42 | | dB | | Selectivity, ±1200 kHz, 300 kbps, ±75 kHz deviation, 2-GFSK, 917.6 MHz | 300 kbps, ±75 kHz deviation, 2-GFSK, 498 kHz RX Bandwidth, 917.6 MHz, 10% PER, 250 byte payload. Wanted signal 3 dB above sensitivity level | | 47 | | dB | <sup>(1)</sup> Wanted signal 3 dB above the reference sensitivity limit according to ETSI EN 300 220 v. 3.1.1 Submit Document Feedback Copyright © 2022 Texas Instruments Incorporated # 8.11 861 MHz to 1054 MHz - Transmit (TX) When measured on the CC1311-R3EM-5XD7793 reference design with $T_c$ = 25 °C, $V_{DDS}$ = 3.0 V with DC/DC enabled using 2-GFSK, 50 kbps, ±25 kHz deviation unless otherwise noted. All measurements are performed at the antenna input with a combined RX and TX path. All measurements are performed conducted. (1) | | PARAMETER | TEST CONDITIONS | MIN TYP | MAX | UNIT | |---------------------------------------------------|-----------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|----------------|-----|------| | General parameters | | | | | | | Max output power, boost mode | | VDDR = 1.95 V<br>Minimum supply voltage (VDDS ) for boost<br>mode is 2.1 V<br>868 MHz and 915 MHz | 14 | | dBm | | Max output power | | 868 MHz and 915 MHz | 13 | | dBm | | Output power programmal | ole range | 868 MHz and 915 MHz | 24 | | dB | | Output power variation ove | er temperature | +10 dBm setting Over recommended temperature operating range | ±2 | | dB | | Output power variation ove<br>Boost mode | er temperature | +14 dBm setting Over recommended temperature operating range | ±1.5 | | dB | | Spurious emissions and | harmonics | | | • | | | Spurious emissions (excluding harmonics) (2) | 30 MHz to 1 GHz | +14 dBm setting<br>ETSI restricted bands | < -54 | | dBm | | | 00 1411 12 10 1 01 12 | +14 dBm setting<br>ETSI outside restricted bands | < -36 | | dBm | | | 1 GHz to 12.75 GHz<br>(outside ETSI restricted bands) | +14 dBm setting<br>measured in 1 MHz bandwidth (ETSI) | < -30 | | dBm | | | 30 MHz to 88 MHz<br>(within FCC restricted bands) | +14 dBm setting | < -56 | | dBm | | | 88 MHz to 216 MHz<br>(within FCC restricted bands) | +14 dBm setting | < -52 | | dBm | | Spurious emissions out-<br>of-band, 915 MHz (2) | 216 MHz to 960 MHz<br>(within FCC restricted bands) | +14 dBm setting | < -50 | | dBm | | | 960 MHz to 2390 MHz and above 2483.5 MHz (within FCC restricted band) | +14 dBm setting | <-42 | | dBm | | | 1 GHz to 12.75 GHz<br>(outside FCC restricted bands) | +14 dBm setting | < -40 | | dBm | | | Below 710 MHz<br>(ARIB T-108) | +14 dBm setting | < -36 | | dBm | | | 710 MHz to 900 MHz<br>(ARIB T-108) | +14 dBm setting | < -55 | | dBm | | Spurious emissions out-<br>of-band, 920.6/928 MHz | 900 MHz to 915 MHz<br>(ARIB T-108) | +14 dBm setting | < -55 | | dBm | | (2) | 930 MHz to 1000 MHz<br>(ARIB T-108) | +14 dBm setting | < -55 | | dBm | | | 1000 MHz to 1215 MHz<br>(ARIB T-108) | +14 dBm setting | < -45 | | dBm | | | Above 1215 MHz<br>(ARIB T-108) | +14 dBm setting | < -30 | | dBm | | | Second harmonic | +14 dBm setting, 868 MHz | < -30 | | dBm | | | | +14 dBm setting, 915 MHz | < -30 | | | | | Third harmonic | +14 dBm setting, 868 MHz | < -30 | | dBm | | Harmonics | | +14 dBm setting, 915 MHz | < -42 | | | | | Fourth harmonic | +14 dBm setting, 868 MHz | < -30 | | dBm | | | | +14 dBm setting, 915 MHz | < -30 | | | | | Fifth harmonic | +14 dBm setting, 868 MHz<br>+14 dBm setting, 915 MHz | < -30<br>< -42 | | dBm | | Adjacent Channel Power | • | - | | | | | Adjacent channel power, regular 14 dBm PA | Adjacent channel, 20 kHz offset. 9.6 kbps, h=0.5 | 12.5 dBm setting. 868.3 MHz. 14 kHz channel BW | -23 | | dBm | When measured on the CC1311-R3EM-5XD7793 reference design with $T_c$ = 25 °C, $V_{DDS}$ = 3.0 V with DC/DC enabled using 2-GFSK, 50 kbps, ±25 kHz deviation unless otherwise noted. All measurements are performed at the antenna input with a combined RX and TX path. All measurements are performed conducted. (1) | F | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |--------------------------------------------|---------------------------------------------------|------------------------------------------------|-----|-----|-----|------| | Alternate channel power, regular 14 dBm PA | Alternate channel, 40 kHz offset. 9.6 kbps, h=0.5 | 12.5 dBm setting. 868.3 MHz. 14 kHz channel BW | | -30 | | dBm | - (1) Some combinations of frequency, data rate and modulation format requires use of external crystal load capacitors for regulatory compliance. More details can be found in the device errata. - (2) Suitable for systems targeting compliance with EN 300 220, EN 303 131, EN 303 204, FCC CFR47 Part 15, ARIB STD-T108. ### 8.12 861 MHz to 1054 MHz - PLL Phase Noise Wideband Mode When measured on the CC1311-R3EM-5XD7793 reference design with $T_c$ = 25 °C, $V_{DDS}$ = 3.0 V. | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------------------------------------------------------|-------------------|-----|------|-----|--------| | | ±10 kHz offset | | -76 | | dBc/Hz | | | ±100 kHz offset | | -98 | | dBc/Hz | | | ±200 kHz offset | | -106 | | dBc/Hz | | Phase noise in the 868- and 915-MHz bands 20 kHz PLL loop bandwidth | ±400 kHz offset | | -113 | | dBc/Hz | | | ±1000 kHz offset | | -122 | | dBc/Hz | | | ±2000 kHz offset | | -130 | | dBc/Hz | | | ±10000 kHz offset | | -140 | | dBc/Hz | ### 8.13 861 MHz to 1054 MHz - PLL Phase Noise Narrowband Mode When measured on the CC1311-R3EM-5XD7793 reference design with $T_c = 25$ °C, $V_{DDS} = 3.0$ V. | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------------------------------------------------------|-------------------|-----|------|-----|--------| | | ±10 kHz offset | | -95 | | dBc/Hz | | | ±100 kHz offset | | -94 | | dBc/Hz | | | ±200 kHz offset | | -94 | | dBc/Hz | | Phase noise in the 868- and 915-MHz bands 150 kHz PLL loop bandwith | ±400 kHz offset | | -103 | | dBc/Hz | | | ±1000 kHz offset | | -119 | | dBc/Hz | | | ±2000 kHz offset | | -129 | | dBc/Hz | | | ±10000 kHz offset | | -138 | | dBc/Hz | Product Folder Links: CC1311R3 # 8.14 359 MHz to 527 MHz - Receive (RX) When measured on the CC1311-R3EM-5XD7793 reference design with $T_c$ = 25 °C, $V_{DDS}$ = 3.0 V with DC/DC enabled unless otherwise noted. All measurements are performed at the antenna input with a combined RX and TX path. All measurements are performed conducted. | path. All measurements are perforn | | | | |----------------------------------------------|--------------------------------------------------------------------|---------------------|--------| | PARAMETER | TEST CONDITIONS | MIN TYP MA | X UNIT | | General Parameters | | | | | Spurious emissions 25 MHz to 1 GHz | 433.92 MHz | < -57 | dBm | | Spurious emissions 1 GHz to 13 GHz | Conducted emissions measured according to ETSI EN 300 220 | < -47 | dBm | | IEEE 802.15.4, 50 kbps, ±25 kHz Deviation | , 2-GFSK, 78 kHz RX Bandwidth | | | | Sensitivity | BER = 10 <sup>-2</sup> , 433.92 MHz | -110 | dBm | | Saturation limit | BER = 10 <sup>-2</sup> , 433.92 MHz | 10 | dBm | | Selectivity, +200 kHz | BER = 10 <sup>-2</sup> , 433.92 MHz <sup>(1)</sup> | 48 | dB | | Selectivity, -200 kHz | BER = 10 <sup>-2</sup> , 433.92 MHz <sup>(1)</sup> | 43 | dB | | Selectivity, +400 kHz | BER = 10 <sup>-2</sup> , 433.92 MHz <sup>(1)</sup> | 53 | dB | | Selectivity, -400 kHz | BER = 10 <sup>-2</sup> , 433.92 MHz <sup>(1)</sup> | 44 | dB | | Blocking, +1 MHz | BER = 10 <sup>-2</sup> , 433.92 MHz <sup>(1)</sup> | 60 | dB | | Blocking, -1 MHz | BER = 10 <sup>-2</sup> , 433.92 MHz <sup>(1)</sup> | 54 | dB | | Blocking, +2 MHz | BER = 10 <sup>-2</sup> , 433.92 MHz <sup>(1)</sup> | 62 | dB | | Blocking, -2 MHz | BER = $10^{-2}$ , 433.92 MHz <sup>(1)</sup> | 61 | dB | | Blocking, +10 MHz | BER = 10 <sup>-2</sup> , 433.92 MHz <sup>(1)</sup> | 75 | dB | | Blocking, -10 MHz | BER = $10^{-2}$ , 433.92 MHz <sup>(1)</sup> | 75 | dB | | Image rejection (image compensation enabled) | BER = 10 <sup>-2</sup> , 433.92 MHz <sup>(1)</sup> | 44 | dB | | RSSI dynamic range | Starting from the sensitivity limit | 95 | dB | | RSSI accuracy | Starting from the sensitivity limit across the given dynamic range | ±3 | dB | | 200 kbps, ±50 kHz Deviation, 2-GFSK, 273 | kHz RX Bandwidth | | | | Sensitivity | BER = 10 <sup>-2</sup> , 433.92 MHz | -104 | dBm | | Saturation limit | BER = 10 <sup>-2</sup> , 433.92 MHz | 10 | dBm | | Selectivity, ±400 kHz | BER = 10 <sup>-2</sup> , 433.92 MHz <sup>(1)</sup> | 48 | dB | | Blocking, ±1 MHz | BER = 10 <sup>-2</sup> , 433.92 MHz <sup>(1)</sup> | 52 | dB | | Blocking, ±2 MHz | BER = 10 <sup>-2</sup> , 433.92 MHz <sup>(1)</sup> | 55 | dB | | Blocking, ±10 MHz | BER = 10 <sup>-2</sup> , 433.92 MHz <sup>(1)</sup> | 68 | dB | | Image rejection (image compensation enabled) | BER = 10 <sup>-2</sup> , 433.92 MHz <sup>(1)</sup> | 45 | dB | | RSSI dynamic range | Starting from the sensitivity limit | 89 | dB | | RSSI accuracy | Starting from the sensitivity limit across the given dynamic range | ±3 | dB | | SimpleLink™ Long Range, 2.5/5 kbps (20 | ksps), ±5 kHz Deviation, 2-GFSK, 34 kHz RX Bandwidth, FEC = 1 | 1:2, DSSS = 1:4/1:2 | | | Sensitivity | 2.5 kbps, BER = 10 <sup>-2</sup> , 433.92 MHz | -121 | dBm | | Sensitivity | 5 kbps, BER = 10 <sup>-2</sup> , 433.92 MHz | -119 | dBm | | Saturation limit | 5 kbps, BER = 10 <sup>-2</sup> , 433.92 MHz | 10 | dBm | | Selectivity, +100 kHz | 5 kbps, BER = 10 <sup>-2</sup> , 433.92 MHz <sup>(1)</sup> | 55 | dB | | Selectivity, -100 kHz | 5 kbps, BER = 10 <sup>-2</sup> , 433.92 MHz <sup>(1)</sup> | 53 | dB | | Blocking, +1 MHz | 5 kbps, BER = 10 <sup>-2</sup> , 433.92 MHz <sup>(1)</sup> | 69 | dB | | Blocking, -1 MHz | 5 kbps, BER = 10 <sup>-2</sup> , 433.92 MHz <sup>(1)</sup> | 65 | dB | | Blocking, +2 MHz | 5 kbps, BER = 10 <sup>-2</sup> , 433.92 MHz <sup>(1)</sup> | 71 | dB | | Blocking, -2 MHz | 5 kbps, BER = 10 <sup>-2</sup> , 433.92 MHz <sup>(1)</sup> | 70 | dB | | Blocking, +10 MHz | 5 kbps, BER = 10 <sup>-2</sup> , 433.92 MHz <sup>(1)</sup> | 84 | dB | | Blocking, -10 MHz | 5 kbps, BER = 10 <sup>-2</sup> , 433.92 MHz <sup>(1)</sup> | 84 | dB | | Image rejection (image compensation enabled) | 5 kbps, BER = 10 <sup>-2</sup> , 433.92 MHz | 49 | dB | | RSSI dynamic range | Starting from the sensitivity limit | 101 | dB | When measured on the CC1311-R3EM-5XD7793 reference design with $T_c$ = 25 °C, $V_{DDS}$ = 3.0 V with DC/DC enabled unless otherwise noted. All measurements are performed at the antenna input with a combined RX and TX path. All measurements are performed conducted. | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------|----------------------------------------------------------------------------------|-----|-----|-----|------| | RSSI accuracy | RSSI accuracy Starting from the sensitivity limit across the given dynamic range | | ±3 | | dB | (1) Wanted signal 3 dB above sensitivity limit # 8.15 359 MHz to 527 MHz - Transmit (TX) When measured on the LAUNCHXL-CC1352P-4 reference design with $T_c$ = 25 °C, $V_{DDS}$ = 3.0 V with DC/DC enabled unless otherwise noted. All measurements are performed at the antenna input with a combined RX and TX path. All measurements are performed conducted. (1) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------------------------------|-------------------------------------------------------|--------------------------------------------------------------------------------|-----|-------|-----|------| | General parameters | | | | | • | | | Max output power | | 433.92 MHz, without BOOST (VDDR = 1.7 V) | | 13 | | dBm | | Output power programmat | ole range | 433.92 MHz, without BOOST (VDDR = 1.7 V) | | 24 | | dB | | Output power variation ove | er temperature | +13 dBm setting, 433.92 MHz<br>Over recommended temperature operating<br>range | | ±1.5 | | dB | | Spurious emissions and | harmonics | | | | | | | | 30 MHz to 1 GHz | +10 dBm setting<br>ETSI restricted bands | | < -54 | | dBm | | Spurious emissions (excluding harmonics) (2) | 30 MINZ to 1 GINZ | +10 dBm setting<br>ETSI outside restricted bands | | < -36 | | dBm | | | 1 GHz to 12.75 GHz<br>(outside ETSI restricted bands) | +10 dBm setting<br>measured in 1 MHz bandwidth (ETSI) | | < -30 | | dBm | | | Outside the necessary requency band (ARIB T-67) | +10 dBm setting | | < -26 | | dBm | | | 710 MHz to 900 MHz<br>(ARIB T-67) | +10 dBm setting | | < -55 | | dBm | | Spurious emissions out- | 900 MHz to 915 MHz<br>(ARIB T-67) | +10 dBm setting | | < -55 | | dBm | | of-band, 429 MHz <sup>(2)</sup> | 930 MHz to 1000 MHz<br>(ARIB T-67) | +10 dBm setting | | < -55 | | dBm | | | 1000 MHz to 1215 MHz<br>(ARIB T-67) | +10 dBm setting | | < -45 | | dBm | | | Above 1215 MHz<br>(ARIB T-67) | +10 dBm setting | | < -30 | | dBm | | Harmonics | Second harmonic | +13 dBm setting, 433 MHz | | < -36 | | dBm | | Harmonics | Third harmonic | +13 dBm setting, 433 MHz | | < -30 | | dBm | | Harmonics | Fourth harmonic | +13 dBm setting, 433 MHz | | < -30 | | dBm | | Harmonics | Fifth harmonic | +13 dBm setting, 433 MHz | | < -30 | | dBm | - (1) Some combinations of frequency, data rate and modulation format requires use of external crystal load capacitors for regulatory compliance. More details can be found in the device errata. - (2) Suitable for systems targeting compliance with EN 300 220, EN 303 131, EN 303 204, FCC CFR47 Part 15, ARIB STD-T108. # 8.16 359 MHz to 527 MHz - PLL Phase Noise When measured on the LAUNCHXL-CC1352P-4 reference design with $T_c$ = 25 °C, $V_{DDS}$ = 3.0 V. | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |--------------------------------------------------------------|-------------------|-----|------|-----|--------| | | ±10 kHz offset | | -82 | | dBc/Hz | | | ±100 kHz offset | | -105 | | dBc/Hz | | | ±200 kHz offset | | -112 | | dBc/Hz | | Phase noise in the 433 MHz band<br>20 kHz PLL loop bandwidth | ±400 kHz offset | | -119 | | dBc/Hz | | | ±1000 kHz offset | | -127 | | dBc/Hz | | | ±2000 kHz offset | | -133 | | dBc/Hz | | | ±10000 kHz offset | | -141 | | dBc/Hz | # 8.17 Timing and Switching Characteristics ### 8.17.1 Reset Timing | PARAMETER | MIN | TYP | MAX | UNIT | |----------------------|-----|-----|-----|------| | RESET_N low duration | 1 | | | μs | Copyright © 2022 Texas Instruments Incorporated Submit Document Feedback ### 8.17.2 Wakeup Timing Measured over operating free-air temperature with $V_{DDS}$ = 3.0 V (unless otherwise noted). The times listed here do not include software overhead. | PARAMETER | TEST CONDITIONS | MIN | TYP MA | X UNIT | |----------------------------------------|-----------------|-----|-----------|--------| | MCU, Reset to Active <sup>(1)</sup> | | 85 | 60 - 4000 | μs | | MCU, Shutdown to Active <sup>(1)</sup> | | 85 | 60 - 4000 | μs | | MCU, Standby to Active | | | 160 | μs | | MCU, Active to Standby | | | 36 | μs | | MCU, Idle to Active | | | 14 | μs | <sup>(1)</sup> The wakeup time is dependent on remaining charge on VDDR capacitor when starting the device, and thus how long the device has been in Reset or Shutdown before starting up again. The wake up time increases with a higher capacitor value. ### 8.17.3 Clock Specifications ### 8.17.3.1 48 MHz Crystal Oscillator (XOSC HF) Measured on a Texas Instruments reference design with $T_c = 25$ °C, $V_{DDS} = 3.0$ V, unless otherwise noted. (1) | | PARAMETER | MIN | TYP | MAX | UNIT | |----------------|---------------------------------------------------------------------------------------------------------------|-----|-------------------------------------------------------|-----|------| | | Crystal frequency | | 48 | | MHz | | ESR | Equivalent series resistance 6 pF < $C_L \le 9$ pF | | 20 | 60 | Ω | | ESR | Equivalent series resistance $5 \text{ pF} < C_L \le 6 \text{ pF}$ | | | 80 | Ω | | L <sub>M</sub> | Motional inductance, relates to the load capacitance that is used for the crystal ( $C_L$ in Farads) $^{(5)}$ | | < 3 × 10 <sup>-25</sup> / C <sub>L</sub> <sup>2</sup> | | Н | | C <sub>L</sub> | Crystal load capacitance <sup>(4)</sup> | 5 | 7 <sup>(3)</sup> | 9 | pF | | | Start-up time <sup>(2)</sup> | | 200 | | μs | - (1) Probing or otherwise stopping the crystal while the DC/DC converter is enabled may cause permanent damage to the device. - (2) Start-up time using the TI-provided power driver. Start-up time may increase if driver is not used. - (3) On-chip default connected capacitance including reference design parasitic capacitance. Connected internal capacitance is changed through software in the Customer Configuration section (CCFG). - (4) Adjustable load capacitance is integrated into the device. External load capacitors are required for systems targeting compliance with certain regulations. See the device errata for further details. - (5) The crystal manufacturer's specification must satisfy this requirement for proper operation. ### 8.17.3.2 48 MHz RC Oscillator (RCOSC\_HF) Measured on a Texas Instruments reference design with T<sub>c</sub> = 25 °C, V<sub>DDS</sub> = 3.0 V, unless otherwise noted. | | BAIN! TVF | MAY | LINUT | |----------------------------------------------|-----------|----------|-------| | | MIN TYF | MAX | UNIT | | Frequency | 48 | <b>;</b> | MHz | | Uncalibrated frequency accuracy | ±1 | | % | | Calibrated frequency accuracy <sup>(1)</sup> | ±0.25 | i | % | | Start-up time | 5 | i | μs | (1) Accuracy relative to the calibration source (XOSC\_HF) ### 8.17.3.3 32.768 kHz Crystal Oscillator (XOSC LF) Measured on a Texas Instruments reference design with $T_c$ = 25 °C, $V_{DDS}$ = 3.0 V, unless otherwise noted. | | | MIN | TYP | MAX | UNIT | |-----|------------------------------|-----|------------------|-----|------| | | Crystal frequency | | 32.768 | | kHz | | ESR | Equivalent series resistance | | 30 | 100 | kΩ | | CL | Crystal load capacitance | 6 | 7 <sup>(1)</sup> | 12 | pF | Default load capacitance using TI reference designs including parasitic capacitance. Crystals with different load capacitance may be used. Product Folder Links: CC1311R3 ### 8.17.3.4 32 kHz RC Oscillator (RCOSC LF) Measured on a Texas Instruments reference design with $T_c$ = 25 °C, $V_{DDS}$ = 3.0 V, unless otherwise noted. | | | MIN | TYP MAX | UNIT | |-----------------------------------------------|--------------------------------------------------------|-----|---------|--------| | Calibrated freq | uency | | 32.8 | kHz | | Calibrated<br>RTC<br>variation <sup>(1)</sup> | Calibrated periodically against XOSC_HF <sup>(2)</sup> | ±6 | 00(3) | ppm | | Temperature co | pefficient. | | 50 | ppm/°C | - (1) When using RCOSC\_LF as source for the low frequency system clock (SCLK\_LF), the accuracy of the SCLK\_LF-derived Real Time Clock (RTC) can be improved by measuring RCOSC\_LF relative to XOSC\_HF and compensating for the RTC tick speed. This functionality is available through the TI-provided Power driver. - 2) TI driver software calibrates the RTC every time XOSC HF is enabled. - (3) Some device's variation can exceed 1000 ppm. Further calibration will not improve variation. ### 8.17.4 Synchronous Serial Interface (SSI) Characteristics ### 8.17.4.1 Synchronous Serial Interface (SSI) Characteristics over operating free-air temperature range (unless otherwise noted) | PARAMETER<br>NO. | PARAMETER | | MIN | ТҮР | MAX | UNIT | |-------------------|-----------------------|-------------------|-----|-----|-------|----------------------| | S1 | t <sub>clk_per</sub> | SSICIk cycle time | 12 | | 65024 | System Clocks (2) | | S2 <sup>(1)</sup> | t <sub>clk_high</sub> | SSICIk high time | | 0.5 | | t <sub>clk_per</sub> | | S3 <sup>(1)</sup> | t <sub>clk_low</sub> | SSICIk low time | | 0.5 | | t <sub>clk_per</sub> | - (1) Refer to SSI timing diagrams ⊠ 8-1, ⊠ 8-2, and ⊠ 8-3. - (2) When using the TI-provided Power driver, the SSI system clock is always 48 MHz. 図 8-1. SSI Timing for TI Frame Format (FRF = 01), Single Transfer Timing Measurement 図 8-2. SSI Timing for MICROWIRE Frame Format (FRF = 10), Single Transfer 図 8-3. SSI Timing for SPI Frame Format (FRF = 00), With SPH = 1 ### 8.17.5 UART ### 8.17.5.1 UART Characteristics over operating free-air temperature range (unless otherwise noted) | PARAMETER | MIN | TYP | MAX | UNIT | |-----------|-----|-----|-----|-------| | UART rate | | | 3 | MBaud | # 8.18 Peripheral Characteristics # 8.18.1 ADC # 8.18.1.1 Analog-to-Digital Converter (ADC) Characteristics $T_c$ = 25 °C, $V_{DDS}$ = 3.0 V and voltage scaling enabled, unless otherwise noted. (1) Performance numbers require use of offset and gain adjustements in software by TI-provided ADC drivers. | | PARAMETER | TEST CONDITIONS | MIN TYP | MAX | UNIT | |--------------------|--------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|------|--------------| | | Input voltage range | | 0 | VDDS | V | | | Resolution | | 12 | | Bits | | | Sample Rate | | | 200 | ksps | | | Offset | Internal 4.3 V equivalent reference <sup>(2)</sup> | -0.24 | | LSB | | | Gain error | Internal 4.3 V equivalent reference <sup>(2)</sup> | 7.14 | | LSB | | DNL <sup>(4)</sup> | Differential nonlinearity | | >-1 | | LSB | | INL | Integral nonlinearity | | ±4 | | LSB | | | | Internal 4.3 V equivalent reference <sup>(2)</sup> , 200 kSamples/s, 9.6 kHz input tone | 9.8 | | | | | | Internal 4.3 V equivalent reference <sup>(2)</sup> , 200 kSamples/s, 9.6 kHz input tone, DC/DC enabled | 9.8 | | | | | | VDDS as reference, 200 kSamples/s, 9.6 kHz input tone | 10.1 | | | | ENOB | Effective number of bits | Internal reference, voltage scaling disabled,<br>32 samples average (software), 200 kSamples/s, 300 Hz input<br>tone | 11.1 | | Bits | | | | Internal reference, voltage scaling disabled,<br>14-bit mode, 200 kSamples/s, 300 Hz input tone <sup>(5)</sup> | 11.3 | | | | | | Internal reference, voltage scaling disabled,<br>15-bit mode, 200 kSamples/s, 300 Hz input tone <sup>(5)</sup> | 11.6 | | | | | | Internal 4.3 V equivalent reference <sup>(2)</sup> , 200 kSamples/s, 9.6 kHz input tone | -65 | | | | THD | Total harmonic distortion | VDDS as reference, 200 kSamples/s, 9.6 kHz input tone | -70 | | dB | | | | Internal reference, voltage scaling disabled,<br>32 samples average, 200 kSamples/s, 300 Hz input tone | -72 | | | | | Signal-to-noise<br>and<br>distortion ratio | Internal 4.3 V equivalent reference <sup>(2)</sup> , 200 kSamples/s, 9.6 kHz input tone | 60 | | | | SINAD, | | VDDS as reference, 200 kSamples/s, 9.6 kHz input tone | 63 | | dB | | SNDR | | Internal reference, voltage scaling disabled,<br>32 samples average (software), 200 kSamples/s, 300 Hz input<br>tone | 68 | | 45 | | | | Internal 4.3 V equivalent reference <sup>(2)</sup> , 200 kSamples/s, 9.6 kHz input tone | 70 | | | | SFDR | Spurious-free dynamic range | VDDS as reference, 200 kSamples/s, 9.6 kHz input tone | 73 | | dB | | SFDR | Spurious-free dynamic range | Internal reference, voltage scaling disabled,<br>32 samples average (software), 200 kSamples/s, 300 Hz input<br>tone | 75 | | uв | | | Conversion time | Serial conversion, time-to-output, 24 MHz clock | 50 | | Clock Cycles | | | Current consumption | Internal 4.3 V equivalent reference <sup>(2)</sup> | 0.39 | | mA | | | Current consumption | VDDS as reference | 0.56 | | mA | | | Reference voltage | Equivalent fixed internal reference (input voltage scaling enabled). For best accuracy, the ADC conversion should be initiated through the TI-RTOS API in order to include the gain/ offset compensation factors stored in FCFG1 | 4.3 <sup>(2) (3)</sup> | | V | | | Reference voltage | Fixed internal reference (input voltage scaling disabled). For best accuracy, the ADC conversion should be initiated through the TI-RTOS API in order to include the gain/offset compensation factors stored in FCFG1. This value is derived from the scaled value (4.3 V) as follows: $V_{\text{ref}} = 4.3 \text{ V} \times 1408 \text{ / }4095$ | 1.48 | | V | | | Reference voltage | VDDS as reference, input voltage scaling enabled | VDDS | | V | | | Reference voltage | VDDS as reference, input voltage scaling disabled | VDDS /<br>2.82 <sup>(3)</sup> | | V | # 8.18.1.1 Analog-to-Digital Converter (ADC) Characteristics (continued) $T_c$ = 25 °C, $V_{DDS}$ = 3.0 V and voltage scaling enabled, unless otherwise noted.<sup>(1)</sup> Performance numbers require use of offset and gain adjustements in software by TI-provided ADC drivers. | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------|----------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------| | Input impedance | 200 kSamples/s, voltage scaling enabled. Capacitive input, Input impedance depends on sampling frequency and sampling time | | >1 | | МΩ | - Using IEEE Std 1241-2010 for terminology and test methods - (1) (2) Input signal scaled down internally before conversion, as if voltage range was 0 to 4.3 V - (3) Applied voltage must be within Absolute Maximum Ratings at all times - (4) No missing codes - (5) ADC\_output = $\Sigma(4^n \text{ samples}) >> n, n = \text{desired extra bits}$ ### 8.18.2 DAC ## 8.18.2.1 Digital-to-Analog Converter (DAC) Characteristics $T_c = 25$ °C, $V_{DDS} = 3.0$ V, unless otherwise noted. | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------|----------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|-----|-------|------|----------------------| | Genera | l Parameters | | | | | | | | Resolution | | | 8 | | Bits | | | | Any load, any V <sub>REF</sub> , pre-charge OFF, DAC charge-pump ON | 1.8 | | 3.8 | | | $V_{DDS}$ | Supply voltage | External Load <sup>(4)</sup> , any V <sub>REF</sub> , pre-charge OFF, DAC charge-pump OFF | 2.0 | | 3.8 | V | | | | Any load, V <sub>REF</sub> = DCOUPL, pre-charge ON | 2.6 | | 3.8 | | | | Clock froguency | Buffer ON (recommended for external load) | 16 | | 250 | <b>⊬</b> ⊔- | | DAC | Clock frequency | Buffer OFF (internal load) | 16 | | 1000 | kHz | | | Voltage output settling time | V <sub>REF</sub> = VDDS, buffer OFF, internal load | | 13 | | 1 / = | | Vo | Voltage output settling time | V <sub>REF</sub> = VDDS, buffer ON, external capacitive load = 20 pF <sup>(3)</sup> | | 13.8 | | 1 / F <sub>DAC</sub> | | | External capacitive load | | | 20 | 200 | pF | | | External resistive load | | 10 | | | МΩ | | | Short circuit current | | | | 400 | μΑ | | | Max output impedance Vref = VDDS, buffer ON, CLK 250 kHz | VDDS = 3.8 V, DAC charge-pump OFF | | 50.8 | | | | | | VDDS = 3.0 V, DAC charge-pump ON | | 51.7 | | | | | | VDDS = 3.0 V, DAC charge-pump OFF | | 53.2 | | kΩ | | MAX | | VDDS = 2.0 V, DAC charge-pump ON | | 48.7 | | | | | | VDDS = 2.0 V, DAC charge-pump OFF | | 70.2 | | | | | | VDDS = 1.8 V, DAC charge-pump ON | | 46.3 | | | | | | VDDS = 1.8 V, DAC charge-pump OFF | | 88.9 | | | | nternal | Load - Continuous Time Com | parator / Low Power Clocked Comparator | | | | | | DAII | Differential nonlinearity | V <sub>REF</sub> = VDDS,<br>load = Continuous Time Comparator or Low Power Clocked<br>Comparator<br>F <sub>DAC</sub> = 250 kHz | | ±1 | | LSB <sup>(1)</sup> | | DNL | Differential nonlinearity | V <sub>REF</sub> = VDDS,<br>load = Continuous Time Comparator or Low Power Clocked<br>Comparator<br>F <sub>DAC</sub> = 16 kHz | | ±1.2 | | LSBW | | | | V <sub>REF</sub> = VDDS = 3.8 V | | ±0.64 | | | | | | V <sub>REF</sub> = VDDS= 3.0 V | | ±0.81 | | | | | Offset error <sup>(2)</sup> | V <sub>REF</sub> = VDDS = 1.8 V | | ±1.27 | | LSB <sup>(1)</sup> | | | Load = Continuous Time<br>Comparator | V <sub>REF</sub> = DCOUPL, pre-charge ON | | ±3.43 | | rob(,) | | | | V <sub>REF</sub> = DCOUPL, pre-charge OFF | | ±2.88 | | | | | | V <sub>REF</sub> = ADCREF | | ±2.37 | | | Submit Document Feedback # 8.18.2.1 Digital-to-Analog Converter (DAC) Characteristics (continued) $T_c = 25 \,^{\circ}\text{C}$ , $V_{DDS} = 3.0 \,\text{V}$ , unless otherwise noted. | | PARAMETER | TEST CONDITIONS | MIN TYP | MAX | UNIT | |------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|---------|-----|--------------------| | | | V <sub>REF</sub> = VDDS= 3.8 V | ±0.78 | | | | | | V <sub>REF</sub> = VDDS = 3.0 V | ±0.77 | | | | | Offset error <sup>(2)</sup> | V <sub>REF</sub> = VDDS= 1.8 V | ±3.46 | | LSB <sup>(1)</sup> | | | Comparator | V <sub>REF</sub> = DCOUPL, pre-charge ON | ±3.44 | | LOB | | | | V <sub>REF</sub> = DCOUPL, pre-charge OFF | ±4.70 | | | | | Offset error <sup>(2)</sup> Load = Low Power Clocke Comparator Max code output voltage variation <sup>(2)</sup> Load = Continuous Time Comparator Max code output voltage variation <sup>(2)</sup> | V <sub>REF</sub> = ADCREF | ±4.11 | | | | | | V <sub>REF</sub> = VDDS = 3.8 V | ±1.53 | | | | | May and autnut valtage | V <sub>REF</sub> = VDDS = 3.0 V | ±1.71 | | | | | | V <sub>REF</sub> = VDDS= 1.8 V | ±2.10 | | L CD(1) | | | 1 | V <sub>REF</sub> = DCOUPL, pre-charge ON | ±6.00 | | LSB <sup>(1)</sup> | | | Comparator | V <sub>REF</sub> = DCOUPL, pre-charge OFF | ±3.85 | | | | | | V <sub>REF</sub> = ADCREF | ±5.84 | | | | | | V <sub>REF</sub> = VDDS= 3.8 V | ±2.92 | | | | | | V <sub>REF</sub> =VDDS= 3.0 V | ±3.06 | | | | | | V <sub>REF</sub> = VDDS= 1.8 V | ±3.91 | | . ==(1) | | | Load = Low Power Clocked | V <sub>REF</sub> = DCOUPL, pre-charge ON | ±7.84 | | LSB <sup>(1)</sup> | | | Comparator | V <sub>REF</sub> = DCOUPL, pre-charge OFF | ±4.06 | | | | | | V <sub>REF</sub> = ADCREF | ±6.94 | | | | | | V <sub>REF</sub> = VDDS = 3.8 V, code 1 | 0.03 | | | | | | V <sub>REF</sub> = VDDS = 3.8 V, code 255 | 3.62 | | | | | | V <sub>REF</sub> = VDDS= 3.0 V, code 1 | 0.02 | | | | | | V <sub>REF</sub> = VDDS= 3.0 V, code 255 | 2.86 | | | | | | V <sub>REF</sub> = VDDS= 1.8 V, code 1 | 0.01 | | | | | | V <sub>REF</sub> = VDDS = 1.8 V, code 255 | 1.71 | | | | | I | V <sub>REF</sub> = DCOUPL, pre-charge OFF, code 1 | 0.01 | | V | | | Jonipal atol | V <sub>REF</sub> = DCOUPL, pre-charge OFF, code 255 | 1.21 | | | | | | V <sub>REF</sub> = DCOUPL, pre-charge ON, code 1 | 1.27 | | | | | | V <sub>REF</sub> = DCOUPL, pre-charge ON, code 255 | 2.46 | | | | | | V <sub>REF</sub> = ADCREF, code 1 | 0.01 | | | | | | V <sub>REF</sub> = ADCREF, code 255 | 1.41 | | | | | | V <sub>RFF</sub> = VDDS = 3.8 V, code 1 | 0.03 | | | | | | V <sub>RFF</sub> = VDDS= 3.8 V, code 255 | 3.61 | | | | | | V <sub>REF</sub> = VDDS= 3.0 V, code 1 | 0.02 | | | | | | V <sub>REF</sub> = VDDS= 3.0 V, code 255 | 2.85 | | | | | | V <sub>RFF</sub> = VDDS = 1.8 V, code 1 | 0.01 | | | | | | V <sub>REF</sub> = VDDS = 1.8 V, code 255 | 1.71 | | | | | I | V <sub>RFF</sub> = DCOUPL, pre-charge OFF, code 1 | 0.01 | | V | | | Jonipal atol | V <sub>REF</sub> = DCOUPL, pre-charge OFF, code 255 | 1.21 | | | | | | V <sub>REF</sub> = DCOUPL, pre-charge ON, code 1 | 1.27 | | | | | | V <sub>REF</sub> = DCOUPL, pre-charge ON, code 255 | 2.46 | | | | | | V <sub>REF</sub> = ADCREF, code 1 | 0.01 | | | | | | V <sub>REF</sub> = ADCREF, code 255 | 1.41 | | | | erna | □<br>Il Load (Keysight 34401A Mult | | | | | | | , ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | V <sub>REF</sub> = VDDS, F <sub>DAC</sub> = 250 kHz | ±1 | | | | | Integral nonlinearity | V <sub>REF</sub> = DCOUPL, F <sub>DAC</sub> = 250 kHz | ±1 | | LSB <sup>(1)</sup> | | | 3 | V <sub>REF</sub> = ADCREF, F <sub>DAC</sub> = 250 kHz | ±1 | | <b>-</b> | | L | Differential nonlinearity | V <sub>REF</sub> = VDDS, F <sub>DAC</sub> = 250 kHz | ±1 | | LSB <sup>(1)</sup> | # 8.18.2.1 Digital-to-Analog Converter (DAC) Characteristics (continued) $T_c$ = 25 °C, $V_{DDS}$ = 3.0 V, unless otherwise noted. | PARAMETER | TEST CONDITIONS | MIN TYP | MAX UNIT | |----------------------------------------|-----------------------------------------------------|---------|--------------------| | | V <sub>REF</sub> = VDDS= 3.8 V | ±0.20 | | | | V <sub>REF</sub> = VDDS= 3.0 V | ±0.25 | | | Offset error | V <sub>REF</sub> = VDDS = 1.8 V | ±0.45 | LSB <sup>(1)</sup> | | | V <sub>REF</sub> = DCOUPL, pre-charge ON | ±1.55 | LSB(1) | | | V <sub>REF</sub> = DCOUPL, pre-charge OFF | ±1.30 | | | | V <sub>REF</sub> = ADCREF | ±1.10 | | | | V <sub>REF</sub> = VDDS= 3.8 V | ±0.60 | | | | V <sub>REF</sub> = VDDS= 3.0 V | ±0.55 | | | Max code output voltage | V <sub>REF</sub> = VDDS= 1.8 V | ±0.60 | LSB <sup>(1)</sup> | | variation | V <sub>REF</sub> = DCOUPL, pre-charge ON | ±3.45 | LSB(1) | | | V <sub>REF</sub> = DCOUPL, pre-charge OFF | ±2.10 | | | | V <sub>REF</sub> = ADCREF | ±1.90 | | | | V <sub>REF</sub> = VDDS = 3.8 V, code 1 | 0.03 | | | | V <sub>REF</sub> = VDDS = 3.8 V, code 255 | 3.61 | | | | V <sub>REF</sub> = VDDS = 3.0 V, code 1 | 0.02 | | | | V <sub>REF</sub> = VDDS= 3.0 V, code 255 | 2.85 | | | | V <sub>REF</sub> = VDDS= 1.8 V, code 1 | 0.02 | | | Output voltage range | V <sub>REF</sub> = VDDS = 1.8 V, code 255 | 1.71 | V | | Load = Low Power Clocked<br>Comparator | V <sub>REF</sub> = DCOUPL, pre-charge OFF, code 1 | 0.02 | v | | | V <sub>REF</sub> = DCOUPL, pre-charge OFF, code 255 | 1.20 | | | | V <sub>REF</sub> = DCOUPL, pre-charge ON, code 1 | 1.27 | | | | V <sub>REF</sub> = DCOUPL, pre-charge ON, code 255 | 2.46 | | | | V <sub>REF</sub> = ADCREF, code 1 | 0.02 | | | | V <sub>REF</sub> = ADCREF, code 255 | 1.42 | | - $1 \; LSB \; (V_{REF} \; 3.8 \; V/3.0 \; V/1.8 \; V/DCOUPL/ADCREF) = 14.10 \; mV/11.13 \; mV/6.68 \; mV/4.67 \; mV/5.48 \; mV/11.12 \; mV/6.68 \; mV/4.67 \; mV/11.12 \; mV/11.12 \; mV/11.13 mV/111.13 \; mV/11.13 \; mV/11.13 \; mV/11.13 \; mV/11.13 \; mV/11.13$ (1) - (2) (3) Includes comparator offset A load > 20 pF will increases the settling time - (4) Keysight 34401A Multimeter # 8.18.3 Temperature and Battery Monitor ### 8.18.3.1 Temperature Sensor Measured on a Texas Instruments reference design with T<sub>c</sub> = 25 °C, V<sub>DDS</sub> = 3.0 V, unless otherwise noted. | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------------------------|-----------------|-----|------|-----|------| | Resolution | | | 2 | | °C | | Accuracy | -40 °C to 0 °C | | ±4.0 | | °C | | Accuracy | 0 °C to 105 °C | | ±2.5 | | °C | | Supply voltage coefficient <sup>(1)</sup> | | | 3.9 | | °C/V | (1) The temperature sensor is automatically compensated for VDDS variation when using the TI-provided driver. ### 8.18.3.2 Battery Monitor Measured on a Texas Instruments reference design with T<sub>c</sub> = 25 °C, unless otherwise noted. | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------------|-----------------|-----|------|-----|------| | Resolution | | | 25 | | mV | | Range | | 1.8 | | 3.8 | V | | Integral nonlinearity (max) | | | 23 | | mV | | Accuracy | VDDS = 3.0 V | | 22.5 | | mV | | Offset error | | | -32 | | mV | | Gain error | | | -1 | | % | # 8.18.4 Comparator ### 8.18.4.1 Continuous Time Comparator $T_c = 25$ °C, $V_{DDS} = 3.0$ V, unless otherwise noted. | <u> </u> | | | | | | |------------------------------------|----------------------------------|-----|------|-----------|------| | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | Input voltage range <sup>(1)</sup> | | 0 | | $V_{DDS}$ | V | | Offset | Measured at V <sub>DDS</sub> / 2 | | ±5 | | mV | | Decision time | Step from -10 mV to 10 mV | | 0.78 | | μs | | Current consumption | Internal reference | | 9.2 | | μA | The input voltages can be generated externally and connected throughout I/Os or an internal reference voltage can be generated using the DAC # 8.18.5 GPIO ### 8.18.5.1 GPIO DC Characteristics | PARAMETER | TEST CONDITIONS | MIN TYP | MAX | UNIT | |----------------------------------------------------|---------------------------------------------------------------------------|---------|-----|------| | T <sub>A</sub> = 25 °C, V <sub>DDS</sub> = 1.8 V | | • | • | | | GPIO VOH at 8 mA load | IOCURR = 2, high-drive GPIOs only | 1.56 | | V | | GPIO VOL at 8 mA load | IOCURR = 2, high-drive GPIOs only | 0.24 | | V | | GPIO VOH at 4 mA load | IOCURR = 1 | 1.59 | | V | | GPIO VOL at 4 mA load | IOCURR = 1 | 0.21 | | V | | GPIO pullup current | Input mode, pullup enabled, Vpad = 0 V | 73 | | μA | | GPIO pulldown current | Input mode, pulldown enabled, Vpad = VDDS | 19 | | μA | | GPIO low-to-high input transition, with hysteresis | IH = 1, transition voltage for input read as $0 \rightarrow 1$ | 1.08 | | V | | GPIO high-to-low input transition, with hysteresis | IH = 1, transition voltage for input read as $1 \rightarrow 0$ | 0.73 | | V | | GPIO input hysteresis | IH = 1, difference between $0 \rightarrow 1$ and $1 \rightarrow 0$ points | 0.35 | | V | | T <sub>A</sub> = 25 °C, V <sub>DDS</sub> = 3.0 V | | | , | | | GPIO VOH at 8 mA load | IOCURR = 2, high-drive GPIOs only | 2.59 | | V | | GPIO VOL at 8 mA load | IOCURR = 2, high-drive GPIOs only | 0.42 | | V | | GPIO VOH at 4 mA load | IOCURR = 1 | 2.63 | | V | | GPIO VOL at 4 mA load | IOCURR = 1 | 0.40 | | V | # 8.18.5.1 GPIO DC Characteristics (continued) | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | | | |----------------------------------------------------|---------------------------------------------------------------------------|----------------------|------|----------------------|------|--|--|--| | $T_A = 25$ °C, $V_{DDS} = 3.8$ V | | | | | | | | | | GPIO pullup current | Input mode, pullup enabled, Vpad = 0 V | | 282 | | μA | | | | | GPIO pulldown current | Input mode, pulldown enabled, Vpad = VDDS | 110 | | | μA | | | | | GPIO low-to-high input transition, with hysteresis | IH = 1, transition voltage for input read as $0 \rightarrow 1$ | | 1.97 | | V | | | | | GPIO high-to-low input transition, with hysteresis | IH = 1, transition voltage for input read as $1 \rightarrow 0$ | | 1.55 | | V | | | | | GPIO input hysteresis | IH = 1, difference between $0 \rightarrow 1$ and $1 \rightarrow 0$ points | | 0.42 | | V | | | | | T <sub>A</sub> = 25 °C | | | | | | | | | | VIH | Lowest GPIO input voltage reliably interpreted as a High | 0.8*V <sub>DDS</sub> | | | V | | | | | VIL | Highest GPIO input voltage reliably interpreted as a Low | | | 0.2*V <sub>DDS</sub> | V | | | | # 8.19 Typical Characteristics All measurements in this section are done with $T_c$ = 25 °C and $V_{DDS}$ = 3.0 V, unless otherwise noted. See *Recommended Operating Conditions*, $\forall 2/2 \forall 3/2 3/2$ ### 8.19.1 MCU Current ### 8.19.2 RX Current ### 8.19.3 TX Current 表 8-1 shows typical TX current and output power for different output power settings. 表 8-1. Typical TX Current and Output Power, regular PA (915 MHz, VDDS = 3.0 V) | CC1311R3 at 915 MHz, VDDS = 3.0 V (Measured on CC1311-R3EM-5XD7793 ) | | | | | | | |----------------------------------------------------------------------|-----------------------------------|----------------------------|----------------------------------|--|--|--| | txPower | TX Power Setting (SmartRF Studio) | Typical Output Power [dBm] | Typical Current Consumption [mA] | | | | | 0x013F <sup>1</sup> | 14 | 14.3 | 30.5 | | | | | 0xB224 | 12.5 | 12.6 | 22.3 | | | | | 0x895E | 12 | 12.1 | 20.8 | | | | | 0x669A | 11 | 11.0 | 18.7 | | | | | 0x3E92 | 10 | 10.0 | 16.9 | | | | | 0x3EDC | 9 | 9.0 | 15.9 | | | | | 0x2CD8 | 8 | 8.4 | 15.1 | | | | | 0x26D4 | 7 | 7.5 | 14.0 | | | | | 0x20D1 | 6 | 6.5 | 13.0 | | | | | 0x1CCE | 5 | 5.2 | 11.9 | | | | | 0x16CD | 4 | 4.6 | 11.5 | | | | | 0x14CB | 3 | 3.4 | 10.6 | | | | | 0x12CA | 2 | 2.6 | 10.2 | | | | | 0x12C9 | 1 | 1.8 | 9.7 | | | | | 0x10C8 | 0 | 0.8 | 9.3 | | | | | 0xAC4 | -5 | -5.1 | 7.2 | | | | | 0xAC2 | -10 | -10.6 | 6.2 | | | | | 0x6C1 | -15 | -14.9 | 5.7 | | | | | 0x4C0 | -20 | -21.0 | 5.2 | | | | <sup>&</sup>lt;sup>1</sup> Boost mode enabled. VDDR regulated to 1.95 V. ### 8.19.4 RX Performance 図 8-17. 802.15.4, 50 kbps, ±25 kHz deviation, 2-GFSK, 100 kHz RX Bandwidth 図 8-18. Narrowband, 9.6 kbps ±2.4 kHz deviation, 2-GFSK, 868 MHz, 17.1 kHz RX Bandwidth # 8.19.5 TX Performance #### 8.19.6 ADC Performance # 9 Detailed Description ## 9.1 Overview セクション 4 shows the core modules of the CC1311R3 device. ## 9.2 System CPU The CC1311R3 SimpleLink<sup>™</sup> Wireless MCU contains an Arm<sup>®</sup> Cortex<sup>®</sup>-M4 system CPU, which runs the application and the higher layers of radio protocol stacks. The system CPU is the foundation of a high-performance, low-cost platform that meets the system requirements of minimal memory implementation, and low-power consumption, while delivering outstanding computational performance and exceptional system response to interrupts. Its features include the following: - ARMv7-M architecture optimized for small-footprint embedded applications - Arm Thumb®-2 mixed 16- and 32-bit instruction set delivers the high performance expected of a 32-bit Arm core in a compact memory size - Fast code execution permits increased sleep mode time - · Deterministic, high-performance interrupt handling for time-critical applications - Single-cycle multiply instruction and hardware divide - · Hardware division and fast digital-signal-processing oriented multiply accumulate - Saturating arithmetic for signal processing - Full debug with data matching for watchpoint generation - Data Watchpoint and Trace Unit (DWT) - JTAG Debug Access Port (DAP) - Flash Patch and Breakpoint Unit (FPB) - · Trace support reduces the number of pins required for debugging and tracing - Instrumentation Trace Macrocell Unit (ITM) - Trace Port Interface Unit (TPIU) with asynchronous serial wire output (SWO) - Optimized for single-cycle flash memory access - Tightly connected to 8-KB 4-way random replacement cache for minimal active power consumption and wait states - Ultra-low-power consumption with integrated sleep modes - · 48 MHz operation - 1.25 DMIPS per MHz # 9.3 Radio (RF Core) The RF Core is a highly flexible and future proof radio module which contains an Arm Cortex-M0 processor that interfaces the analog RF and base-band circuitry, handles data to and from the system CPU side, and assembles the information bits in a given packet structure. The RF core offers a high level, command-based API to the main CPU that configurations and data are passed through. The Arm Cortex-M0 processor is not programmable by customers and is interfaced through the TI-provided RF driver that is included with the SimpleLink Software Development Kit (SDK). The RF core can autonomously handle the time-critical aspects of the radio protocols, thus offloading the main CPU, which reduces power and leaves more resources for the user application. Several signals are also available to control external circuitry such as RF switches or range extenders autonomously. The various physical layer radio formats are partly built as a software defined radio where the radio behavior is either defined by radio ROM contents or by non-ROM radio formats delivered in form of firmware patches with the SimpleLink SDKs. This allows the radio platform to be updated for support of future versions of standards even with over-the-air (OTA) updates while still using the same silicon. #### Note Not all combinations of features, frequencies, data rates, and modulation formats described in this chapter are supported. Over time, TI can enable new physical radio formats (PHYs) for the device and provides performance numbers for selected PHYs in the data sheet. Supported radio formats for a specific device, including optimized settings to use with the TI RF driver, are included in the SmartRF Studio tool with performance numbers of selected formats found in the SmartRF Studio tool with performance numbers of selected formats found in the SmartRF Studio tool with performance numbers of selected formats found in the SmartRF Studio tool with performance numbers of selected formats found in the SmartRF Studio tool with performance numbers of selected formats found in the SmartRF Studio tool with performance numbers of selected formats found in the SmartRF Studio tool with performance numbers of selected formats found in the SmartRF Studio tool with performance numbers of selected formats found in the SmartRF Studio tool with performance numbers of selected formats found in the SmartRF Studio tool with performance numbers of selected formats found in the SmartRF Studio tool with performance numbers of selected formats found in the SmartRF Studio tool with performance numbers of selected formats found in the SmartRF Studio tool with performance numbers of selected formats found in the SmartRF Studio tool with performance numbers of selected formats found in the SmartRF Studio tool with performance numbers of selected formats found in the SmartRF Studio tool with performance numbers of selected formats found in the SmartRF Studio tool with performance numbers of selected formats formats for the selected ### 9.3.1 Proprietary Radio Formats The CC1311R3 radio can support a wide range of physical radio formats through a set of hardware peripherals combined with firmware available in the device ROM, covering various customer needs for optimizing towards parameters such as speed or sensitivity. This allows great flexibility in tuning the radio both to work with legacy protocols as well as customizing the behavior for specific application needs. 表 9-1 gives a simplified overview of features of the various radio formats available in ROM. Other radio formats may be available in the form of radio firmware patches or programs through the Software Development Kit (SDK) and may combine features in a different manner, as well as add other features. 表 9-1. Feature Support | Feature | Main 2-(G)FSK Mode | High Data Rates | Low Data Rates | SimpleLink™ Long Range | | |------------------------------------------|--------------------|----------------------|----------------------|------------------------|--| | Programmable preamble, sync word and CRC | Yes | Yes | Yes | No | | | Programmable receive bandwidth | Yes | Yes | Yes (down to 4 kHz) | Yes | | | Data / Symbol rate <sup>(3)</sup> | 20 to 1000 kbps | ≤ 2 Msps | ≤ 100 ksps | ≤ 20 ksps | | | Modulation format | 2-(G)FSK | 2-(G)FSK<br>4-(G)FSK | 2-(G)FSK<br>4-(G)FSK | 2-(G)FSK | | | Dual Sync Word | Yes | Yes | No | No | | | Carrier Sense (1) (2) | Yes | No | No | No | | | Preamble Detection <sup>(2)</sup> | Yes | Yes | Yes | No | | | Data Whitening | Yes | Yes | Yes | Yes | | | Digital RSSI | Yes | Yes | Yes | Yes | | | CRC filtering | Yes | Yes | Yes | Yes | | | Direct-sequence spread spectrum (DSSS) | No | No | No | 1:2<br>1:4<br>1:8 | | | Forward error correction (FEC) | No | No | No | Yes | | | Link Quality Indicator (LQI) | Yes | Yes | Yes | Yes | | <sup>(1)</sup> Carrier Sense can be used to implement HW-controlled listen-before-talk (LBT) and Clear Channel Assessment (CCA) for compliance with such requirements in regulatory standards. This is available through the CMD\_PROP\_CS radio API. Product Folder Links: CC1311R3 <sup>(2)</sup> Carrier Sense and Preamble Detection can be used to implement sniff modes where the radio is duty cycled to save power. <sup>(3)</sup> Data rates are only indicative. Data rates outside this range may also be supported. For some specific combinations of settings, a smaller range might be supported. www.tij.co.jp ## 9.4 Memory The up to 352-KB nonvolatile (Flash) memory provides storage for code and data. The flash memory is insystem programmable and erasable. The last flash memory sector must contain a Customer Configuration section (CCFG) that is used by boot ROM and TI provided drivers to configure the device. This configuration is done through the ccfg.c source file that is included in all TI provided examples. The ultra-low leakage system static RAM (SRAM) is a single 32-KB block and can be used for both storage of data and execution of code. Retention of SRAM contents in Standby power mode is enabled by default and included in Standby mode power consumption numbers. To improve code execution speed and lower power when executing code from nonvolatile memory, a 4-way nonassociative 8-KB cache is enabled by default to cache and prefetch instructions read by the system CPU. The cache can be used as a general-purpose RAM by enabling this feature in the Customer Configuration Area (CCFG). The ROM contains a serial (SPI and UART) bootloader that can be used for initial programming of the device. # 9.5 Cryptography The CC1311R3 device comes with a wide set of cryptography-related hardware accelerators, reducing code footprint and execution time for cryptographic operations. It also has the benefit of being lower power and improves availability and responsiveness of the system because the cryptography operations run in a background hardware thread. The hardware accelerator modules are: - True Random Number Generator (TRNG) module provides a true, nondeterministic noise source for the purpose of generating keys, initialization vectors (IVs), and other random number requirements. The TRNG is built on 24 ring oscillators that create unpredictable output to feed a complex nonlinear-combinatorial circuit. - Advanced Encryption Standard (AES) with 128 bit key lengths Together with the hardware accelerator module, a large selection of open-source cryptography libraries provided with the Software Development Kit (SDK), this allows for secure and future proof IoT applications to be easily built on top of the platform. The TI provided cryptography drivers are: - Key Agreement Schemes - Elliptic curve Diffie–Hellman with static or ephemeral keys (ECDH and ECDHE) - Signature Generation - Elliptic curve Diffie-Hellman Digital Signature Algorithm (ECDSA) - Curve Support - Short Weierstrass form (full hardware support), such as: - NIST-P256 - Montgomery form (hardware support for multiplication), such as: - Curve25519 - Hash - SHA256 - MACs - HMAC with SHA256 - AES CBC-MAC - Block ciphers - AESECB - AESCBC - AESCTR - Authenticated Encryption - AESCCM - Random number generation - True Random Number Generator - AES CTR DRBG #### 9.6 Timers A large selection of timers are available as part of the CC1311R3 device. These timers are: # Real-Time Clock (RTC) A 70-bit 3-channel timer running on the 32 kHz low frequency system clock (SCLK\_LF) This timer is available in all power modes except Shutdown. The timer can be calibrated to compensate for frequency drift when using the LF RCOSC as the low frequency system clock. If an external LF clock with frequency different from 32.768 kHz is used, the RTC tick speed can be adjusted to compensate for this. When using TI-RTOS, the RTC is used as the base timer in the operating system and should thus only be accessed through the kernel APIs such as the Clock module. By default, the RTC halts when a debugger halts the device. # General Purpose Timers (GPTIMER) The four flexible GPTIMERs can be used as either 4× 32 bit timers or 8× 16 bit timers, all running on up to 48 MHz. Each of the 16- or 32-bit timers support a wide range of features such as one-shot or periodic counting, pulse width modulation (PWM), time counting between edges and edge counting. The inputs and outputs of the timer are connected to the device event fabric, which allows the timers to interact with signals such as GPIO inputs, other timers, DMA and ADC. The GPTIMERs are available in Active and Idle power modes. #### Radio Timer A multichannel 32-bit timer running at 4 MHz is available as part of the device radio. The radio timer is typically used as the timing base in wireless network communication using the 32-bit timing word as the network time. The radio timer is synchronized with the RTC by using a dedicated radio API when the device radio is turned on or off. This ensures that for a network stack, the radio timer seems to always be running when the radio is enabled. The radio timer is in most cases used indirectly through the trigger time fields in the radio APIs and should only be used when running the accurate 48 MHz high frequency crystal is the source of SCLK HF. ## Watchdog timer The watchdog timer is used to regain control if the system operates incorrectly due to software errors. It is typically used to generate an interrupt to and reset of the device for the case where periodic monitoring of the system components and tasks fails to verify proper functionality. The watchdog timer runs on a 1.5 MHz clock rate and cannot be stopped once enabled. The watchdog timer pauses to run in Standby power mode and when a debugger halts the device. Copyright © 2022 Texas Instruments Incorporated # 9.7 Serial Peripherals and I/O The SSI is a synchronous serial interface that is compatible with SPI, MICROWIRE, and TI's synchronous serial interfaces. The SSI support both SPI master and slave up to 4 MHz. The SSI module support configurable phase and polarity. The UART implement universal asynchronous receiver and transmitter functions. It support flexible baud-rate generation up to a maximum of 3 Mbps. The I<sup>2</sup>S interface is used to handle digital audio and can also be used to interface pulse-density modulation microphones (PDM). The I<sup>2</sup>C interface is also used to communicate with devices compatible with the I<sup>2</sup>C standard. The I<sup>2</sup>C interface can handle 100 kHz and 400 kHz operation, and can serve as both master and slave. The I/O controller (IOC) controls the digital I/O pins and contains multiplexer circuitry to allow a set of peripherals to be assigned to I/O pins in a flexible manner. All digital I/Os are interrupt and wake-up capable, have a programmable pullup and pulldown function, and can generate an interrupt on a negative or positive edge (configurable). When configured as an output, pins can function as either push-pull or open-drain. Five GPIOs have high-drive capabilities, which are marked in **bold** in セクション 7. All digital peripherals can be connected to any digital pin on the device. For more information, see the CC13x1x3, CC26x1x3 SimpleLink™ Wireless MCU Technical Reference Manual. # 9.8 Battery and Temperature Monitor A combined temperature and battery voltage monitor is available in the CC1311R3 device. The battery and temperature monitor allows an application to continuously monitor on-chip temperature and supply voltage and respond to changes in environmental conditions as needed. The module contains window comparators to interrupt the system CPU when temperature or supply voltage go outside defined windows. These events can also be used to wake up the device from Standby mode through the Always-On (AON) event fabric. ### 9.9 µDMA The device includes a direct memory access ( $\mu$ DMA) controller. The $\mu$ DMA controller provides a way to offload data-transfer tasks from the system CPU, thus allowing for more efficient use of the processor and the available bus bandwidth. The $\mu$ DMA controller can perform a transfer between memory and peripherals. The $\mu$ DMA controller has dedicated channels for each supported on-chip module and can be programmed to automatically perform transfers between peripherals and memory when the peripheral is ready to transfer more data. Some features of the µDMA controller include the following (this is not an exhaustive list): - · Highly flexible and configurable channel operation of up to 32 channels - Transfer modes: memory-to-memory, memory-to-peripheral, peripheral-to-memory, and peripheral-to-peripheral - Data sizes of 8, 16, and 32 bits - · Ping-pong mode for continuous streaming of data #### 9.10 Debug The on-chip debug support is done through a dedicated cJTAG (IEEE 1149.7) or JTAG (IEEE 1149.1) interface. The device boots by default into cJTAG mode and must be reconfigured to use 4-pin JTAG. Submit Document Feedback Copyright © 2022 Texas Instruments Incorporated ## 9.11 Power Management To minimize power consumption, the CC1311R3 supports a number of power modes and power management features (see $\frac{1}{8}$ 9-2). SOFTWARE CONFIGURABLE POWER MODES **RESET PIN** MODE **HELD ACTIVE** IDLE STANDBY SHUTDOWN **CPU** Off Off Off Active Off Flash Off On Available Off Off SRAM On On Retention Off Off **Supply System** On On **Duty Cycled** Off Off Register and CPU retention Full Full Partial No No SRAM retention Full Full Full No No 48 MHz high-speed clock XOSC HF or XOSC HF or Off Off Off (SCLK HF) RCOSC HF RCOSC HF 32 kHz low-speed clock XOSC LF or XOSC LF or XOSC LF or Off Off RCOSC LF RCOSC LF (SCLK LF) RCOSC LF Peripherals Available Available Off Off Off Wake-up on RTC Available Available Available Off Off Off Wake-up on pin edge Available Available Available Available Wake-up on reset pin On On On On On Brownout detector (BOD) On On **Duty Cycled** Off Off Power-on reset (POR) On On On Off Off Watchdog timer (WDT) Available Available Paused Off Off 表 9-2. Power Modes In **Active** mode, the application system CPU is actively executing code. Active mode provides normal operation of the processor and all of the peripherals that are currently enabled. The system clock can be any available clock source (see 表 9-2). In **Idle** mode, all active peripherals can be clocked, but the Application CPU core and memory are not clocked and no code is executed. Any interrupt event brings the processor back into active mode. In **Standby** mode, only the always-on (AON) domain is active. An external wake-up event or RTC event is required to bring the device back to active mode. MCU peripherals with retention do not need to be reconfigured when waking up again, and the CPU continues execution from where it went into standby mode. All GPIOs are latched in standby mode. In **Shutdown** mode, the device is entirely turned off (including the AON domain), and the I/Os are latched with the value they had before entering shutdown mode. A change of state on any I/O pin defined as a *wake from shutdown pin* wakes up the device and functions as a reset trigger. The CPU can differentiate between reset in this way and reset-by-reset pin or power-on reset by reading the reset status register. The only state retained in this mode is the latched I/O state and the flash memory contents. # Note The power, RF and clock management for the CC1311R3 device require specific configuration and handling by software for optimized performance. This configuration and handling is implemented in the TI-provided drivers that are part of the CC1311R3 software development kit (SDK). Therefore, TI highly recommends using this software framework for all application development on the device. The complete SDK with TI-RTOS (optional), device drivers, and examples are offered free of charge in source code. # 9.12 Clock Systems The CC1311R3 device has several internal system clocks. The 48 MHz SCLK\_HF is used as the main system (MCU and peripherals) clock. This can be driven by the internal 48 MHz RC Oscillator (RCOSC\_HF) or an external 48 MHz crystal (XOSC\_HF). Radio operation requires an external 48 MHz crystal. SCLK\_LF is the 32.768 kHz internal low-frequency system clock. It can be used for the RTC and to synchronize the radio timer before or after Standby power mode. SCLK\_LF can be driven by the internal 32.8 kHz RC Oscillator (RCOSC LF), a 32.768 kHz watch-type crystal, or a clock input on any digital IO. When using a crystal or the internal RC oscillator, the device can output the 32 kHz SCLK\_LF signal to other devices, thereby reducing the overall system cost. #### 9.13 Network Processor Depending on the product configuration, the CC1311R3 device can function as a wireless network processor (WNP - a device running the wireless protocol stack with the application running on a separate host MCU), or as a system-on-chip (SoC) with the application and protocol stack running on the system CPU inside the device. In the first case, the external host MCU communicates with the device using SPI or UART. In the second case, the application must be written according to the application framework supplied with the wireless protocol stack. Submit Document Feedback Copyright © 2022 Texas Instruments Incorporated # 10 Application, Implementation, and Layout #### Note 以下のアプリケーション情報は、TI の製品仕様に含まれるものではなく、TI ではその正確性または完全性を 保証いたしません。個々の目的に対する製品の適合性については、お客様の責任で判断していただくことに なります。お客様は自身の設計実装を検証しテストすることで、システムの機能を確認する必要があります。 For general design guidelines and hardware configuration guidelines, refer to CC13xx/CC26xx Hardware Configuration and PCB Design Considerations Application Report. # 10.1 Reference Designs The following reference designs should be followed closely when implementing designs using the CC1311R3 device. Special attention must be paid to RF component placement, decoupling capacitors and DCDC regulator components, as well as ground connections for all of these. **Design Files** CC1311-R3EM-5XD7793 The CC1311-R3EM-5XD7793 reference design provides schematic, layout and production files for the characterization board used for deriving the performance number found in this document. This reference design is intended for operation in the 868 MHz and 915 MHz bands. LP-CC1311P3 Design **Files** The CC1311P3 LaunchPad Design Files contain detailed schematics and layouts to build application specific boards using the CC1311P3 device. This LaunchPad is intended for operation in the 868 MHz and 915 MHz bands. Sub-1 GHz and 2.4 GHz Antenna Kit for LaunchPad™ Development Kit and SensorTag The antenna kit allows real-life testing to identify the optimal antenna for your application. The antenna kit includes 16 antennas for frequencies from 169 MHz to 2.4 GHz, including: - · PCB antennas - Helical antennas - Chip antennas - Dual-band antennas for 868 MHz and 915 MHz combined with 2.4 GHz The antenna kit includes a JSC cable to connect to the Wireless MCU LaunchPad Development Kits and SensorTags. # 10.2 Junction Temperature Calculation This section shows the different techniques for calculating the junction temperature under various operating conditions. For more details, see Semiconductor and IC Package Thermal Metrics. There are three recommended ways to derive the junction temperature from other measured temperatures: 1. From package temperature: $$T_I = \psi_{\text{IT}} \times P + T_{\text{case}} \tag{1}$$ 2. From board temperature: $$T_I = \psi_{\rm IB} \times P + T_{\rm board} \tag{2}$$ 3. From ambient temperature: $$T_I = R_{\theta IA} \times P + T_A \tag{3}$$ P is the power dissipated from the device and can be calculated by multiplying current consumption with supply voltage. Thermal resistance coefficients are found in *Thermal Resistance Characteristics*. #### **Example:** Using $\not \equiv 3$ , the temperature difference between ambient temperature and junction temperature is calculated. In this example, we assume a simple use case where the radio is transmitting continuously at 10 dBm output power. Let us assume the ambient temperature is 85°C and the supply voltage is 3.6 V. To calculate P, we need to look up the current consumption for Tx at 85°C in $\boxtimes$ 8-9. From the plot, we see that the current consumption is 14.4 mA. This means that P is 14.4 mA × 3.6 V = 51.8 mW. The junction temperature is then calculated as: $$T_I = 23.4^{\circ} C/_W \times 51.8 mW + T_A = 1.2^{\circ} C + T_A$$ (4) As can be seen from the example, the junction temperature is 1.2 °C higher than the ambient temperature when running continuous Tx at 85°C and, thus, well within the recommended operating conditions. For various application use cases current consumption for other modules may have to be added to calculate the appropriate power dissipation. For example, the MCU may be running simultaneously as the radio, peripheral modules may be enabled, etc. Typically, the easiest way to find the peak current consumption, and thus the peak power dissipation in the device, is to measure as described in Measuring CC13xx and CC26xx current consumption. 11 Device and Documentation Support TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop solutions are listed as follows. ### 11.1 Device Nomenclature To designate the stages in the product development cycle, TI assigns prefixes to all part numbers and/or date-code. Each device has one of three prefixes/identifications: X, P, or null (no prefix) (for example, XCC1311R3 is in preview; therefore, an X prefix/identification is assigned). Device development evolutionary flow: - **X** Experimental device that is not necessarily representative of the final device's electrical specifications and may not use production assembly flow. - **P** Prototype device that is not necessarily the final silicon die and may not necessarily meet final electrical specifications. **null** Production version of the silicon die that is fully qualified. Support tool development evolutionary flow: **TMDX** Development-support product that has not yet completed Texas Instruments internal qualification testing. **TMDS** Fully-qualified development-support product. X and P devices and TMDX development-support tools are shipped against the following disclaimer: "Developmental product is intended for internal evaluation purposes." Production devices and TMDS development-support tools have been characterized fully, and the quality and reliability of the device have been demonstrated fully. Tl's standard warranty applies. Predictions show that prototype devices (X or P) have a greater failure rate than the standard production devices. Texas Instruments recommends that these devices not be used in any production system because their expected end-use failure rate still is undefined. Only qualified production devices are to be used. TI device nomenclature also includes a suffix with the device family name. This suffix indicates the package type (for example, *RGZ*). For orderable part numbers of *CC1311R3* devices in the RGZ (7-mm x 7-mm) package type, see the *Package Option Addendum* of this document, the Device Information in セクション 3, the TI website (www.ti.com), or contact your TI sales representative. ☑ 11-1. Device Nomenclature #### 11.2 Tools and Software The CC1311R3 device is supported by a variety of software and hardware development tools. # **Development Kit** CC1311P3 LaunchPad ™ Development Kit The CC1311P3 LaunchPad ™ Development Kit enables development of high-performance Sub-1 GHz wireless applications that benefit from low-power operation. The kit features the CC1311P3 Sub-1 GHz SimpleLink Wireless MCU. The kit works with the LaunchPad ecosystem, easily enabling additional functionality like sensors, display, and more. #### **Software** SimpleLink™ CC13XX-CC26XX SDK The SimpleLink CC13xx and CC26xx Software Development Kit (SDK) provides a complete package for the development of wireless applications on the CC13XX / CC26XX family of devices. The SDK includes a comprehensive software package for the CC1311R3 device, including the following protocol stacks: - · Bluetooth Low Energy 4 and 5.2 - · Thread (based on OpenThread) - Zigbee 3.0 - Wi-SUN® - TI 15.4-Stack an IEEE 802.15.4-based star networking solution for Sub-1 GHz and 2.4 GHz - Proprietary RF a large set of building blocks for building proprietary RF software - Multiprotocol support concurrent operation between stacks using the Dynamic Multiprotocol Manager (DMM) The SimpleLink CC13XX-CC26XX SDK is part of TI's SimpleLink MCU platform, offering a single development environment that delivers flexible hardware, software and tool options for customers developing wired and wireless applications. For more information about the SimpleLink MCU Platform, visit <a href="http://www.ti.com/simplelink">http://www.ti.com/simplelink</a>. ## **Development Tools** Code Composer Studio™ Integrated Development Environment (IDE) Code Composer Studio is an integrated development environment (IDE) that supports TI's Microcontroller and Embedded Processors portfolio. Code Composer Studio comprises a suite of tools used to develop and debug embedded applications. It includes an optimizing C/C++ compiler, source code editor, project build environment, debugger, profiler, and many other features. The intuitive IDE provides a single user interface taking you through each step of the application development flow. Familiar tools and interfaces allow users to get started faster than ever before. Code Composer Studio combines the advantages of the Eclipse® software framework with advanced embedded debug capabilities from TI resulting in a compelling feature-rich development environment for embedded developers. CCS has support for all SimpleLink Wireless MCUs and includes support for EnergyTrace™ software (application energy usage profiling). A real-time object viewer plugin is available for TI-RTOS, part of the SimpleLink SDK. Code Composer Studio is provided free of charge when used in conjunction with the XDS debuggers included on a LaunchPad Development Kit. Code Composer Studio™ Cloud IDE Code Composer Studio (CCS) Cloud is a web-based IDE that allows you to create, edit and build CCS and Energia™ projects. After you have successfully built your project, you can download and run on your connected LaunchPad. Basic debugging, including features like setting breakpoints and viewing variable values is now supported with CCS Cloud. IAR Embedded Workbench® for Arm® IAR Embedded Workbench® is a set of development tools for building and debugging embedded system applications using assembler, C and C++. It provides a completely integrated development environment that includes a project manager, editor, and build tools. IAR has support for all SimpleLink Wireless MCUs. It offers broad debugger support, including XDS110, IAR I-jet $^{\text{TM}}$ and Segger J-Link $^{\text{TM}}$ . A real-time object viewer plugin is available for TI-RTOS, part of the SimpleLink SDK. IAR is also supported out-of-the-box on most software examples provided as part of the SimpleLink SDK. A 30-day evaluation or a 32 KB size-limited version is available through iar.com. #### SmartRF™ Studio SmartRF™ Studio is a Windows® application that can be used to evaluate and configure SimpleLink Wireless MCUs from Texas Instruments. The application will help designers of RF systems to easily evaluate the radio at an early stage in the design process. It is especially useful for generation of configuration register values and for practical testing and debugging of the RF system. SmartRF Studio can be used either as a standalone application or together with applicable evaluation boards or debug probes for the RF device. Features of the SmartRF Studio include: - Link tests send and receive packets between nodes - Antenna and radiation tests set the radio in continuous wave TX and RX states - Export radio configuration code for use with the TI SimpleLink SDK RF driver - Custom GPIO configuration for signaling and control of external switches # **CCS UniFlash** CCS UniFlash is a standalone tool used to program on-chip flash memory on TI MCUs. UniFlash has a GUI, command line, and scripting interface. CCS UniFlash is available free of charge. ### 11.2.1 SimpleLink™ Microcontroller Platform The SimpleLink microcontroller platform sets a new standard for developers with the broadest portfolio of wired and wireless Arm<sup>®</sup> MCUs (System-on-Chip) in a single software development environment. Delivering flexible hardware, software and tool options for your IoT applications. Invest once in the SimpleLink software development kit and use throughout your entire portfolio. Learn more on ti.com/simplelink. ### 11.3 Documentation Support To receive notification of documentation updates on data sheets, errata, application notes and similar, navigate to the device product folder on ti.com/product/CC1311R3. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. The current documentation that describes the MCU, related peripherals, and other technical collateral is listed as follows. #### **TI Resource Explorer** ## TI Resource Explorer Software examples, libraries, executables, and documentation are available for your device and development board. #### **Errata** ## CC1311R3 Silicon Errata The silicon errata describes the known exceptions to the functional specifications for each silicon revision of the device and description on how to recognize a device revision. ## **Application Reports** All application reports for the CC1311R3 device are found on the device product folder at: ti.com/product/CC1311R3/#tech-docs. #### **Technical Reference Manual (TRM)** CC13x1x, CC26x1x SimpleLink™ Wireless MCU TRM The TRM provides a detailed description of all modules and peripherals available in the device family. # 11.4 サポート・リソース TI E2E™ サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。 リンクされているコンテンツは、該当する貢献者により、現状のまま提供されるものです。これらは TI の仕様を構成するものではなく、必ずしも TI の見解を反映したものではありません。TI の使用条件を参照してください。 #### 11.5 Trademarks SimpleLink<sup>™</sup>, LaunchPad<sup>™</sup>, Code Composer Studio<sup>™</sup>, EnergyTrace<sup>™</sup>, and TI E2E<sup>™</sup> are trademarks of Texas Instruments. I-jet<sup>™</sup> is a trademark of IAR Systems AB. J-Link<sup>™</sup> is a trademark of SEGGER Microcontroller Systeme GmbH. Arm® and Cortex® are registered trademarks of Arm Limited (or its subsidiaries) in the US and/or elsewhere. CoreMark® is a registered trademark of Embedded Microprocessor Benchmark Consortium Corporation. Arm Thumb® is a registered trademark of Arm Limited (or its subsidiaries). Wi-SUN® is a registered trademark of Wi-SUN Alliance Inc. Eclipse® is a registered trademark of Eclipse Foundation. IAR Embedded Workbench® is a registered trademark of IAR Systems AB. Windows® is a registered trademark of Microsoft Corporation. すべての商標は、それぞれの所有者に帰属します。 # 11.6 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. # 11.7 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. # 12 Mechanical, Packaging, and Orderable Information www.ti.com 2-May-2022 #### PACKAGING INFORMATION | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|----------------------|---------| | CC1311R31T0RGZR | ACTIVE | VQFN | RGZ | 48 | 2500 | RoHS & Green | NIPDAU | Level-3-260C-168 HR | -40 to 105 | CC1311<br>R31 | Samples | | CC1311R31T0RKPR | ACTIVE | VQFN | RKP | 40 | 3000 | RoHS & Green | NIPDAU | Level-3-260C-168 HR | -40 to 105 | CC1311<br>R31 | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # **PACKAGE OPTION ADDENDUM** www.ti.com 7 x 7, 0.5 mm pitch PLASTIC QUADFLAT PACK- NO LEAD Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details. 4224671/A PLASTIC QUADFLAT PACK- NO LEAD #### NOTES: - All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for optimal thermal and mechanical performance. PLASTIC QUADFLAT PACK- NO LEAD NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. PLASTIC QUADFLAT PACK- NO LEAD NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. 5 x 5, 0.4 mm pitch PLASTIC QUAD FLATPACK - NO LEAD This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details. **Instruments** www.ti.com PLASTIC QUAD FLATPACK- NO LEAD #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for optimal thermal and mechanical performance. PLASTIC QUAD FLATPACK- NO LEAD NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. PLASTIC QUAD FLATPACK- NO LEAD NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. # 重要なお知らせと免責事項 TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。 TI の製品は、TI の販売条件、または ti.com やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、TIはそれらに異議を唱え、拒否します。 郵送先住所:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated