**TMUX7234** ZHCSNF7G - FEBRUARY 2021 - REVISED JULY 2024 # TMUX7234 具有闩锁效应抑制和 1.8V 逻辑电平的 44V、低 RON、2:1、4 通道精密开关 # 1 特性 闩锁效应抑制 双电源电压范围: ±4.5 V 至 ±22 V 单电源电压范围:4.5 V 至 44 V 低导通电阻: $3\Omega$ 低电荷注入:3pC 高电流支持:400 mA(最大值) - 40°C 至 +125°C 工作温度 • 1.8V 逻辑兼容输入 失效防护逻辑 轨到轨运行 双向信号路径 先断后合开关 # 2 应用 - 工厂自动化和控制 - 流量变送器 - 可编程逻辑控制器 (PLC) - 模拟输入模块 - 数据采集系统 (DAQ) - 半导体测试设备 - 电池测试设备 - 超声波扫描仪 - 患者监护和诊断 - 光纤网络 - 光学测试设备 - 有线网络 - 远程射频单元 (RRU) - 有源天线系统 mMIMO (AAS) 简化版图表 # 3 说明 TMUX7234 是支持闩锁效应抑制的互补金属氧化物半 导体 (CMOS) 多路复用器。TMUX7234 包含四个独立 控制的 SPDT 开关和一个用于启用或禁用全部四个通 道的 $\overline{\mathsf{EN}}$ 引脚。该器件支持单电源(4.5V 至 44V)、 双电源( $\pm 4.5$ V至 $\pm 22$ V)或非对称电源(例如, $V_{DD}$ = 12V, V<sub>SS</sub> = -5V)。TMUX7234 可在源极 (Sx)和 漏极 (D) 引脚上支持从 V<sub>SS</sub> 到 V<sub>DD</sub> 范围的双向模拟和 数字信号。 所有逻辑控制输入均支持 1.8 V 到 V<sub>DD</sub> 的逻辑电平, 因此, 当器件在有效电源电压范围内运行时, 可确保 TTL 和 CMOS 逻辑兼容性。失效防护逻辑电路允许先 在控制引脚上施加电压,然后在电源引脚上施加电压, 从而保护器件免受潜在的损害。 TMUX72xx 系列具有闩锁效应抑制特性,可防止器件 内寄生结构之间通常由过压事件引起的大电流不良事 件。闩锁状态通常会一直持续到电源轨关闭为止,并可 能导致器件失效。闩锁效应抑制特性使得 TMUX72xx 系列开关和多路复用器能够在恶劣的环境中使用。 #### 封装信息 | | 器件型号 | 封装 <sup>(1)</sup> | 封装尺寸 <sup>(2)</sup> | |--|----------|-------------------|---------------------| | | TMUX7234 | PW (TSSOP, 20) | 6.5 mm × 6.4 mm | | | | RRQ ( WQFN , 20 ) | 4 mm × 4 mm | - 如需了解所有可用封装,请参阅数据表末尾的封装选项附录。 - 封装尺寸(长×宽)为标称值,并包括引脚(如适用)。 应用示意图 # **Table of Contents** | 1 | 特性1 | | |---|--------------------------------------------------------|----| | | 应用1 | | | | | | | | Pin Configuration and Functions3 | | | | Specifications4 | | | | 5.1 Absolute Maximum Ratings4 | 7 | | | 5.2 ESD Ratings | | | | 5.3 Thermal Information4 | | | | 5.4 Recommended Operating Conditions5 | | | | 5.5 Source or Drain Continuous Current5 | | | | 5.6 ±15 V Dual Supply: Electrical Characteristics6 | _ | | | 5.7 ±15 V Dual Supply: Switching Characteristics7 | 8 | | | 5.8 ±20 V Dual Supply: Electrical Characteristics8 | | | | 5.9 ±20 V Dual Supply: Switching Characteristics9 | • | | | 5.10 44 V Single Supply: Electrical Characteristics 10 | 9 | | | 5.11 44 V Single Supply: Switching Characteristics 11 | T | | | 5.12 12 V Single Supply: Electrical Characteristics 12 | | | | 5.13 12 V Single Supply: Switching Characteristics 13 | 1. | | | 5.14 Typical Characteristics14 | Т | | 6 | Parameter Measurement Information19 | | | | 6.1 On-Resistance | | | | 6.2 Off-Leakage Current | | | | 6.3 On-Leakage Current | | | | 6.4 Transition Time | | | | 6.5 t <sub>ON(EN)</sub> and t <sub>OFF(EN)</sub> | | | | 6.6 Break-Before-Make21 | 1: | | | 6.7 t <sub>ON (VDD)</sub> Time | 1 | | | 6.8 Propagation Delay | | | | 6.9 Charge Injection23 | | | 6.10 Off Isolation | 23 | |------------------------------------------------------|-----| | 6.11 Crosstalk | 24 | | 6.12 Bandwidth | 24 | | 6.13 THD + Noise | | | 6.14 Power Supply Rejection Ratio (PSRR) | | | 7 Detailed Description | | | 7.1 Overview | | | 7.2 Functional Block Diagram | | | 7.3 Feature Description | | | 7.4 Device Functional Modes | | | 7.5 Truth Tables | | | 8 Application and Implementation | | | 8.1 Application Information | | | 8.2 Typical Application | | | 9 Power Supply Recommendations | | | 10 Layout | | | 10.1 Layout Guidelines | | | 10.2 Layout Example | | | 11 Device and Documentation Support | | | 11.1 Documentation Support | | | 11.2 Receiving Notification of Documentation Updates | | | 11.3 支持资源 | | | 11.4 Trademarks | | | 11.5 静电放电警告 | | | 11.6 术语表 | | | 12 Revision History | | | 13 Mechanical, Packaging, and Orderable | 55 | | Information | 34 | | | U-T | # 4 Pin Configuration and Functions 图 4-1. TMUX7234 PW Package, 20-Pin TSSOP (Top View) 图 4-2. TMUX7234 RRQ Package, 20-Pin WQFN (Top View) | 丰 | 1_1 | Din | Funct | ione | ТМІ | IX7234 | |----|-----|--------|-------|--------|-------|-------------| | ~~ | 4-1 | . PIII | | 101115 | IIVII | 1 & / / .74 | | | PIN | | TVDE(1) | DESCRIPTION(2) | | | |-------------|--------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | NAME | PW NO. | RRQ NO. | TYPE <sup>(1)</sup> | DESCRIPTION <sup>(2)</sup> | | | | SEL1 | 1 | 19 | I | Logic control input 1; has internal pull-down resistor. Controls switch 1 (see 节 7.5). | | | | S1A | 2 | 20 | I/O | Source pin 1A. Can be an input or output. | | | | D1 | 3 | 1 | I/O | Drain pin 1. Can be an input or output. | | | | S1B | 4 | 2 | I/O | Source pin 1B. Can be an input or output. | | | | vss | 5 | 3 | Р | Negative power supply. This pin has the most negative power-supply potential. This can be connected to ground in single supply applications. Connect a decoupling capranging from 0.1 $\mu$ F to 10 $\mu$ F between VSS and GND for reliable operation. | | | | GND | 6 | 4 | Р | Ground (0 V) reference. | | | | S2B | 7 | 5 | I/O | Source pin 2B. Can be an input or output. | | | | D2 | 8 | 6 | I/O | Drain pin 2. Can be an input or output. | | | | S2A | 9 | 7 | I/O | Source pin 2A. Can be an input or output. | | | | SEL2 | 10 | 8 | I | Logic control input 2; has internal pull-down resistor. Controls switch 2 (see # 7.5). | | | | SEL3 | 11 | 9 | I | Logic control input 3; has internal pull-down resistor. Controls switch 3 (see # 7.5). | | | | S3A | 12 | 10 | I/O | Source pin 3A. Can be an input or output. | | | | D3 | 13 | 11 | I/O | Drain pin 3. Can be an input or output. | | | | S3B | 14 | 12 | I/O | Source pin 3B. Can be an input or output. | | | | EN | 15 | 18 | ı | Active low logic enable; has internal pull-down resistor. The SELx logic inputs determine switch connections when this pin is low (see 节 7.5). | | | | VDD | 16 | 13 | Р | Positive power supply. This pin has the most positive power-supply potential. For reliable operation, connect a decoupling capacitor ranging from 0.1 $\mu$ F to 10 $\mu$ F between VDD and GND. | | | | S4B | 17 | 14 | I/O | Source pin 4B. Can be an input or output. | | | | D4 | 18 | 15 | I/O | Drain pin 4. Can be input or output | | | | S4A | 19 | 16 | I/O | Source pin 4A. Can be an input or output. | | | | SEL4 | 20 | 17 | I | Logic control input 4, has internal pull-down resistor. Controls switch 4 (see 节 7.5). | | | | Thermal Pad | | _ | The thermal pad is not connected internally. There is no requirement to solder this pad. If connected, it is recommended to leave the pad floating or tied to GND. | | | | <sup>(1)</sup> I = input, O = output, I/O = input and output, P = power. <sup>(2)</sup> Refer to 节 7.4 for what to do with unused pins. # **5 Specifications** ### 5.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) (2) | | | MIN | MAX | UNIT | |-----------------------------------------|------------------------------------------------------|-----------------------|---------------------------------------|------| | V <sub>DD</sub> - V <sub>SS</sub> | | | 48 | V | | V <sub>DD</sub> | Supply voltage | - 0.5 | 48 | V | | V <sub>SS</sub> | | - 48 | 0.5 | V | | V <sub>SEL</sub> or V <sub>EN</sub> | Logic control input pin voltage (SELx, EN) | - 0.5 | 48 | V | | I <sub>SEL</sub> or I <sub>EN</sub> | Logic control input pin current (SELx, EN) | - 30 | 30 | mA | | V <sub>S</sub> or V <sub>D</sub> | Source or drain voltage (SxA, SxB, Dx) | V <sub>SS</sub> - 0.5 | V <sub>DD</sub> +0.5 | V | | I <sub>IK</sub> | Diode clamp current <sup>(3)</sup> | - 30 | 30 | mA | | I <sub>S</sub> or I <sub>D (CONT)</sub> | Source or drain continuous current (SxA, SxB, Dx) | | I <sub>DC</sub> ± 10 % <sup>(4)</sup> | mA | | T <sub>A</sub> | Ambient temperature | - 55 | 150 | °C | | T <sub>stg</sub> | Storage temperature | - 65 | 150 | °C | | TJ | Junction temperature | | 150 | °C | | P <sub>tot</sub> | Total power dissipation (QFN package) <sup>(5)</sup> | | 1680 | mW | - (1) Stresses beyond those listed under Absolute Maximum Rating may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Condition. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - (2) All voltages are with respect to ground, unless otherwise specified. - (3) Pins are diode-clamped to the power-supply rails. Over voltage signals must be voltage and current limited to maximum ratings. - (4) Refer to *Source or Drain Continuous Current* table for I<sub>DC</sub> specifications. - (5) For QFN package: $P_{tot}$ derates linearily above $T_A = 70^{\circ}\text{C}$ by 24.8mW/°C. # 5.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|---------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|-------|------| | V <sub>(ESD)</sub> | Human body model (HBM), per ANSI/ESDA/<br>JEDEC JS-001, all pins <sup>(1)</sup> | | ±2000 | V | | | | Charged device model (CDM), per ANSI/ESDA/<br>JEDEC JS-002, all pins <sup>(2)</sup> | ±500 | V | - (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. #### 5.3 Thermal Information | | | TMU | | | |------------------------|----------------------------------------------|------------|------------|------| | | THERMAL METRIC <sup>(1)</sup> | PW (TSSOP) | RRQ (WQFN) | UNIT | | | | 20 PINS | 20 PINS | | | R <sub>0</sub> JA | Junction-to-ambient thermal resistance | 74.7 | 40.5 | °C/W | | R <sub>θ JC(top)</sub> | Junction-to-case (top) thermal resistance | 19.9 | 24.2 | °C/W | | R <sub>0</sub> JB | Junction-to-board thermal resistance | 32.3 | 16.4 | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 0.7 | 0.2 | °C/W | | $\Psi_{JB}$ | Junction-to-board characterization parameter | 31.7 | 16.4 | °C/W | | R <sub>θ JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A | 2.8 | °C/W | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. Product Folder Links: TMUX7234 English Data Sheet: SCDS429 Copyright © 2024 Texas Instruments Incorporated # **5.4 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM MAX | UNIT | |-----------------------------------------|-----------------------------------------------------------------------|-----------------|--------------------------------|------| | V <sub>DD</sub> - V <sub>SS</sub> (1) | Power supply voltage differential | 4.5 | 44 | V | | $V_{DD}$ | Positive power supply voltage | 4.5 | 44 | V | | V <sub>S</sub> or V <sub>D</sub> | Signal path input/output voltage (source or drain pin) (SxA, SxB, Dx) | V <sub>SS</sub> | $V_{DD}$ | V | | V <sub>SEL</sub> or V <sub>EN</sub> | Address or enable pin voltage | 0 | 44 | V | | I <sub>S</sub> or I <sub>D (CONT)</sub> | Source or drain continuous current (SxA, SxB, Dx) | | I <sub>DC</sub> <sup>(2)</sup> | mA | | T <sub>A</sub> | Ambient temperature | - 40 | 125 | °C | $V_{DD}$ and $V_{SS}$ can be any value as long as 4.5 V $\leq$ ( $V_{DD}$ - $V_{SS}$ ) $\leq$ 44 V, and the minimum $V_{DD}$ is met. Refer to *Source or Drain Continuous Current* table for $I_{DC}$ specifications. ### 5.5 Source or Drain Continuous Current at supply voltage of V<sub>DD</sub> ± 10%, V<sub>SS</sub> ± 10 % (unless otherwise noted) | CON | TINUOUS CURRENT PER CHANNEL | Τ <sub>Δ</sub> = 25°C | T <sub>A</sub> = 85°C | T <sub>A</sub> = 125°C | UNIT | |------------|------------------------------------|-----------------------|-----------------------|------------------------|------| | PACKAGE | TEST CONDITIONS | 1 <sub>A</sub> = 25 C | 1A - 65 C | ΙΑ – 125 C | ONIT | | | +44 V Single Supply <sup>(1)</sup> | 350 | 230 | 129 | mA | | | ±15 V Dual Supply | 360 | 235 | 130 | mA | | PW (TSSOP) | +12 V Single Supply | 260 | 177 | 108 | mA | | | ±5 V Dual Supply | 255 | 175 | 105 | mA | | | +5 V Single Supply | 170 | 129 | 80 | mA | | | +44 V Single Supply <sup>(1)</sup> | 400 | 230 | 120 | mA | | | ±15 V Dual Supply | 400 | 230 | 120 | mA | | RRQ (WQFN) | +12 V Single Supply | 300 | 180 | 100 | mA | | | ±5 V Dual Supply | 300 | 180 | 100 | mA | | | +5 V Single Supply | 240 | 150 | 85 | mA | <sup>(1)</sup> Specified for nominal supply voltage only. 提交文档反馈 5 # 5.6 ±15 V Dual Supply: Electrical Characteristics $V_{DD} = +15 \text{ V} \pm 10\%, \ V_{SS} = -15 \text{ V} \pm 10\%, \ \text{GND} = 0 \text{ V} \ \text{(unless otherwise noted)}$ Typical at $V_{DD} = +15 \text{ V}, \ V_{SS} = -15 \text{ V}, \ T_A = 25 ^{\circ}\text{C} \ \text{(unless otherwise noted)}$ | | PARAMETER | TEST CONDITIONS | T <sub>A</sub> | MIN | TYP | MAX | UNIT | |---------------------------------------------------------------|-----------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|------------------|-------|---------|---------------------------------------------------------------------------------------------------------------------------------------------|------| | ANALOG | SWITCH | | | | | | | | | | V <sub>S</sub> = -10 V to +10 V | 25°C | | 3.6 | 5.5 | Ω | | R <sub>ON</sub> | On-resistance | I <sub>D</sub> = - 10 mA | - 40°C to +85°C | | | 7.1 | Ω | | | | Refer to On-Resistance | - 40°C to +125°C | | | 8.4 | Ω | | | | V <sub>S</sub> = - 10 V to +10 V | 25°C | | 0.2 | 0.7 | Ω | | $\Delta R_{ON}$ | On-resistance mismatch between channels | $I_D = -10 \text{ mA}$ | - 40°C to +85°C | | | 0.8 | Ω | | | | Refer to On-Resistance | - 40°C to +125°C | | | 0.9 | Ω | | | | V <sub>S</sub> = -10 V to +10 V | 25°C | | 0.4 | 1.5 | Ω | | $R_{ON\;FLAT}$ | On-resistance flatness | $I_S = -10 \text{ mA}$ | - 40°C to +85°C | | | 1.7 | Ω | | | | Refer to On-Resistance | - 40°C to +125°C | | | 1.9 | Ω | | R <sub>ON DRIFT</sub> | On-resistance drift | V <sub>S</sub> = 0 V, I <sub>S</sub> = -10 mA<br>Refer to On-Resistance | - 40°C to +125°C | | 0.015 | | Ω/°C | | | | V <sub>DD</sub> = 16.5 V, V <sub>SS</sub> = -16.5 V | 25°C | - 0.4 | 0.01 | 0.4 | nA | | I <sub>S(OFF)</sub> Source off leakage current <sup>(1)</sup> | Switch state is off $V_S = +10 \text{ V} / -10 \text{ V}$ | - 40°C to +85°C | - 1 | | 1 | nA | | | | Course on loakage carrents | $V_D = -10 \text{ V} / + 10 \text{ V}$ Refer to $\% 6.2$ | - 40°C to +125°C | - 8 | | 8 | nA | | I <sub>D(OFF)</sub> | Drain off leakage current <sup>(1)</sup> | V <sub>DD</sub> = 16.5 V, V <sub>SS</sub> = -16.5 V<br>Switch state is off<br>V <sub>S</sub> = +10 V / -10 V | 25°C | - 0.5 | 0.02 | 0.5 | nA | | | | | - 40°C to +85°C | - 4 | | 4 | nA | | 'D(OFF) | Drain on leakage current | V <sub>D</sub> = -10 V / +10 V<br>Refer to 节 6.2 | - 40°C to +125°C | - 12 | | 5.5<br>7.1<br>8.4<br>0.7<br>0.8<br>0.9<br>1.5<br>1.7<br>1.9 | nA | | | | V <sub>DD</sub> = 16.5 V, V <sub>SS</sub> = -16.5 V | 25°C | - 0.5 | 0.02 | 0.5 | nA | | I <sub>S(ON)</sub> | Channel on leakage current <sup>(2)</sup> | Switch state is on $V_S = V_D = \pm 10 \text{ V}$<br>Refer to $\dagger$ 6.3 | - 40°C to +85°C | - 4 | | 4 | nA | | A RON | | | - 40°C to +125°C | - 8 | | 8 | nA | | LOGIC IN | PUTS (SEL / EN pins) | | | 1 | | l | | | V <sub>IH</sub> | Logic voltage high | | - 40°C to +125°C | 1.3 | | 44 | V | | V <sub>IL</sub> | Logic voltage low | | - 40°C to +125°C | 0 | | 0.8 | V | | I <sub>IH</sub> | Input leakage current | | - 40°C to +125°C | | 0.6 | 2 | μA | | I <sub>IL</sub> | Input leakage current | | - 40°C to +125°C | - 0.1 | - 0.005 | | μA | | C <sub>IN</sub> | Logic input capacitance | | - 40°C to +125°C | | 3 | | pF | | POWER S | SUPPLY | I | | | | | | | | | | 25°C | | 45 | 70 | μΑ | | $I_{DD}$ | V <sub>DD</sub> supply current | $V_{DD}$ = 16.5 V, $V_{SS}$ = -16.5 V<br>Logic inputs = 0 V, 5 V, or $V_{DD}$ | - 40°C to +85°C | | | 7.1<br>8.4<br>0.7<br>0.8<br>0.9<br>1.5<br>1.7<br>1.9<br>0.4<br>1<br>8<br>0.5<br>4<br>12<br>0.5<br>4<br>8<br>2<br>70<br>80<br>95<br>25<br>30 | μΑ | | | | | - 40°C to +125°C | | | | μΑ | | | | | 25°C | | 8 | 25 | μΑ | | I <sub>SS</sub> | V <sub>SS</sub> supply current | $V_{DD}$ = 16.5 V, $V_{SS}$ = -16.5 V<br>Logic inputs = 0 V, 5 V, or $V_{DD}$ | - 40°C to +85°C | | | 30 | μΑ | | | | | - 40°C to +125°C | | | 40 | μΑ | When $V_{\text{S}}$ is positive, $V_{\text{D}}$ is negative. Or when $V_{\text{S}}$ is negative, $V_{\text{D}}$ is positive. When $V_S$ is at a voltage potential, $V_D$ is floating. Or when $V_D$ is at a voltage potential, $V_S$ is floating. # 5.7 ±15 V Dual Supply: Switching Characteristics $V_{DD} = +15 \text{ V} \pm 10\%, V_{SS} = -15 \text{ V} \pm 10\%, \text{ GND} = 0 \text{ V (unless otherwise noted)}$ Typical at $V_{DD} = +15 \text{ V}, V_{SS} = -15 \text{ V}, T_A = 25 ^{\circ}\text{C}$ (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | T <sub>A</sub> | MIN | TYP | MAX | UNIT | |-------------------------------------------|-------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|------------------|-----|--------|-----------------------------------------------|------| | | | V <sub>S</sub> = 10 V | 25°C | | 90 | 180 | ns | | t <sub>TRAN</sub> | Transition time from control input | $R_L = 300 \Omega$ , $C_L = 35 pF$ | - 40°C to +85°C | | | 190 | ns | | | | Refer to Transition Time | - 40°C to +125°C | | | 200 | ns | | | | V <sub>S</sub> = 10 V | 25°C | | 110 | 180 | ns | | t <sub>ON (EN)</sub> | Turn-on time from enable | $R_L = 300 \Omega$ , $C_L = 35 pF$ | - 40°C to +85°C | | | 190 | ns | | | | Refer to 节 6.5 | - 40°C to +125°C | | | 210 | ns | | | | V <sub>S</sub> = 10 V | 25°C | | 80 | 140 | ns | | t <sub>OFF (EN)</sub> | Turn-off time from enable | $R_L = 300 \Omega$ , $C_L = 35 pF$ | - 40°C to +85°C | | | 150 | ns | | | | Refer to 节 6.5 | - 40°C to +125°C | | | 180<br>190<br>200<br>180<br>190<br>210<br>140 | ns | | | | V <sub>S</sub> = 10 V, | 25°C | | 50 | | ns | | t <sub>BBM</sub> | Break-before-make time delay | $R_L = 300 \Omega$ , $C_L = 35 pF$ | - 40°C to +85°C | 1 | | 180 | ns | | | | Refer to Break-Before-Make | - 40°C to +125°C | 1 | | | ns | | | | V <sub>DD</sub> rise time = 1µs | 25°C | | 0.16 | | ms | | T <sub>ON (VDD)</sub> | Device turn on time (V <sub>DD</sub> to output) | $R_L = 300 \Omega$ , $C_L = 35 pF$ | - 40°C to +85°C | | 0.16 | | ms | | | (VDD to output) | Refer to Turn-on (VDD) Time | - 40°C to +125°C | | 0.16 | | ms | | t <sub>PD</sub> | Propagation delay | $R_L$ = 50 $\Omega$ , $C_L$ = 5 pF<br>Refer to $\dagger$ 6.8 | 25°C | | 450 | | ps | | Q <sub>INJ</sub> | Charge injection | $V_D$ = 0 V, $C_L$ = 100 pF<br>Refer to $\ddagger$ 6.9 | 25°C | | 3 | | рС | | O <sub>ISO</sub> | Off-isolation | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>$V_S = 0 V$ , $f = 100 kHz$<br>Refer to Off Isolation | 25°C | | - 82 | | dB | | O <sub>ISO</sub> | Off-isolation | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>$V_S = 0 V$ , $f = 1 MHz$<br>Refer to Off Isolation | 25°C | | - 62 | | dB | | X <sub>TALK</sub> | Crosstalk | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>$V_S = 0 V$ , $f = 1 MHz$<br>Refer to Crosstalk | 25°C | | - 105 | | dB | | BW | - 3dB Bandwidth | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>$V_S = 0 V$<br>Refer to Bandwidth | 25°C | | 100 | | MHz | | IL | Insertion loss | $R_L$ = 50 $\Omega$ , $C_L$ = 5 pF<br>$V_S$ = 0 V, f = 1 MHz | 25°C | | - 0.3 | | dB | | ACPSRR | AC Power Supply Rejection Ratio | $V_{PP}$ = 0.62 V on $V_{DD}$ and $V_{SS}$ $R_L$ = 10 M $\Omega$ , $C_L$ = 5 pF, f = 1 MHz Refer to $\ddagger$ 6.14 | 25°C | | - 48 | | dB | | THD+N | Total Harmonic Distortion + Noise | $V_{PP}$ = 15 V, $V_{BIAS}$ = 0 V<br>$R_{L}$ = 10 k Ω , $C_{L}$ = 5 pF,<br>f = 20 Hz to 20 kHz<br>Refer to $\dagger$ 6.13 | 25°C | | 0.0004 | | % | | C <sub>S(OFF)</sub> | Source off capacitance | V <sub>S</sub> = 0 V, f = 1 MHz | 25°C | | 16 | | pF | | C <sub>D(OFF)</sub> | Drain off capacitance | V <sub>S</sub> = 0 V, f = 1 MHz | 25°C | | 28 | | pF | | C <sub>S(ON),</sub><br>C <sub>D(ON)</sub> | On capacitance | V <sub>S</sub> = 0 V, f = 1 MHz | 25°C | | 77 | | pF | # 5.8 ±20 V Dual Supply: Electrical Characteristics $V_{DD} = +20 \text{ V} \pm 10\%, \ V_{SS} = -20 \text{ V} \pm 10\%, \ \text{GND} = 0 \text{ V} \ \text{(unless otherwise noted)}$ Typical at $V_{DD} = +20 \text{ V}, \ V_{SS} = -20 \text{ V}, \ T_A = 25 ^{\circ}\text{C} \ \text{(unless otherwise noted)}$ | | PARAMETER | TEST CONDITIONS | TA | MIN | TYP | MAX | UNIT | |-----------------------|-------------------------------------------|---------------------------------------------------------------------------|------------------|-------|---------|-----|------| | ANALOG | SWITCH | | | | | | | | | | V <sub>S</sub> = - 15 V to +15 V | 25°C | | 3.2 | 5.4 | Ω | | R <sub>ON</sub> | On-resistance | I <sub>D</sub> = - 10 mA | - 40°C to +85°C | | | 6.7 | Ω | | | | Refer to On-Resistance | - 40°C to +125°C | | | 7.9 | Ω | | | | V <sub>S</sub> = - 15 V to +15 V | 25°C | | 0.2 | 0.7 | Ω | | $\Delta R_{ON}$ | On-resistance mismatch between channels | $I_D = -10 \text{ mA}$ | - 40°C to +85°C | | | 0.8 | Ω | | | ond mois | Refer to On-Resistance | - 40°C to +125°C | | | 0.9 | Ω | | | | V <sub>S</sub> = -15 V to +15 V | 25°C | | 0.6 | 1.5 | Ω | | R <sub>ON FLAT</sub> | On-resistance flatness | I <sub>S</sub> = - 10 mA | - 40°C to +85°C | | | 1.7 | Ω | | | | Refer to On-Resistance | - 40°C to +125°C | | | 1.9 | Ω | | R <sub>ON DRIFT</sub> | On-resistance drift | V <sub>S</sub> = 0 V, I <sub>S</sub> = -10 mA<br>Refer to On-Resistance | - 40°C to +125°C | | 0.014 | | Ω/°C | | | | V <sub>DD</sub> = 22 V, V <sub>SS</sub> = -22 V | 25°C | - 1 | 0.02 | 1 | nA | | lovores | Source off leakage current <sup>(1)</sup> | Switch state is off V <sub>S</sub> = +15 V / - 15 V | - 40°C to +85°C | - 2 | | 2 | nA | | I <sub>S(OFF)</sub> | | V <sub>D</sub> = -15 V / +15 V<br>Refer to 节 6.2 | - 40°C to +125°C | - 12 | | 12 | nA | | | Drain off leakage current <sup>(1)</sup> | V <sub>DD</sub> = 22 V, V <sub>SS</sub> = -22 V | 25°C | - 1 | 0.04 | 1 | nA | | | | Switch state is off $V_S = +15 \text{ V} / -15 \text{ V}$ | - 40°C to +85°C | - 4 | | 4 | nA | | I <sub>D(OFF)</sub> | | V <sub>D</sub> = -15 V / +15 V<br>Refer to 节 6.2 | - 40°C to +125°C | - 30 | | 30 | nA | | | Channel on leakage current <sup>(2)</sup> | V <sub>DD</sub> = 22 V, V <sub>SS</sub> = -22 V | 25°C | - 1 | 0.04 | 1 | nA | | I <sub>S(ON)</sub> | | Switch state is on $V_S = V_D = \pm 15 \text{ V}$ | - 40°C to +85°C | - 4 | | 4 | nA | | I <sub>D(ON)</sub> | | Refer to 节 6.3 | - 40°C to +125°C | - 30 | | 30 | nA | | LOGIC IN | PUTS (SEL / EN pins) | | | | | | | | V <sub>IH</sub> | Logic voltage high | | - 40°C to +125°C | 1.3 | | 44 | V | | V <sub>IL</sub> | Logic voltage low | | - 40°C to +125°C | 0 | | 0.8 | V | | I <sub>IH</sub> | Input leakage current | | - 40°C to +125°C | | 0.6 | 2 | μA | | I <sub>IL</sub> | Input leakage current | | - 40°C to +125°C | - 0.1 | - 0.005 | | μA | | C <sub>IN</sub> | Logic input capacitance | | - 40°C to +125°C | | 3 | | pF | | POWER S | SUPPLY | I | I | | | | | | | | | 25°C | | 50 | 80 | μA | | I <sub>DD</sub> | V <sub>DD</sub> supply current | $V_{DD}$ = 22 V, $V_{SS}$ = -22 V<br>Logic inputs = 0 V, 5 V, or $V_{DD}$ | - 40°C to +85°C | | | 95 | μΑ | | | | 20g.5 mpate 6 v, 6 v, 61 v DD | - 40°C to +125°C | | | 110 | μΑ | | | | | 25°C | | 10 | 30 | μA | | I <sub>SS</sub> | V <sub>SS</sub> supply current | $V_{DD}$ = 22 V, $V_{SS}$ = -22 V<br>Logic inputs = 0 V, 5 V, or $V_{DD}$ | - 40°C to +85°C | | | 35 | μΑ | | | | 20g.0 mpato 0 v, 0 v, or v DD | - 40°C to +125°C | | | 45 | μA | When $V_S$ is positive, $V_D$ is negative. Or when $V_S$ is negative, $V_D$ is positive. When $V_S$ is at a voltage potential, $V_D$ is floating. Or when $V_D$ is at a voltage potential, $V_S$ is floating. # 5.9 ±20 V Dual Supply: Switching Characteristics $V_{DD} = +20 \text{ V} \pm 10\%, V_{SS} = -20 \text{ V} \pm 10\%, \text{GND} = 0 \text{ V (unless otherwise noted)}$ Typical at $V_{DD} = +20 \text{ V}, V_{SS} = -20 \text{ V}, T_A = 25 ^{\circ}\text{C}$ (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | , T <sub>A</sub> | MIN | TYP | MAX | UNIT | |-------------------------------------------|-------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|------------------|-----|--------|-----|------| | | | V <sub>S</sub> = 10 V | 25°C | | 90 | 190 | ns | | t <sub>TRAN</sub> | Transition time from control input | $R_L = 300 \Omega$ , $C_L = 35 pF$ | - 40°C to +85°C | | | 200 | ns | | | | Refer to Transition Time | - 40°C to +125°C | | | 210 | ns | | | | V <sub>S</sub> = 10 V | 25°C | | 110 | 190 | ns | | t <sub>ON (EN)</sub> | Turn-on time from enable | $R_L = 300 \Omega$ , $C_L = 35 pF$ | - 40°C to +85°C | | | 200 | ns | | | | Refer to 节 6.5 | - 40°C to +125°C | | | 210 | ns | | | | V <sub>S</sub> = 10 V | 25°C | | 75 | 140 | ns | | t <sub>OFF (EN)</sub> | Turn-off time from enable | $R_L = 300 \Omega$ , $C_L = 35 pF$ | - 40°C to +85°C | | | 150 | ns | | | | Refer to 节 6.5 | - 40°C to +125°C | | | 160 | ns | | | | V <sub>S</sub> = 10 V, | 25°C | | 50 | | ns | | t <sub>BBM</sub> | Break-before-make time delay | $R_L = 300 \Omega$ , $C_L = 35 pF$ | - 40°C to +85°C | 1 | | | ns | | | | Refer to Break-Before-Make | - 40°C to +125°C | 1 | | | ns | | | | V <sub>DD</sub> rise time = 1µs | 25°C | | 0.16 | | ms | | T <sub>ON (VDD)</sub> | Device turn on time (V <sub>DD</sub> to output) | $R_L = 300 \Omega$ , $C_L = 35 pF$ | - 40°C to +85°C | | 0.16 | | ms | | | (100 | Refer to 节 6.5 | - 40°C to +125°C | | 0.16 | | ms | | t <sub>PD</sub> | Propagation delay | $R_L$ = 50 $\Omega$ , $C_L$ = 5 pF<br>Refer to $\dagger$ 6.8 | 25°C | | 470 | | ps | | Q <sub>INJ</sub> | Charge injection | V <sub>D</sub> = 0 V, C <sub>L</sub> = 100 pF<br>Refer to 节 6.9 | 25°C | | 3 | | pC | | O <sub>ISO</sub> | Off-isolation | $R_L = 50 \ \Omega$ , $C_L = 5 \ pF$<br>$V_S = 0 \ V$ , $f = 100 \ kHz$<br>Refer to Off Isolation | 25°C | | - 82 | | dB | | O <sub>ISO</sub> | Off-isolation | $R_L$ = 50 $\Omega$ , $C_L$ = 5 pF<br>$V_S$ = 0 V, f = 1 MHz<br>Refer to Off Isolation | 25°C | | - 62 | | dB | | X <sub>TALK</sub> | Crosstalk | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>$V_S = 0 V$ , $f = 1 MHz$<br>Refer to Crosstalk | 25°C | | - 105 | | dB | | BW | - 3dB Bandwidth | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>$V_S = 0 V$<br>Refer to Bandwidth | 25°C | | 95 | | MHz | | IL | Insertion loss | $R_L$ = 50 $\Omega$ , $C_L$ = 5 pF<br>$V_S$ = 0 V, f = 1 MHz | 25°C | | - 0.25 | | dB | | ACPSRR | AC Power Supply Rejection Ratio | $V_{PP}$ = 0.62 V on $V_{DD}$ and $V_{SS}$ $R_L$ = 10 M $\Omega$ , $C_L$ = 5 pF, f = 1 MHz Refer to $\dagger$ 6.14 | 25°C | | - 48 | | dB | | THD+N | Total Harmonic Distortion + Noise | $V_{PP}$ = 20 V, $V_{BIAS}$ = 0 V<br>$R_{L}$ = 10 k Ω , $C_{L}$ = 5 pF,<br>f = 20 Hz to 20 kHz<br>Refer to $\ddagger$ 6.13 | 25°C | | 0.002 | | % | | C <sub>S(OFF)</sub> | Source off capacitance | V <sub>S</sub> = 0 V, f = 1 MHz | 25°C | | 16 | | pF | | C <sub>D(OFF)</sub> | Drain off capacitance | V <sub>S</sub> = 0 V, f = 1 MHz | 25°C | | 26 | | pF | | C <sub>S(ON),</sub><br>C <sub>D(ON)</sub> | On capacitance | V <sub>S</sub> = 0 V, f = 1 MHz | 25°C | | 77 | | pF | 提交文档反馈 9 # 5.10 44 V Single Supply: Electrical Characteristics $V_{DD}$ = +44 V, $V_{SS}$ = 0 V, GND = 0 V (unless otherwise noted) Typical at $V_{DD}$ = +44 V, $V_{SS}$ = 0 V, $T_A$ = 25°C (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | T <sub>A</sub> | MIN | TYP | MAX | UNIT | |-------------------------|-------------------------------------------|--------------------------------------------------------------------------|------------------|-------|---------|-----|------| | ANALOG | SWITCH | | | | | | | | | | V <sub>S</sub> = 0 V to 40 V | 25°C | | 3 | 5.8 | Ω | | R <sub>ON</sub> | On-resistance | I <sub>D</sub> = - 10 mA | - 40°C to +85°C | | | 7.2 | Ω | | · ·ON | | Refer to On-Resistance | - 40°C to +125°C | | | 8.9 | Ω | | | | V <sub>S</sub> = 0 V to 40 V | 25°C | | 0.2 | 0.7 | Ω | | $\Delta R_{ON}$ | On-resistance mismatch between channels | I <sub>D</sub> = - 10 mA | - 40°C to +85°C | | | 8.0 | Ω | | | orial mole | Refer to On-Resistance | - 40°C to +125°C | | | 0.9 | Ω | | | | V <sub>S</sub> = 0 V to 40 V | 25°C | | 1.5 | 2 | Ω | | R <sub>ON FLAT</sub> | On-resistance flatness | $I_D = -10 \text{ mA}$ | - 40°C to +85°C | | | 2.5 | Ω | | | | Refer to On-Resistance | - 40°C to +125°C | | | 3.3 | Ω | | R <sub>ON DRIFT</sub> | On-resistance drift | V <sub>S</sub> = 22 V, I <sub>S</sub> = -10 mA<br>Refer to On-Resistance | - 40°C to +125°C | | 0.012 | | Ω/°C | | | | V <sub>DD</sub> = 44 V, V <sub>SS</sub> = 0 V | 25°C | - 1 | 0.02 | 1 | nA | | I <sub>S(OFF)</sub> | Source off leakage current <sup>(1)</sup> | Switch state is off V <sub>S</sub> = 40 V / 1 V | - 40°C to +85°C | - 4 | | 4 | nA | | ·3(OFF) | | V <sub>D</sub> = 1 V / 40 V<br>Refer to 节 6.2 | - 40°C to +125°C | - 20 | | 20 | nA | | | Drain off leakage current <sup>(1)</sup> | V <sub>DD</sub> = 44 V, V <sub>SS</sub> = 0 V | 25°C | - 1 | 0.04 | 1 | nA | | I <sub>D(OFF)</sub> | | Switch state is off V <sub>S</sub> = 40 V / 1 V | - 40°C to +85°C | - 8 | | 8 | nA | | D(O(1) | | V <sub>D</sub> = 1 V / 40 V<br>Refer to 节 6.2 | - 40°C to +125°C | - 40 | | 40 | nA | | | | V <sub>DD</sub> = 44 V, V <sub>SS</sub> = 0 V | 25°C | - 1 | 0.04 | 1 | nA | | $I_{S(ON)}$ $I_{D(ON)}$ | Channel on leakage current <sup>(2)</sup> | Switch state is on $V_S = V_D = 40 \text{ V}$ or 1 V | - 40°C to +85°C | - 8 | | 8 | nA | | -D(ON) | | Refer to 节 6.3 | - 40°C to +125°C | - 40 | | 40 | nA | | LOGIC IN | PUTS (SEL / EN pins) | | | | | ' | | | V <sub>IH</sub> | Logic voltage high | | - 40°C to +125°C | 1.3 | | 44 | V | | V <sub>IL</sub> | Logic voltage low | | - 40°C to +125°C | 0 | | 0.8 | V | | I <sub>IH</sub> | Input leakage current | | - 40°C to +125°C | | 0.6 | 2 | μΑ | | I <sub>IL</sub> | Input leakage current | | - 40°C to +125°C | - 0.1 | - 0.005 | | μΑ | | C <sub>IN</sub> | Logic input capacitance | | - 40°C to +125°C | | 3 | | pF | | POWER S | SUPPLY | | | | | 1 | | | | | | 25°C | | 70 | 110 | μΑ | | $I_{DD}$ | V <sub>DD</sub> supply current | $V_{DD}$ = 44 V, $V_{SS}$ = 0 V<br>Logic inputs = 0 V, 5 V, or $V_{DD}$ | - 40°C to +85°C | | | 118 | μΑ | | | | J,, 3. 100 | - 40°C to +125°C | | | 140 | μΑ | Product Folder Links: TMUX7234 提交文档反馈 Copyright © 2024 Texas Instruments Incorporated <sup>(1)</sup> When V<sub>S</sub> is 40 V, V<sub>D</sub> is 1 V. Or when V<sub>S</sub> is 1 V, V<sub>D</sub> is 40 V. (2) When V<sub>S</sub> is at a voltage potential, V<sub>D</sub> is floating. Or when V<sub>D</sub> is at a voltage potential, V<sub>S</sub> is floating. # 5.11 44 V Single Supply: Switching Characteristics $V_{DD}$ = +44 V, $V_{SS}$ = 0 V, GND = 0 V (unless otherwise noted) Typical at $V_{DD}$ = +44 V, $V_{SS}$ = 0 V, $T_A$ = 25 °C (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | T <sub>A</sub> | MIN | TYP | MAX | UNIT | |-------------------------------------------|-------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|------------------|-----|-------|-----|------| | | | V <sub>S</sub> = 18 V | 25°C | | 90 | 200 | ns | | t <sub>TRAN</sub> | Transition time from control input | $R_L = 300 \Omega$ , $C_L = 35 pF$ | - 40°C to +85°C | | | 220 | ns | | | | Refer to Transition Time | - 40°C to +125°C | | | 240 | ns | | | | V <sub>S</sub> = 18 V | 25°C | | 100 | 200 | ns | | t <sub>ON (EN)</sub> | Turn-on time from enable | $R_L = 300 \Omega$ , $C_L = 35 pF$ | - 40°C to +85°C | | | 220 | ns | | | | Refer to 节 6.5 | - 40°C to +125°C | | | 240 | ns | | | | V <sub>S</sub> = 18 V | 25°C | | 90 | 180 | ns | | t <sub>OFF (EN)</sub> | Turn-off time from enable | $R_L = 300 \Omega$ , $C_L = 35 pF$ | - 40°C to +85°C | | | 200 | ns | | | | Refer to 节 6.5 | - 40°C to +125°C | | | 220 | ns | | | | V <sub>S</sub> = 18 V, | 25°C | | 45 | | ns | | t <sub>BBM</sub> | Break-before-make time delay | $R_L = 300 \Omega$ , $C_L = 35 pF$ | - 40°C to +85°C | 1 | | | ns | | | | Refer to Break-Before-Make | - 40°C to +125°C | 1 | | | ns | | | | V <sub>DD</sub> rise time = 1μs | 25°C | | 0.13 | | ms | | T <sub>ON (VDD)</sub> | Device turn on time (V <sub>DD</sub> to output) | $R_L = 300 \Omega$ , $C_L = 35 pF$ | - 40°C to +85°C | | 0.13 | | ms | | , , | (VDD to output) | Refer to Turn-on (VDD) Time | - 40°C to +125°C | | 0.13 | | ms | | t <sub>PD</sub> | Propagation delay | $R_L$ = 50 $\Omega$ , $C_L$ = 5 pF<br>Refer to $\overline{7}$ 6.8 | 25°C | | 570 | | ps | | Q <sub>INJ</sub> | Charge injection | V <sub>D</sub> = 22 V, C <sub>L</sub> = 100 pF<br>Refer to 节 6.9 | 25°C | | 3 | | рС | | O <sub>ISO</sub> | Off-isolation | $R_L$ = 50 $\Omega$ , $C_L$ = 5 pF<br>$V_S$ = 6 V, f = 100 kHz<br>Refer to Off Isolation | 25°C | | - 82 | | dB | | O <sub>ISO</sub> | Off-isolation | $R_L$ = 50 $\Omega$ , $C_L$ = 5 pF<br>$V_S$ = 6 V, f = 1 MHz<br>Refer to Off Isolation | 25°C | | - 62 | | dB | | X <sub>TALK</sub> | Crosstalk | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>$V_S = 6 V$ , $f = 1 MHz$<br>Refer to Crosstalk | 25°C | | - 105 | | dB | | BW | - 3dB Bandwidth | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>$V_S = 6 V$<br>Refer to Bandwidth | 25°C | | 92 | | MHz | | IL | Insertion loss | $R_L$ = 50 $\Omega$ , $C_L$ = 5 pF<br>$V_S$ = 6 V, f = 1 MHz | 25°C | | - 0.3 | | dB | | ACPSRR | AC Power Supply Rejection Ratio | $V_{PP}$ = 0.62 V on $V_{DD}$ and $V_{SS}$ $R_L$ = 10 M $\Omega$ , $C_L$ = 5 pF, f = 1 MHz Refer to $\dagger$ 6.14 | 25°C | | - 45 | | dB | | C <sub>S(OFF)</sub> | Source off capacitance | V <sub>S</sub> = 22 V, f = 1 MHz | 25°C | | 16 | | pF | | C <sub>D(OFF)</sub> | Drain off capacitance | V <sub>S</sub> = 22 V, f = 1 MHz | 25°C | | 28 | | pF | | C <sub>S(ON),</sub><br>C <sub>D(ON)</sub> | On capacitance | V <sub>S</sub> = 22 V, f = 1 MHz | 25°C | | 77 | | pF | Product Folder Links: TMUX7234 11 # 5.12 12 V Single Supply: Electrical Characteristics $V_{DD}$ = +12 V ± 10%, $V_{SS}$ = 0 V, GND = 0 V (unless otherwise noted) Typical at $V_{DD}$ = +12 V, $V_{SS}$ = 0 V, $T_A$ = 25°C (unless otherwise noted) | • | PARAMETER | TEST CONDITIONS | T <sub>A</sub> | MIN | TYP | MAX | UNIT | |-------------------------|-------------------------------------------|---------------------------------------------------------------------------|------------------|-------|---------|-----|------| | ANALOG | SWITCH | | | | | | | | | | V <sub>S</sub> = 0 V to 10 V | 25°C | | 6.2 | 12 | Ω | | R <sub>ON</sub> | On-resistance | I <sub>D</sub> = - 10 mA | - 40°C to +85°C | | | 15 | Ω | | · ·ON | | Refer to On-Resistance | - 40°C to +125°C | | | 18 | Ω | | | | V <sub>S</sub> = 0 V to 10 V | 25°C | | 0.2 | 0.7 | Ω | | $\Delta R_{ON}$ | On-resistance mismatch between channels | I <sub>D</sub> = -10 mA | - 40°C to +85°C | | | 0.8 | Ω | | | orial mole | Refer to On-Resistance | - 40°C to +125°C | | | 0.9 | Ω | | | | V <sub>S</sub> = 0 V to 10 V | 25°C | | 2.4 | 3.6 | Ω | | R <sub>ON FLAT</sub> | On-resistance flatness | I <sub>S</sub> = - 10 mA | - 40°C to +85°C | | | 3.9 | Ω | | | | Refer to On-Resistance | - 40°C to +125°C | | | 4.8 | Ω | | R <sub>ON DRIFT</sub> | On-resistance drift | V <sub>S</sub> = 6 V, I <sub>S</sub> = - 10 mA<br>Refer to On-Resistance | - 40°C to +125°C | | 0.025 | | Ω/°C | | | | V <sub>DD</sub> = 13.2 V, V <sub>SS</sub> = 0 V | 25°C | - 0.4 | 0.01 | 0.4 | nA | | I <sub>S(OFF)</sub> | Source off leakage current <sup>(1)</sup> | Switch state is off V <sub>S</sub> = 10 V / 1 V | - 40°C to +85°C | - 1 | | 1 | nA | | ·3(OFF) | | V <sub>D</sub> = 1 V / 10 V<br>Refer to 节 6.2 | - 40°C to +125°C | - 8 | | 8 | nA | | | Drain off leakage current <sup>(1)</sup> | V <sub>DD</sub> = 13.2 V, V <sub>SS</sub> = 0 V | 25°C | - 0.5 | 0.02 | 0.5 | nA | | I <sub>D(OFF)</sub> | | Switch state is off V <sub>S</sub> = 10 V / 1 V | - 40°C to +85°C | - 4 | | 4 | nA | | D(OIT) | | V <sub>D</sub> = 1 V / 10 V<br>Refer to 节 6.2 | - 40°C to +125°C | - 12 | | 12 | nA | | | | V <sub>DD</sub> = 13.2 V, V <sub>SS</sub> = 0 V | 25°C | - 0.5 | 0.02 | 0.5 | nA | | $I_{S(ON)}$ $I_{D(ON)}$ | Channel on leakage current <sup>(2)</sup> | Switch state is on $V_S = V_D = 10 \text{ V or } 1 \text{ V}$ | - 40°C to +85°C | - 4 | | 4 | nA | | -D(ON) | | Refer to 节 6.3 | - 40°C to +125°C | - 8 | | 8 | nA | | LOGIC IN | PUTS (SEL / EN pins) | | | | | | | | V <sub>IH</sub> | Logic voltage high | | - 40°C to +125°C | 1.3 | | 44 | V | | $V_{IL}$ | Logic voltage low | | - 40°C to +125°C | 0 | | 8.0 | V | | I <sub>IH</sub> | Input leakage current | | - 40°C to +125°C | | 0.6 | 2 | μΑ | | I <sub>IL</sub> | Input leakage current | | - 40°C to +125°C | - 0.1 | - 0.005 | | μΑ | | C <sub>IN</sub> | Logic input capacitance | | - 40°C to +125°C | | 3 | | pF | | POWER S | SUPPLY | | • | • | | | | | | | | 25°C | | 36 | 55 | μΑ | | $I_{DD}$ | V <sub>DD</sub> supply current | $V_{DD}$ = 13.2 V, $V_{SS}$ = 0 V<br>Logic inputs = 0 V, 5 V, or $V_{DD}$ | - 40°C to +85°C | | | 65 | μΑ | | | | | - 40°C to +125°C | | · | 75 | μΑ | English Data Sheet: SCDS429 12 <sup>(1)</sup> When V<sub>S</sub> is 10 V, V<sub>D</sub> is 1 V. Or when V<sub>S</sub> is 1 V, V<sub>D</sub> is 10 V. (2) When V<sub>S</sub> is at a voltage potential, V<sub>D</sub> is floating. Or when V<sub>D</sub> is at a voltage potential, V<sub>S</sub> is floating. # 5.13 12 V Single Supply: Switching Characteristics $V_{DD}$ = +12 V ± 10%, $V_{SS}$ = 0 V, GND = 0 V (unless otherwise noted) Typical at $V_{DD}$ = +12 V, $V_{SS}$ = 0 V, $T_A$ = 25°C (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | T <sub>A</sub> | MIN | TYP | MAX | UNIT | |-------------------------------------------|-------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|------------------|-----|--------|-----|------| | | | V <sub>S</sub> = 8 V | 25°C | | 105 | 200 | ns | | t <sub>TRAN</sub> | Transition time from control input | $R_L = 300 \Omega$ , $C_L = 35 pF$ | - 40°C to +85°C | | | 220 | ns | | | | Refer to Transition Time | - 40°C to +125°C | | | 250 | ns | | | | V <sub>S</sub> = 8 V | 25°C | | 110 | 200 | ns | | t <sub>ON (EN)</sub> | Turn-on time from enable | $R_L = 300 \Omega$ , $C_L = 35 pF$ | - 40°C to +85°C | | | 220 | ns | | | | Refer to 节 6.5 | - 40°C to +125°C | | | 250 | ns | | | | V <sub>S</sub> = 8 V | 25°C | | 105 | 190 | ns | | t <sub>OFF (EN)</sub> | Turn-off time from enable | $R_L = 300 \Omega$ , $C_L = 35 pF$ | - 40°C to +85°C | | | 210 | ns | | | | Refer to 节 6.5 | - 40°C to +125°C | | | 240 | ns | | | | V <sub>S</sub> = 8 V, | 25°C | | 60 | | ns | | t <sub>BBM</sub> | Break-before-make time delay | $R_L = 300 \Omega$ , $C_L = 35 pF$ | - 40°C to +85°C | 1 | | | ns | | | | Refer to Break-Before-Make | - 40°C to +125°C | 1 | | | ns | | | | V <sub>DD</sub> rise time = 1µs | 25°C | | 0.16 | | ms | | T <sub>ON (VDD)</sub> | Device turn on time (V <sub>DD</sub> to output) | $R_L = 300 \Omega$ , $C_L = 35 pF$ | - 40°C to +85°C | | 0.16 | | ms | | , , | (VDD to output) | Refer to Turn-on (VDD) Time | - 40°C to +125°C | | 0.16 | | ms | | t <sub>PD</sub> | Propagation delay | $R_L$ = 50 $\Omega$ , $C_L$ = 5 pF<br>Refer to $\dagger$ 6.8 | 25°C | | 490 | | ps | | Q <sub>INJ</sub> | Charge injection | $V_D$ = 6 V, $C_L$ = 100 pF<br>Refer to $\ddagger$ 6.9 | 25°C | | 1 | | pC | | O <sub>ISO</sub> | Off-isolation | $R_L$ = 50 $\Omega$ , $C_L$ = 5 pF<br>$V_S$ = 6 V, f = 100 kHz | 25°C | | - 82 | | dB | | O <sub>ISO</sub> | Off-isolation | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>$V_S = 6 V$ , $f = 1 MHz$<br>Refer to Off Isolation | 25°C | | - 62 | | dB | | X <sub>TALK</sub> | Crosstalk | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>$V_S = 6 V$ , $f = 1MHz$<br>Refer to Crosstalk | 25°C | | - 105 | | dB | | BW | - 3dB Bandwidth | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>$V_S = 6 V$<br>Refer to Bandwidth | 25°C | | 130 | | MHz | | IL | Insertion loss | $R_L$ = 50 $\Omega$ , $C_L$ = 5 pF<br>$V_S$ = 6 V, f = 1 MHz | 25°C | | - 0.5 | | dB | | ACPSRR | AC Power Supply Rejection Ratio | $V_{PP}$ = 0.62 V on $V_{DD}$ and $V_{SS}$ $R_L$ = 10 M $\Omega$ , $C_L$ = 5 pF, f = 1 MHz Refer to $\dagger$ 6.14 | 25°C | | - 50 | | dB | | THD+N | Total Harmonic Distortion + Noise | $V_{PP}$ = 6 V, $V_{BIAS}$ = 6 V<br>$R_L$ = 10 k $\Omega$ , $C_L$ = 5 pF,<br>f = 20 Hz to 20 kHz<br>Refer to $\dagger$ 6.13 | 25°C | | 0.0016 | | % | | C <sub>S(OFF)</sub> | Source off capacitance | V <sub>S</sub> = 6 V, f = 1 MHz | 25°C | | 19 | | pF | | C <sub>D(OFF)</sub> | Drain off capacitance | V <sub>S</sub> = 6 V, f = 1 MHz | 25°C | | 33 | | pF | | C <sub>S(ON),</sub><br>C <sub>D(ON)</sub> | On capacitance | V <sub>S</sub> = 6 V, f = 1 MHz | 25°C | | 78 | | pF | ### **5.14 Typical Characteristics** at T<sub>A</sub> = 25°C (unless otherwise noted) at T<sub>A</sub> = 25°C (unless otherwise noted) at T<sub>A</sub> = 25°C (unless otherwise noted) at T<sub>A</sub> = 25°C (unless otherwise noted) at T<sub>A</sub> = 25°C (unless otherwise noted) ### **6 Parameter Measurement Information** #### 6.1 On-Resistance The on-resistance of a device is the ohmic resistance between the source (Sx) and drain (D) pins of the device. The on-resistance varies with input voltage and supply voltage. The symbol $R_{ON}$ is used to denote on-resistance. 86-1 shows the measurement setup used to measure $R_{ON}$ . Voltage (V) and current ( $I_{SD}$ ) are measured using this setup, and $R_{ON}$ is computed with $R_{ON} = V / I_{SD}$ . 图 6-1. On-Resistance Measurement Setup ### 6.2 Off-Leakage Current There are two types of leakage currents associated with a switch during the off state: - · Source off-leakage current - · Drain off-leakage current Source leakage current is defined as the leakage current flowing into or out of the source pin when the switch is off. This current is denoted by the symbol $I_{S(OFF)}$ . Drain leakage current is defined as the leakage current flowing into or out of the drain pin when the switch is off. This current is denoted by the symbol $I_{D(OFF)}$ . 图 6-2 shows the setup used to measure both off-leakage currents. 图 6-2. Off-Leakage Measurement Setup Product Folder Links: TMUX7234 Copyright © 2024 Texas Instruments Incorporated 提交文档反馈 19 ### 6.3 On-Leakage Current Source on-leakage current is defined as the leakage current flowing into or out of the source pin when the switch is on. This current is denoted by the symbol $I_{S(ON)}$ . Drain on-leakage current is defined as the leakage current flowing into or out of the drain pin when the switch is on. This current is denoted by the symbol $I_{D(ON)}$ . Either the source pin or drain pin is left floating during the measurement. $\boxtimes$ 6-3 shows the circuit used for measuring the on-leakage current, denoted by $I_{S(ON)}$ or $I_{D(ON)}$ . 图 6-3. On-Leakage Measurement Setup ### **6.4 Transition Time** Transition time is defined as the time taken by the output of the device to rise or fall 90% after the address signal has risen or fallen past the logic threshold. The 90% transition measurement is utilized to provide the timing of the device. System level timing can then account for the time constant added from the load resistance and load capacitance. 8 6-4 shows the setup used to measure transition time, denoted by the symbol treatment. 图 6-4. Transition-Time Measurement Setup Product Folder Links: TMUX7234 Copyright © 2024 Texas Instruments Incorporated # 6.5 t<sub>ON(EN)</sub> and t<sub>OFF(EN)</sub> Turn-on time is defined as the time taken by the output of the device to rise to 90% after the enable has risen past the logic threshold. The 90% measurement is utilized to provide the timing of the device. System level timing can then account for the time constant added from the load resistance and load capacitance. 86-5 shows the setup used to measure turn-on time, denoted by the symbol $t_{ON(EN)}$ . Turn-off time is defined as the time taken by the output of the device to fall to 10% after the enable has fallen past the logic threshold. The 10% measurement is utilized to provide the timing of the device. System level timing can then account for the time constant added from the load resistance and load capacitance. 46-5 shows the setup used to measure turn-off time, denoted by the symbol 40-5 to 40-5 shows the setup used to measure turn-off time, denoted by the symbol 40-5 shows the setup used to measure turn-off time, denoted by the symbol 40-5 shows the setup used to measure turn-off time, denoted by the symbol 40-5 shows the setup used to measure turn-off time, denoted by the symbol 40-5 shows the setup used to measure turn-off time, denoted by the symbol 40-5 shows the setup used to measure turn-off time, denoted by the symbol 40-5 shows the setup used to measure turn-off time, denoted by the symbol 40-5 shows the setup used to measure turn-off time, denoted by the symbol 40-5 shows the setup used to measure turn-off time, denoted by the symbol 40-5 shows the setup used to measure turn-off time, denoted by the symbol 40-5 shows the setup used to measure turn-off time, denoted by the symbol 40-5 shows the setup used to measure turn-off time. 图 6-5. Turn-On and Turn-Off Time Measurement Setup #### 6.6 Break-Before-Make Break-before-make delay is a safety feature that prevents two inputs from connecting when the device is switching. The output first breaks from the on-state switch before making the connection with the next on-state switch. The time delay between the *break* and the *make* is known as break-before-make delay. 86-6 shows the setup used to measure break-before-make delay, denoted by the symbol 100 图 6-6. Break-Before-Make Delay Measurement Setup ### 6.7 t<sub>ON (VDD)</sub> Time The $t_{ON\ (VDD)}$ time is defined as the time taken by the output of the device to rise to 90% after the supply has risen past the supply threshold. The 90% measurement is used to provide the timing of the device turning on in the system. $\boxtimes$ 6-7 shows the setup used to measure turn on time, denoted by the symbol $t_{ON\ (VDD)}$ . 图 6-7. t<sub>ON (VDD)</sub> Time Measurement Setup ### 6.8 Propagation Delay Propagation delay is defined as the time taken by the output of the device to rise or fall 50% after the input signal has risen or fallen past the 50% threshold. 86-8 shows the setup used to measure propagation delay, denoted by the symbol $t_{PD}$ . 图 6-8. Propagation Delay Measurement Setup Product Folder Links: TMUX7234 Copyright © 2024 Texas Instruments Incorporated # 6.9 Charge Injection The TMUX7234 has a transmission-gate topology. Any mismatch in capacitance between the NMOS and PMOS transistors results in a charge injected into the drain or source during the falling or rising edge of the gate signal. The amount of charge injected into the source or drain of the device is known as charge injection, and is denoted by the symbol Q<sub>INJ</sub>. 🛭 6-9 shows the setup used to measure charge injection from source (Sx) to drain (D). 图 6-9. Charge-Injection Measurement Setup ### 6.10 Off Isolation Off isolation is defined as the ratio of the signal at the drain pin (D) of the device when a signal is applied to the source pin (Sx) of an off-channel. 🛭 6-10 shows the setup used to measure, and the equation used to calculate off isolation. 图 6-10. Off Isolation Measurement Setup Product Folder Links: TMUX7234 23 #### 6.11 Crosstalk Crosstalk is defined as the ratio of the signal at the drain pin (D) of a different channel, when a signal is applied at the source pin (Sx) of an on-channel. 3 6-11 shows the setup used to measure and the equation used to calculate crosstalk. 图 6-11. Crosstalk Measurement Setup #### 6.12 Bandwidth Bandwidth is defined as the range of frequencies that are attenuated by less than 3 dB when the input is applied to the source pin (Sx) of an on-channel, and the output is measured at the drain pin (D) of the device. 86-12 shows the setup used to measure bandwidth. 图 6-12. Bandwidth Measurement Setup Product Folder Links: TMUX7234 Copyright © 2024 Texas Instruments Incorporated #### 6.13 THD + Noise The total harmonic distortion (THD) of a signal is a measurement of the harmonic distortion, and is defined as the ratio of the sum of the powers of all harmonic components to the power of the fundamental frequency at the mux output. The on-resistance of the device varies with the amplitude of the input signal and results in distortion when the drain pin is connected to a low-impedance load. Total harmonic distortion plus noise is denoted as THD. 图 6-13. THD Measurement Setup ### 6.14 Power Supply Rejection Ratio (PSRR) PSRR measures the ability of a device to prevent noise and spurious signals that appear on the supply voltage pin from coupling to the output of the switch. The DC voltage on the device supply is modulated by a sine wave of 620mVPP. The ratio of the amplitude of signal on the output to the amplitude of the modulated signal is the ACPSRR. A high ratio represents a high degree of tolerance to supply rail variation. The below shows how the decoupling capacitors reduce high frequency noise on the supply pins. This helps stabilize the supply and immediately filter as much of the supply noise as possible. 图 6-14. ACPSRR Measurement Setup # 7 Detailed Description #### 7.1 Overview The TMUX7234 contains four independently controlled SPDT switches with an EN pin to enable or disable all four switches. ### 7.2 Functional Block Diagram ### 7.3 Feature Description #### 7.3.1 Bidirectional Operation The TMUX7234 conducts equally well from source (Sx) to drain (Dx) or from drain (Dx) to source (Sx). Each channel has very similar characteristics in both directions and supports both analog and digital signals. #### 7.3.2 Rail-to-Rail Operation The valid signal path input or output voltage for the TMUX7234 ranges from $V_{SS}$ to $V_{DD}$ . ### 7.3.3 1.8 V Logic Compatible Inputs The TMUX7234 has 1.8 V logic compatible control for all logic control inputs. 1.8 V logic level inputs allows the switch to interface with processors that have lower logic I/O rails and eliminates the need for an external translator, which saves both space and BOM cost. For more information on 1.8 V logic implementations refer to Simplifying Design with 1.8 V logic Muxes and Switches. > Copyright © 2024 Texas Instruments Incorporated Product Folder Links: TMUX7234 #### 7.3.4 Fail-Safe Logic TMUX7234 supports Fail-Safe Logic on the control input pins (EN and SELx) allowing it to operate up to 44 V, regardless of the state of the supply pins. This feature allows voltages on the control pins to be applied before the supply pin, protecting the device from potential damage. Fail-Safe Logic minimizes system complexity by removing the need for power supply sequencing on the logic control pins. For example, the Fail-Safe Logic feature allows the TMUX7234 logic input pins to ramp up to +44 V while $V_{DD}$ and $V_{SS}$ = 0 V. The logic control inputs are protected against positive faults of up to +44 V in powered-off condition, but do not offer protection against negative overvoltage conditions. ### 7.3.5 Latch-Up Immune Latch-Up is a condition where a low impedance path is created between a supply pin and ground. This condition is caused by a trigger (current injection or overvoltage), but once activated, the low impedance path remains even after the trigger is no longer present. This low impedance path may cause system upset or catastrophic damage due to excessive current levels. The Latch-Up condition typically requires a power cycle to eliminate the low impedance path. The TMUX72xx family of devices are constructed on Silicon on Insulator (SOI) based process where an oxide layer is added between the PMOS and NMOS transistor of each CMOS switch to prevent parasitic structures from forming. The oxide layer is also known as an insulating trench and prevents triggering of latch up events due to overvoltage or current injections. The latch-up immunity feature allows the TMUX72xx family of switches and multiplexers to be used in harsh environments. For more information on latch-up immunity refer to Using Latch Up Immune Multiplexers to Help Improve System Reliability . #### 7.3.6 Ultra-Low Charge Injection The TMUX7234 has a transmission gate topology, as shown in \( \bar{2} \) 7-1. Any mismatch in the stray capacitance associated with the NMOS and PMOS causes an output level change whenever the switch is opened or closed. 图 7-1. Transmission Gate Topology The TMUX7234 contains specialized architecture to reduce charge injection on the source (Sx). To further reduce charge injection in a sensitive application, a compensation capacitor (Cp) can be added on the drain (D). This will ensure that excess charge from the switch transition will be pushed into the compensation capacitor on the drain (D) instead of the source (Sx). As a general rule of thumb, Cp should be 20x larger than the equivalent load capacitance on the source (Sx). 7-2 shows charge injection variation with different compensation capacitors on the drain side. This plot was captured on the TMUX7219 as part of the TMUX72xx family with a 100pF load capacitance. Product Folder Links: TMUX7234 27 图 7-2. Charge Injection Compensation ### 7.4 Device Functional Modes The enable $\overline{EN}$ pin is an active-low logic pin that controls the connection between the source (SxA and SxB) and drain (Dx) pins of the device. The TMUX7234 SELx logic control inputs determine which source pin is connected to the drain pin for each channel. When the $\overline{EN}$ pin of the TMUX7234 is pulled low, the SELx logic control inputs determine which source input is selected. When the $\overline{EN}$ pin is pulled high, all of the switches are in an open state regardless of the state of the SELx logic control inputs. The control pins can be as high as 44 V. The $\overline{\text{EN}}$ and SELx pins have internal pull-down resistors of 4 M $\Omega$ . If unused, $\overline{\text{EN}}$ and SELx pins should be tied to GND in order to ensure the device does not consume additional current as highlighted in Implications of Slow or Floating CMOS Inputs. Unused signal path inputs (Sx or Dx) should be connected to GND. #### 7.5 Truth Tables 表 7-1 shows the truth tables for the TMUX7234. Selected Source Pins Connected to ΕN SEL1 SEL2 SEL3 SEL4 **Drain Pins** X<sup>(1)</sup> 0 Χ Χ S1B to D1 0 0 1 Χ Χ Х S1A to D1 Х S2B to D2 Χ 1 Х Χ S2A to D2 0 Х Х 0 Х S3B to D3 0 0 Х Χ Х S3A to D3 0 Χ Х Χ 0 S4B to D4 0 Χ Χ Χ S4A to D4 1 Χ Х Hi-Z (OFF) 1 Х Χ Product Folder Links: TMUX7234 表 7-1. TMUX7234 Truth Table (1) X means do not care. # 8 Application and Implementation #### 备注 以下应用部分中的信息不属于 TI 器件规格的范围, TI 不担保其准确性和完整性。TI 的客 户应负责确定 器件是否适用于其应用。客户应验证并测试其设计,以确保系统功能。 ### 8.1 Application Information The TMUX7234 is part of the precision switches and multiplexers family of devices. This device operates with dual supplies ( $\pm 4.5$ V to $\pm 22$ V), a single supply (4.5 V and 44 V), or asymmetric supplies (such as, $V_{DD}$ = 12 V and $V_{SS} = -5 \text{ V}$ ), and offers rail-to-rail input and output. The TMUX7234 offers low $R_{ON}$ , low on and off leakage currents and ultra-low charge injection performance. These features makes the TMUX7234 a precision, robust, high-performance analog multiplexer for high-voltage, industrial applications. ### 8.2 Typical Application One key application of the TMUX7234 is in the ultrasonic water flow measurement system. Ultrasonic flow meters use time of flight (ToF) of an ultrasonic wave and its dependency and behavior in the medium using two transducer pairs for upstream and downstream paths. The signal waveforms are transmitted between two adjacent transducers. One transducer transmits an upstream path signal and the other transducer receives a downstream signal path. The flight time for the signal can be calculated using the known velocity of sound and length between the transducers. The upstream and downstream waveforms are processed on the main MCU to obtain the volume. 88 8-1 shows a circuit example utilizing the MSP430FR66047 MCU, high voltage low distortion operational amplifiers (THS3091), along with TMUX7234, 2:1, 4 channel precision switches. The TMUX7234 is used to select the Rx and Tx path of the transducer. The TMUX7234 offers low on-state resistance, flat capacitance performance, and low propagation delay which leads to very low signal distortion. The break-before-make feature allows transferring of a signal from one port to another, without shorting the inputs together. This device also offers low charge injection which makes this device suitable for high precision data acquisition systems. 图 8-1. Ultrasonic Water Flow Measurement System Product Folder Links: TMUX7234 29 English Data Sheet: SCDS429 #### 8.2.1 Design Requirements For this design example, use the parameters listed in 表 8-1. 表 8-1. Design Parameters | PARAMETERS | VALUES | |---------------------------|--------------------------------------------| | Supply (V <sub>DD</sub> ) | 15 V | | Supply (V <sub>SS</sub> ) | -15 V | | MUX I/O signal range | -15 V to 15 V (Rail-to-Rail) | | Control logic thresholds | 1.8 V compatiable (up to V <sub>DD</sub> ) | | EN | EN pulled low to enable the switch | #### 8.2.2 Detailed Design Procedure The TMUX7234 can operate without any external components except for the supply decoupling capacitors. All inputs passing through the switch must fall within the recommended operating conditions of the TMUX7234, including signal range and continuous current. † 5.4 shows how the signal range for this design can be -15 V to +15 V and the maximum continuous current can be up to 400 mA for wide-range current measurement with a positive supply of 15 V on V<sub>DD</sub> and negative supply of -15 V on V<sub>SS</sub>. The TMUX7234 device are bidirectional, single-pole double-throw (SPDT) switches that offer low on-resistance, low leakage, and low power. These features make these devices suitable for portable and power sensitive applications such as ultrasonic water metering systems. For a more detailed analysis of the ultrasonic water flow measurement system refer to the reference design. #### 8.2.3 Application Curve The low on and off leakage currents of TMUX7234 and ultra-low charge injection performance make this device ideal for implementing high precision industrial systems. The TMUX7234 contains specialized architecture to reduce charge injection on the Source side (Sx) (For more details, see 节 7.3.6). 图 8-2 shows the plot for the charge injection versus drain voltage for the TMUX7234. 图 8-2. Charge Injection vs Drain Voltage # 9 Power Supply Recommendations TMUX7234 operates across a wide supply range of ±4.5 V to ±22 V (4.5 V to 44 V in single-supply mode). TMUX7234 also perform well with asymmetrical supplies such as $V_{DD}$ = 12 V and $V_{SS}$ = -5 V. > Copyright © 2024 Texas Instruments Incorporated Product Folder Links: TMUX7234 Power-supply bypassing improves noise margin and prevents switching noise propagation from the supply rails to other components. Good power-supply decoupling is important to achieve optimum performance. Use a supply decoupling capacitor ranging from 0.1 $\,\mu\,F$ to 10 $\,\mu\,F$ at both the $V_{DD}$ and $V_{SS}$ pins to ground for an improved supply noise immunity. Place the bypass capacitors as close to the power supply pins of the device as possible using low-impedance connections. TI recommends using multi-layer ceramic chip capacitors (MLCCs) that offer low equivalent series resistance (ESR) and inductance (ESL) characteristics for power-supply decoupling purposes. For very sensitive systems, or for systems in harsh noise environments, avoiding the use of vias for connecting the capacitors to the device pins may offer superior noise immunity. The use of multiple vias in parallel lowers the overall inductance and is beneficial for connections to ground and power planes. Always ensure the ground (GND) connection is established before supplies are ramped. ### 10 Layout ### 10.1 Layout Guidelines A reflection can occur when a PCB trace turns a corner at a 90° angle. A reflection occurs primarily because of the change of width of the trace. The trace width increases to 1.414 times the width at the apex of the turn. This increase upsets the transmission-line characteristics, especially the distributed capacitance and self - inductance of the trace which results in the reflection. Not all PCB traces can be straight and therefore some traces must turn corners. 10-1 shows progressively better techniques of rounding corners. Only the last example (BEST) maintains constant trace width and minimizes reflections. 图 10-1. Trace Example Route high-speed signals using a minimum of vias and corners which reduces signal reflections and impedance changes. When a via must be used, increase the clearance size around it to minimize its capacitance. Each via introduces discontinuities in the signal's transmission line and increases the chance of picking up interference from the other layers of the board. Be careful when designing test points, through-hole pins are not recommended at high frequencies. ☑ 10-2 and ☑ 10-3 illustrate an example of a PCB layout with the TMUX7234. Some key considerations are: - Decouple the supply pins with a 0.1 µF and 1 µF capacitor, placed lowest value capacitor as close to the pin as possible. Make sure that the capacitor voltage rating is sufficient for the supply voltage. - Keep the input lines as short as possible. - Use a solid ground plane to help reduce electromagnetic interference (EMI) noise pickup. - Do not run sensitive analog traces in parallel with digital traces. Avoid crossing digital and analog traces if possible, and only make perpendicular crossings when necessary. - Using multiple vias in parallel will lower the overall inductance and is beneficial for connection to ground planes. Product Folder Links: TMUX7234 Copyright © 2024 Texas Instruments Incorporated 提交文档反馈 31 # 10.2 Layout Example 图 10-2. TMUX7234PW Layout Example 图 10-3. TMUX7234RRQ Layout Example Copyright © 2024 Texas Instruments Incorporated Product Folder Links: *TMUX7234* # 11 Device and Documentation Support ### 11.1 Documentation Support #### 11.1.1 Related Documentation - Texas Instruments, Using Latch Up Immune Multiplexers to Help Improve System Reliability application report - Texas Instruments, Improve Stability Issues with Low CON Multiplexers application brief - Texas Instruments, Improving Signal Measurement Accuracy in Automated Test Equipment application brief - Texas Instruments, Sample & Hold Glitch Reduction for Precision Outputs Reference Design reference guide - Texas Instruments, Simplifying Design with 1.8 V logic Muxes and Switches application brief - Texas Instruments, System-Level Protection for High-Voltage Analog Multiplexers application report - Texas Instruments, *True Differential, 4 x 2 MUX, Analog Front End, Simultaneous-Sampling ADC Circuit* application report - Texas Instruments, QFN/SON PCB Attachment application report - Texas Instruments, Quad Flatpack No-Lead Logic Packages application report ### 11.2 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. ### 11.3 支持资源 TI E2E<sup>™</sup> 中文支持论坛是工程师的重要参考资料,可直接从专家处获得快速、经过验证的解答和设计帮助。搜索现有解答或提出自己的问题,获得所需的快速设计帮助。 链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的使用条款。 #### 11.4 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. 所有商标均为其各自所有者的财产。 # 11.5 静电放电警告 静电放电 (ESD) 会损坏这个集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理和安装程序,可能会损坏集成电路。 ESD 的损坏小至导致微小的性能降级,大至整个器件故障。精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。 ### 11.6 术语表 TI术语表 本术语表列出并解释了术语、首字母缩略词和定义。 ### 12 Revision History 注:以前版本的页码可能与当前版本的页码不同 | С | Changes from Revision F (November 2022) to Revision G (July 2024) | Page | |---|-------------------------------------------------------------------|------| | • | Updated ESD HBM value | 4 | | • | Updated IIH max specification | 6 | Copyright © 2024 Texas Instruments Incorporated Product Folder Links: *TMUX7234* | Changes from Revision E (August 2021) to Revision F (November 2022) | Page | |---------------------------------------------------------------------|------| | • 将 PW 封装状态从 <i>预发布</i> 更改为 <i>正在供货</i> | 1 | | Changes from Revision D (August 2021) to Revision E (August 2021) | Page | | Updated ESD HBM spec | 4 | | Changes from Revision C (June 2021) to Revision D (August 2021) | Page | | • 将状态从: <i>预告信息</i> 更改为 <i>量产数据</i> | 1 | # 13 Mechanical, Packaging, and Orderable Information The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Copyright © 2024 Texas Instruments Incorporated Product Folder Links: *TMUX7234* www.ti.com 9-Jul-2024 #### PACKAGING INFORMATION | Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|---------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------| | TMUX7234PWR | ACTIVE | TSSOP | PW | 20 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | T234 | Samples | | TMUX7234RRQR | ACTIVE | WQFN | RRQ | 20 | 3000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | TMUX<br>X234 | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # **PACKAGE OPTION ADDENDUM** www.ti.com 9-Jul-2024 # 重要声明和免责声明 TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。 这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 TI 反对并拒绝您可能提出的任何其他或不同的条款。 邮寄地址: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024,德州仪器 (TI) 公司