TLV62569 器件是一款同步降压 DC-DC 转换器,专门针对高效和紧凑型解决方案进行了优化。该器件集成的开关能够提供高达 2A 的输出电流。
在中等负载或重载条件下,该器件运行在脉宽调制 (PWM) 模式下,开关频率为 1.5MHz。在轻载情况下,该器件自动进入节能模式 (PSM),从而在整个负载电流范围内保持高效率。关断时,流耗减少至 2μA 以下。
TLV62569 的输出电压可通过一个外部电阻分压器进行调节。内部软启动电路可限制启动期间的浪涌电流。此外, 还内置了 诸如输出过流保护、热关断保护和电源正常输出等其他特性。该器件提供 SOT23 和 SOT563 两种封装。
器件型号 | 封装 | 封装尺寸(标称值) |
---|---|---|
TLV62569DBV | SOT23 (5) | 2.90mm x 2.80mm |
TLV62569PDDC | SOT23 (6) | |
TLV62569DRL | SOT563 (6) | 1.60mm x 1.60mm |
TLV62569PDRL | SOT563 (6) |
Changes from B Revision (July 2017) to C Revision
Changes from A Revision (March 2017) to B Revision
Changes from * Revision (December 2016) to A Revision
PIN NUMBER | I/O/PWR | DESCRIPTION | |||
---|---|---|---|---|---|
NAME | SOT23-5 | SOT23-6 | SOT563-6 | ||
EN | 1 | 1 | 5 | I | Device enable logic input. Logic high enables the device, logic low disables the device and turns it into shutdown. Do not leave floating. |
GND | 2 | 2 | 2 | PWR | Ground pin. |
SW | 3 | 3 | 4 | PWR | Switch pin connected to the internal FET switches and inductor terminal. Connect the inductor of the output filter to this pin. |
VIN | 4 | 4 | 3 | PWR | Power supply voltage input. |
PG | - | 5 | 6 | O | Power good open drain output pin for TLV62569P. The pull-up resistor should not be connected to any voltage higher than 5.5V. If it's not used, leave the pin floating. |
FB | 5 | 6 | 1 | I | Feedback pin for the internal control loop. Connect this pin to an external feedback divider. |
NC | - | - | 6 | O | No connection pin for TLV62569DRL. The pin can be connected to the output or the ground. Or leave it floating. |
MIN | MAX | UNIT | ||
---|---|---|---|---|
Voltage(2) | VIN, EN, PG | –0.3 | 6 | V |
SW (DC) | –0.3 | VIN+0.3 | V | |
SW (AC, less than 10ns)(3) | –3.0 | 9 | V | |
FB | –0.3 | 5.5 | V | |
Operating junction temperature, TJ | –40 | 150 | °C | |
Storage temperature, Tstg | –65 | 150 | °C |
VALUE | UNIT | |||
---|---|---|---|---|
V(ESD) | Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001(1) | ±2000 | V |
Charged-device model (CDM), per JEDEC specification JESD22-C101(2) | ±500 | V |
MIN | TYP | MAX | UNIT | ||
---|---|---|---|---|---|
VIN | Input voltage | 2.5 | 5.5 | V | |
VOUT | Output voltage | 0.6 | VIN | V | |
IOUT | Output current | 0 | 2 | A | |
TJ | Operating junction temperature | –40 | 125 | °C | |
ISINK_PG | Sink current at PG pin | 1 | mA |
THERMAL METRIC(1) | DBV (5 Pins) | DDC (6 Pins) | DRL (6 Pins) | UNIT | |
---|---|---|---|---|---|
RθJA | Junction-to-ambient thermal resistance | 188.2 | 106.2 | 146.3 | °C/W |
RθJC(top) | Junction-to-case (top) thermal resistance | 137.5 | 52.9 | 51.0 | °C/W |
RθJB | Junction-to-board thermal resistance | 41.2 | 31.2 | 27.0 | °C/W |
ψJT | Junction-to-top characterization parameter | 31.4 | 11.3 | 2.2 | °C/W |
ψJB | Junction-to-board characterization parameter | 40.6 | 31.6 | 27.6 | °C/W |
RθJC(bot) | Junction-to-case (bottom) thermal resistance | n/a | n/a | n/a | °C/W |
The TLV62569 is a high-efficiency synchronous step-down converter. The device operates with an adaptive off time with peak current control scheme. The device operates at typically 1.5-MHz frequency pulse width modulation (PWM) at moderate to heavy load currents. Based on the VIN/VOUT ratio, a simple circuit sets the required off time for the low-side MOSFET. It makes the switching frequency relatively constant regardless of the variation of input voltage, output voltage, and load current.
The device automatically enters Power Save Mode to improve efficiency at light load when the inductor current becomes discontinuous. In Power Save Mode, the converter reduces switching frequency and minimizes current consumption. In Power Save Mode, the output voltage rises slightly above the nominal output voltage. This effect is minimized by increasing the output capacitor.
The device offers a low input-to-output voltage differential by entering 100% duty cycle mode. In this mode, the high-side MOSFET switch is constantly turned on and the low-side MOSFET is switched off. The minimum input voltage to maintain output regulation, depending on the load current and output voltage, is calculated as:
where
After enabling the device, internal soft startup circuitry ramps up the output voltage which reaches nominal output voltage during a startup time. This avoids excessive inrush current and creates a smooth output voltage rise slope. It also prevents excessive voltage drops of primary cells and rechargeable batteries with high internal impedance.
The TLV62569 is able to start into a pre-biased output capacitor. The converter starts with the applied bias voltage and ramps the output voltage to its nominal value.
The switch current limit prevents the device from high inductor current and drawing excessive current from a battery or input voltage rail. Excessive current might occur with a heavy load or shorted output circuit condition. The TLV62569 adopts the peak current control by sensing the current of the high-side switch. Once the high-side switch current limit is reached, the high-side switch is turned off and low-side switch is turned on to ramp down the inductor current with an adaptive off-time.