SPRZ447D July   2017  – February 2021 AM5746 , AM5748 , AM5749

 

  1. 1Introduction
    1.     Related Documentation
    2.     Trademarks
    3.     Modules Impacted
  2. 2Silicon Advisories
    1.     Revisions SR 1.0 - Advisories List
    2.     i202
    3.     i378
    4.     i631
    5.     i694
    6.     i698
    7.     i699
    8.     i709
    9.     i727
    10.     i729
    11.     i734
    12.     i767
    13.     i782
    14.     i783
    15.     i802
    16.     i803
    17.     i807
    18.     i808
    19.     i809
    20.     i810
    21.     i813
    22.     i814
    23.     i815
    24.     i818
    25.     i819
    26.     i820
    27.     i824
    28.     i826
    29.     i829
    30.     i834
    31.     i849
    32.     i856
    33.     i862
    34.     i863
    35.     i869
    36.     i870
    37.     i871
    38.     i872
    39.     i874
    40.     i878
    41.     i879
    42.     i883
    43.     i889
    44.     i890
    45.     i893
    46.     i896
    47.     i897
    48.     i898
    49.     i899
    50.     i900
    51.     i903
    52.     i904
    53.     i916
    54.     i929
    55.     i930
    56.     i932
    57.     i933
    58.     i936
    59.     i940
  3. 3Silicon Limitations
    1.     Revisions SR 1.0 - Limitations List
    2.     i596
    3.     i641
    4.     i833
    5.     i838
    6.     i845
    7.     i848
    8.     i876
    9.     i877
    10.     i892
    11.     i909
    12.     i925
  4. 4Silicon Cautions
    1.     Revisions SR 1.0 - Cautions List
    2.     i827
    3.     i832
    4.     i836
    5.     i839
    6.     i864
    7.     i885
    8.     i886
    9.     i912
    10.     i926
    11.     i931
    12.     i935
    13.     i937
  5. 5Revision History

i886

FPDLink PLL Unlocks With Certain SoC PLL M/N Values

CRITICALITY

Medium

DESCRIPTION

In many end systems, the SoC's VOUT or DISPC_* parallel video output interface is used to connect to a TI FPDLink LVDS Serializer component (on the system board) such as the DS90UH925, which connects via FPDLink cable to a remote deserializer such as the DS90UH926 device which is typically used to drive a display.

In this scenario, the SoC's internal PLL is used to create the Video output clock that is used by the FPDLink Serializer internal PLL to create the higher frequency LVDS link clock. Depending on the jitter characteristics of the SoC's output clock, a high amount of jitter can be introduced into the serializer output. This can cause the remote LVDS de-serializer's PLL to become unlocked, resulting in a blank image.

A given target frequency for the SoC Video output clock can be achieved with different values of Multiplier M and Divider N (M/N). In general, lower values of M/N result in jitter characteristics that can cause the unlocked condition to occur.

GUIDELINES

The SoC PLL M/N values should be set with the highest valid values of M/N to achieve the desired frequency setting. This results in optimal jitter characteristics relative to the FPDLink device requirements.

For example, using a SoC PLL input clock of 20 MHz, a Video clock target frequency of 74.25 MHz can be achieved using either Option A (N=7, M=297, M4=19) or Option B (N=119, M=1782, M4=7). Option B is recommended.

REVISIONS IMPACTED

AM574x SR 1.0
AM576x SR 1.0

AM574x: 1.0

DRA75xP, DRA74xP, DRA77xP, DRA76xP: 1.0

TDA2Px: 1.0

AM576x: 1.0