SPRZ397J November   2012  – February 2021 TDA2EG-17 , TDA2HF , TDA2HG , TDA2HV , TDA2LF , TDA2SA , TDA2SG , TDA2SX

 

  1. 1Introduction
    1.     Related Documentation
    2.     Trademarks
    3.     Modules Impacted
  2. 2Silicon Advisories
    1.     Revisions SR 2.0, 1.1, 1.0 - Advisories List
    2.     i202
    3.     i378
    4.     i631
    5.     i694
    6.     i698
    7.     i699
    8.     i727
    9.     i729
    10.     i734
    11.     i767
    12.     i782
    13.     i783
    14.     i802
    15.     i803
    16.     i807
    17.     i808
    18.     i809
    19.     i810
    20.     i813
    21.     i814
    22.     i815
    23.     i818
    24.     i819
    25.     i820
    26.     i824
    27.     i826
    28.     i829
    29.     i834
    30.     i837
    31.     i840
    32.     i841
    33.     i842
    34.     i843
    35.     i847
    36.     i849
    37.     i852
    38.     i854
    39.     i855
    40.     i856
    41.     i859
    42.     i861
    43.     i862
    44.     i863
    45.     i868
    46.     i869
    47.     i870
    48.     i871
    49.     i872
    50.     i874
    51.     i875
    52.     i878
    53.     i879
    54.     i880
    55.     i882
    56.     i883
    57.     i884
    58.     i887
    59.     i889
    60.     i890
    61.     i893
    62.     i895
    63.     i896
    64.     i897
    65.     i898
    66.     i899
    67.     i900
    68.     i901
    69.     i903
    70.     i916
    71.     i927
    72.     i929
    73.     i930
    74.     i932
    75.     i933
    76.     i936
    77.     i940
  3. 3Silicon Limitations
    1.     Revisions SR 2.0, 1.1, 1.0 - Limitations List
    2.     i596
    3.     i641
    4.     i833
    5.     i838
    6.     i844
    7.     i845
    8.     i848
    9.     i850
    10.     i851
    11.     i853
    12.     i857
    13.     i858
    14.     i876
    15.     i877
    16.     i892
    17.     i909
  4. 4Silicon Cautions
    1.     Revisions SR 2.0, 1.1, 1.0 - Cautions List
    2.     i781
    3. 4.1 104
    4.     i827
    5.     i832
    6.     i836
    7.     i839
    8.     i864
    9.     i885
    10.     i886
    11.     i912
    12.     i926
    13.     i931
    14.     i935
  5. 5Revision History

Modules Impacted

Table 1-1 Silicon Advisories, Limitations, and Cautions by Module
MODULEDESCRIPTIONSILICON REVISIONS AFFECTED
TDA2x
1.01.12.0
NAi781: Power Delivery Network VerificationYesYesYes
i842: Multiple Resets Required Before Chip Is FunctionalYes
i862: Reset Should Use PORzYesYes
i864: VDDS18V to VDDSHVn Current PathYesYesYes
i931: VDD to VDDA_"PHY" Current PathYesYesYes
ATLi933: Access to IODELAY at Same Time as Other Peripheral on L4_PER2 Can HangYesYesYes
BOOTi875: Power-on-Reset (PORz) Warm Boot HangYesYes
i927: SoC Doesn’t Read Redundant ONFI Parameter Pages in NAND Boot ModeYesYesYes
Control Modulei813: Spurious Thermal Alert Generation When Temperature Remains in Expected RangeYesYesYes
i814: Bandgap Temperature Read Dtemp Can Be CorruptedYesYesYes
i827: Thermal Alert Will Not Be Generated When Bandgap Is Configured in "Smart Idle" ModeYesYesYes
i857: Optional VOUT3 Clock Muxing Not Meeting IO TimingYes
i858: DELAYMODE Mechanism Not Selecting Proper Delay for Some IP ModesYes
i863: MMC2 Has PU/PD Contention Immediately after Release from ResetYesYesYes
i869: IO Glitches Can Occur When Changing IO SettingsYesYesYes
i870: PCIe Unaligned Read Access IssueYesYesYes
i885: Software Requirements for Data Manual IO TimingYesYesYes
i900: SoC Will Hang If Region 5 Accessed While CTRL_CORE_MMR_LOCK_5 Is LockedYesYesYes
DCANi841: DCAN Ram Initialization IssueYes
i893: DCAN Initialization SequenceYesYesYes
i933: Access to IODELAY at Same Time as Other Peripheral on L4_PER2 Can HangYesYesYes
DEBUGi840: DSP Trace Data CorruptionYes
i879: DSP MStandby Requires CD_EMU in SW_WKUPYesYesYes
DMAi378: sDMA Channel Is Not Disabled after a Transaction ErrorYesYesYes
i698: DMA4 Generates Unexpected Transaction on WR PortYesYesYes
i699: DMA4 Channel Fails to Continue With Descriptor Load When Pause Bit Is ClearedYesYesYes
i868: McASP to EDMA Synchronization Level Event Can Be LostYesYes
DSPi872: DSP MFlag Output Not InitializedYesYesYes
i879: DSP MStandby Requires CD_EMU in SW_WKUPYesYesYes
i883: DSP Doesn't Wake from Subsystem Internal InterruptsYesYesYes
i898: DSP Pre-fetch Should Be Disabled before Entering Power Down ModeYesYesYes
DSSi596: BITMAP1-2-4 Formats Not Supported by the Graphics PipelineYesYesYes
i631: Wrong Access in 1D Burst for YUV4:2:0-NV12 FormatYesYesYes
i641: Overlay Optimization LimitationsYesYesYes
i734: LCD1 Gamma Correction Is Not Working When GFX Pipe Is DisabledYesYesYes
i815: Power Management Enhancement Implemented Inside DSS Leads to DSS UnderflowsYesYesYes
i829: Reusing Pipe Connected to Writeback Pipeline On-the-Fly to an Active PanelYesYesYes
i838: DSS BT.656/BT.1120 Max Horizontal Blanking Is Non CompliantYesYesYes
i839: Some RGB and YUV Formats Have Non-Standard OrderingYesYesYes
i901: DSS VOUT3 on VDDSHV6 Domain (vin1a Pins) Should Not Be Used in 3.3V ModeYesYesYes
i932: DPLL_VIDEOn May Require Multiple Lock AttemptsYesYesYes
i936: DSS LCD/DPI Out Field Reversal in Interlaced RGB ModeYesYesYes
EDMAi837: MMU1 Not Functional With EDMAYes
i844: EDMA to VCP Stream Burst Is Not FunctionalYesYesYes
i868: McASP to EDMA Synchronization Level Event Can Be LostYesYes
EMIFi727: Refresh Rate Issue after Warm ResetYesYesYes
i729: DDR Access Hang after Warm ResetYesYesYes
i854: EMIF CC 2b Error Can Cause Corrupt Internal Bus Read ResponseYes
i878: MPU Lockup With Concurrent DMM and EMIF AccessesYesYesYes
i882: EMIF: DDR ECC Corrupted Read/Write Status ResponseYesYes
i895: EMIF_FW: System Hang When EMIF Firewall Is Reconfigured While There Is Activity on EMIF InterfaceYesYesYes
eMMC/SD/SDIOi802: MMCHS DCRC Errors During Tuning ProcedureYesYesYes
i803: MMCHS Read Transfer With CMD23 Never Complete When BCE=0 and ADMA UsedYesYesYes
i832: DLL SW Reset Bit Does Not Reset to 0 after ExecutionYesYesYes
i834: MMCHS HS200 and SDR104 Command Timeout Window Too SmallYesYesYes
i836: Bus Testing Commands CMD19 Incorrectly Waits for CRC Status ReturnYesYesYes
i843: MMC1/2/3 Speed IssuesYesYes
i853: MMC2,3,4 Do Not Support 3.3V/1.8V Dynamic SwitchYes
i856: 32k Oscillator Fails to Start-Up at PORYesYesYes
i863: MMC2 Has PU/PD Contention Immediately after Release from ResetYesYesYes
i884: MMC4 Speed Limited to 38.5 MHzYesYes
i887: MMC3 Speed Limited to 64 MHzYesYesYes
i890: MMC1 IOs and PBIAS Must Be Powered-Up before IsolationYesYesYes
i929: MMC1/2 SDR104/HS200 Mode DLL Delay Value May Result In Unexpected Tuning Pattern ErrorsYesYesYes
GMAC_SWi877: RGMII Clocks Should Be Enabled at Boot TimeYesYesYes
i880: Ethernet RGMII2 Limited to 10/100 MbpsYesYes
i899: Ethernet DLR Is Not SupportedYesYesYes
i903: Ethernet RMII Interface RMII_MHZ_50_CLK Not Supported as Output Reference ClockYesYesYes
GPIOi856: 32k Oscillator Fails to Start-Up at PORYesYesYes
GPMCi858: DELAYMODE Mechanism Not Selecting Proper Delay for Some IP ModesYes
i927: SoC Doesn’t Read Redundant ONFI Parameter Pages in NAND Boot ModeYesYesYes
I2Ci694: System I2C Hang Due to Miss of Bus Clear SupportYesYesYes
i833: I2C Module in Multislave Mode Potentially Acknowledges Wrong AddressYesYesYes
i930: I2C1 and I2C2 May Drive Low During ResetYesYesYes
INTCi883: DSP Doesn't Wake from Subsystem Internal InterruptsYesYesYes
Interconnecti871: L4_PER3 Firewall Initiator ConnID Value Left-Shift 1-BitYesYesYes
McASPi848: McASP IO Pad Loopback Not FunctionalYesYesYes
i858: DELAYMODE Mechanism Not Selecting Proper Delay for Some IP ModesYes
i868: McASP to EDMA Synchronization Level Event Can Be LostYesYes
i933: Access to IODELAY at Same Time as Other Peripheral on L4_PER2 Can HangYesYesYes
MLBi933: Access to IODELAY at Same Time as Other Peripheral on L4_PER2 Can HangYesYesYes
MMUi837: MMU1 Not Functional With EDMAYes
MPUi878: MPU Lockup With Concurrent DMM and EMIF AccessesYesYesYes
i940: MPU COUNTER_REALTIME saturates after several hundred days Yes Yes Yes
PCIei847: PCIe TXP Output Drives 1/2 Amplitude for Some Data BitsYes
i870: PCIe Unaligned Read Access IssueYesYesYes
i909: PCIe Unintentional Translation of Outbound Message TLPsYesYesYes
i926: PCIe Preferred PCIe_PHY_RX SCP Register Settings UpdatedYesYesYes
i935: MSI Bit in PCIECTRL_TI_CONF_IRQSTATUS_MSI Register Does Not Clear AutomaticallyYesYesYes
PRCMi810: DPLL Controller Can Get Stuck While Transitioning to a Power Saving StateYesYesYes
i826: HSDIVIDER1 CLKOUT4 Could Glitch During On-the-Fly Divider Change to/from Divide-by-2.5YesYesYes
i850: ESD Fail on MPU PLL PowerYes
i852: IODelay Recalibration IssueYes
i876: DVFS Only Supported on MPUYesYesYes
i886: FPDLink PLL Unlocks With Certain SoC PLL M/N ValuesYesYesYes
i892: L3 Clocks Should Be Enabled at All TimesYesYesYes
PWMSSi933: Access to IODELAY at Same Time as Other Peripheral on L4_PER2 Can HangYesYesYes
QSPIi851: QSPI Redundant SBL Feature Sector Size Mismatch With FlashYes
i855: QSPI Mode0/1/2 Not Functional and Mode3 Limited to 48MHzYesYesYes
i858: DELAYMODE Mechanism Not Selecting Proper Delay for Some IP ModesYes
i861: QSPI-4 Boot Mode Is Not FunctionalYes
i912: QSPI_SPI_CMD_REG [25:24] Masked from Read in RTLYesYesYes
i916: QSPI Reads Can Fail For Flash Devices with HOLD FunctionYesYesYes
SATAi782: SATA AHCI Command Issue OrderYesYesYes
i783: SATA Lockup after SATA DPLL Unlock/RelockYesYesYes
i807: SATA Host Controller Locks Up if PIO Setup FIS Is Received and Bus Busy and Data Request Bits Are ClearedYesYesYes
i808: SATA Link Locks Up Under Certain ConditionsYesYesYes
i809: SATA Command Does Not Complete and Software Must Issue a Port Reset Under Certain ConditionsYesYesYes
i818: SATA PHY Reset Required Following SATA PLL UnlockYesYesYes
i859: SATA 6-Gbps to 3-Gbps Negotiation Can FailYes
TIMERSi767: Delay Needed to Read Some Timer Registers after WakeupYesYesYes
i856: 32k Oscillator Fails to Start-Up at PORYesYesYes
i874: TIMER5/6/7/8 Interrupts Not PropagatedYesYesYes
UART/IrDA/CIRi202: MDR1 Access Can Freeze UART ModuleYesYesYes
i849: UART2_RXD Is Not Working for MUXMODE=0YesYesYes
i889: UART Does Not Acknowledge Idle Request after DMA Has Been EnabledYesYesYes
i933: Access to IODELAY at Same Time as Other Peripheral on L4_PER2 Can HangYesYesYes
USBi819: A Device Control Bit Meta-Stability for USB3.0 Controller in USB2.0 ModeYesYesYes
i820: Unexpected USB Link State Value upon U3 Exit by USB3.0 LinkYesYesYes
i824: USB3.0 Link Cannot Be Established When Suspend Mode Is EnabledYesYesYes
i845: USB2.0 False Detection of Disconnect ConditionYesYesYes
i896: USB xHCI Port Disable Feature Does Not WorkYesYesYes
i897: USB xHCI Stop Endpoint Command Does Not Work in Certain CircumstancesYesYesYes
VCPi933: Access to IODELAY at Same Time as Other Peripheral on L4_PER2 Can HangYesYesYes
VIPi839: Some RGB and YUV Formats Have Non-Standard OrderingYesYesYes
VPEi839: Some RGB and YUV Formats Have Non-Standard OrderingYesYesYes