SPRUIE9D May 2017 – May 2024 DRA74P , DRA75P , DRA76P , DRA77P
Figure 27-49 shows the necessary steps to configure the controller boot mode using CMD0.
Figure 27-49 eMMC/SD/SDIO Controller Boot Using CMD0To abort a boot sequence, the system must issue a CMD0 with the MMCHS_CMD[23:22] CMD_TYPE bit field set to 0x3 (the MMCHS_CON[17] BOOT_ACK bit previously cleared to 0x0) during the transfer to abort the transfer and enable the card to exit from boot state.
| Register Name | Register Name | Register Name |
|---|---|---|
| MMCHS_CON | MMCHS_BLK | MMCHS_SYSCTL |
| MMCHS_ARG | MMCHS_STAT |
| Subprocess Name | Cross-Reference |
|---|---|
| Send a CMD0 command. | See Section 27.5.1.2.1.7.1, Command Transfer Flow. |