SLAAE23A June   2021  – April 2024 DAC43204 , DAC53004 , DAC53204 , DAC53204W , DAC63204 , TPS7A57 , TPS7A94

 

  1.   1
  2.   Design Objective
  3.   Design Description
  4.   Design Notes
  5.   Design Simulations
    1.     Transient Simulation Results
  6.   Register Settings
  7.   Pseudo Code Example
  8.   Design Featured Devices
  9.   Design References

Transient Simulation Results

The simulation shows the SMPS output (VOUT) responding to the changes on the DAC43204 output (DAC_OUT). When DAC_OUT is at IDAC,MIN the SMPS VOUT goes to margin high, or 3.63V. When DAC_OUT is at IDAC,MAX the SMPS VOUT goes to margin low, or 2.97V.

GUID-20210523-CA0I-NXT2-H517-W0HHB7STN1JV-low.svg