SLAAE22A June   2021  – April 2024 DAC53204W , DAC63204 , TPS7A57 , TPS7A94

 

  1.   1
  2.   Design Objective
  3.   Design Description
  4.   Design Notes
  5.   Design Simulations
    1.     Transient Simulation Results
  6.   Register Settings
  7.   Pseudo Code Example
  8.   Design Featured Devices
  9.   Design References

Transient Simulation Results

The simulation shows the SMPS output (VOUT) responding to the changes on the DAC53204 output (DAC_OUT). When DAC_OUT is at VDAC,MAX the SMPS VOUT goes to margin low, or 2.97V. When DAC_OUT is at VDAC,MIN the SMPS VOUT goes to margin high, or 3.63V.

GUID-20210523-CA0I-0NNX-Z8RZ-9FCJZR2BSXHN-low.svg