www.ti.com.cn ZHCS156 – MARCH 2011 # 支持双通道 VGA 源极至汲极的 5 V、5 位视频交换开关 低导通电阻的 -2 V 下冲保护 #### 特性 - 双向数据流,支持近零传播延迟 - 高带宽、380MHZ (典型值) RGB 开关 - 低导通阻抗 (ron) 特性 (ron = 3 Ω 典型值) - 低输入/输出电容可最大限度地减少加载与信号失真(CIO(OFF) = 8pF 典型值) - 数据与控制输出上的下冲钳位二极管 - 低功耗 (Icc = 3uA 最大值) - Vcc 工作范围 4 V 至 5.5 V - 数据 I/O 支持 0 至 5 V 信号级(0.8 V、1.2 V、1.5 V、1.8 V、2.5 V、3.3 V、4 V) - 可在 I/O 上实施高达 5 V 的上拉电阻器 - loff 支持带电插入、局部关断模式以及后驱动保护 - 闭锁性能超过 100 mA,符合 JESD 78 Class II 标准 - ESD 性能等级超过 JESD 22 规范 - 2000 V 人体模型 (A114-B、Class Ⅱ) - 200 V 机器模型 (A115-A) - 1000 V 充电器件模型(C101) #### 应用 - 数字及模拟信号接口 - 音频与视频信号接口 - 高速信号总线交换 - 总线隔离与交错 - 笔记本电脑图形控制 #### 说明 TS5V522C 是高带宽模拟开关,可为 VGA 信号开关提供 2:2 双图形交叉解决方案。 该器件支持 2 个 VGA 信号源的开关,可在膝上型电脑中将信号指向两个目的位置中的一个。 TS5V522C 集成 5 个针对 RGB 信号的极高性能 380 Mhz(典型值)SPDT 开关、2 对适用于 HSYNC 与 VSYNC 线路的电平转换缓冲器以及集成型 ESD 保护。 5 个交叉开关均可通过 5 V 或 3.3 V TTL 控制信号控制。 TS5V522C 能够以更少的失真将 VGA 模拟信号带到目标位置。 DC 通道(SCA、SCL)可能需要 VGA 连接器上+5 Vopen 的漏级,而且可能还需要在目标端上提供上拉电容器。 TS5V522C 数据端上的有源下冲保护电路可感测下冲事件并确保在适当关闭状态下进行开关,从而可对低至 -2 V 的下冲事件提供保护。 要在上电或关断过程中确保高阻抗状态, $\overline{OE}$ 必须通过上拉电阻器的 $V_{CC}$ 进行控制,驱动器电流吸收性能可检测电阻器最小值。 Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. #### ORDERING INFORMATION(1) | T <sub>A</sub> | PACKAGE <sup>(2)</sup> | | ORDERABLE PART<br>NUMBER | TOP-SIDE MARKING | |----------------|------------------------|---------------|--------------------------|------------------| | 40°C to 05°C | SSOP (QSOP) – DBQ | Tape and Reel | TS5V522CDBQR | TS5V522C | | –40°C to 85°C | TSSOP – PW | Tape and Reel | TS5V522CPWR | TE522C | <sup>(1)</sup> For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI Web site at www.ti.com. #### **Table 1. FUNCTION TABLE** | CON | TROL | INPUT/O | UTPUTS | FUNCTIONS | | |-----|------|---------|--------|----------------------------------------|--| | ŌĒ | SEL | 1 X | 2 X | | | | L | L | ΑX | вх | 1X port = AX port<br>2x port = BX port | | | L | Н | вх | ΑX | 1X port = BX port<br>2x port = AX port | | | Н | Х | Z | Z | Disconnect | | #### **Table 2. PIN DESCRIPTION** | PIN NAME | DESCRIPTION | |------------|-------------------| | xR, xG, xB | Analog Video I/Os | | xSCL, xSCA | Analog sync I/Os | | ŌĒ | Enable pin | | ĒN | Input select | <sup>(2)</sup> Package drawings, thermal data, and symbolization are available at www.ti.com/packaging. ZHCS156 - MARCH 2011 www.ti.com.cn #### **PARAMETER DEFINITIONS** | PARAMETER | DESCRIPTION | |-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | r <sub>ON</sub> | Resistance between the input and output ports with the switch in the ON-state | | I <sub>OZ</sub> | Output leakage current measured at the D and S ports with the switch in the OFF-state | | Ios | Short circuit current measured at the I/O pins. | | $V_{IN}$ | Voltage at the IN pin | | $V_{EN}$ | Voltage at the EN pin | | C <sub>IN</sub> | Capacitance at the control inputs (EN, IN) | | C <sub>OFF</sub> | Capacitance at the analog I/O port when the switch is OFF | | C <sub>ON</sub> | Capacitance at the analog I/O port when the switch is ON | | $V_{IH}$ | Minimum input voltage for logic high for the control inputs (EN, IN) | | $V_{IL}$ | Minimum input voltage for logic low for the control inputs (EN, IN) | | V <sub>H</sub> | Hysteresis voltage at the control inputs (EN, IN) | | V <sub>IK</sub> | I/O and control inputs diode clamp voltage (EN, IN) | | VI | Voltage applied to the I/O pins when I/O is the switch input. | | Vo | Voltage applied to the I/O pins when I/O is the switch output. | | I <sub>IH</sub> | Input high leakage current of the control inputs (EN, IN) | | I <sub>IL</sub> | Input low leakage current of the control inputs (EN, IN) | | I <sub>I</sub> | Current into the I/O pins when I/O is the switch input. | | I <sub>O</sub> | Current into the I/O pins when I/O is the switch output. | | I <sub>off</sub> | Output leakage current measured at the I/O ports with V <sub>CC</sub> = 0 | | t <sub>ON</sub> | Propagation delay measured between 50% of the digital input to 90% of the analog output when switch is turned ON. | | t <sub>OFF</sub> | Propagation delay measured between 50% of the digital input to 90% of the analog output when switch is turned OFF. | | BW | Frequency response of the switch in the ON-state measured at –3 dB | | X <sub>TALK</sub> | Unwanted signal coupled from channel to channel. Measured in –dB. X <sub>TALK</sub> = 20 LOG V <sub>OUT</sub> /V <sub>IN</sub> . This is a non-adjacent crosstalk. | | $O_{IRR}$ | Off-isolation is the resistance (measured in -dB) between the input and output with the switch OFF. | | $D_G$ | Magnitude variation between analog input and output pins when the switch is ON and the DC offset of composite video signal varies at the analog input pin. In NTSC standard the frequency of the video signal is 3.58 MHz and DC offset is from 0 to 0.714 V. | | $D_P$ | Phase variation between analog input and output pins when the switch is ON and the DC offset of composite video signal varies at the analog input pin. In NTSC standard the frequency of the video signal is 3.58 MHz and DC offset is from 0 to 0.714 V. | | I <sub>cc</sub> | Static power supply current | | I <sub>CCD</sub> | Variation of I <sub>CC</sub> for a change in frequency in the control inputs (EN, IN) | | $\Delta I_{CC}$ | This is the increase in supply current for each control input that is at the specified voltage level, rather than $V_{CC}$ or GND. | Figure 1. Typical Design Examples for Dual VGA Source Signal Exchange Design Notes: - DDC (SCL,SDA) is open drain I<sup>2</sup>C Bus type and need pull up resistors. N-Channel FET Switch allow to pull up desired Vcc Level not exceeding the Vcc of FET Switch - 2. VGA (H.Sync, V.Sync) are TTL/CMOS Type from the source of V ideo and it may required pull up to achieve as high as 5V Signal level to meet VGA Specifications too. Figure 2. Typical Design Example for Level Shifting with N-Channel FET Switch # ABSOLUTE MAXIMUM RATINGS(1) over operating free-air temperature range (unless otherwise noted) | | | | | MIN | MAX | UNIT | |-------------------|-----------------------------------------------|-------------------|------|------|------|------| | $V_{CC}$ | Supply voltage range | | | -0.5 | 7 | V | | $V_{IN}$ | Control input voltage range <sup>(2)(3)</sup> | | -0.5 | 7 | V | | | V <sub>I/O</sub> | Output voltage range (2)(3)(4) | | | -0.5 | 7 | V | | I <sub>IK</sub> | Control input clamp current | V <sub>IN</sub> s | ) | | -50 | mA | | I <sub>I/OK</sub> | I/O port clamp current | V <sub>I/O</sub> | 0 | | -50 | mA | | I <sub>I/O</sub> | ON-state switch current <sup>(5)</sup> | | | | ±128 | mA | | | Continuous current through V <sub>C0</sub> | c or GND | | | ±100 | mΑ | | T <sub>stg</sub> | Storage temperature range | | | -65 | 150 | °C | - (1) Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "Recommended Operating Conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - 2) All input and output negative voltages are with respect to ground unless otherwise specified. - (3) The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed. - (4) V<sub>I</sub> and V<sub>O</sub> are used to denote specific conditions for V<sub>I/O</sub>. - I<sub>I</sub> and I<sub>O</sub> are used to denote specific conditions of I<sub>I/O</sub>. #### THERMAL IMPEDANCE RATINGS over operating free-air temperature range (unless otherwise noted) | | | | | UNIT | |---------------|------------------------------|----------------------------|-----|---------| | 0 | Dealisms the small increases | DBQ package <sup>(1)</sup> | 90 | °C // / | | $\theta_{JA}$ | Package thermal impedance | PW package <sup>(1)</sup> | 108 | °C/W | <sup>(1)</sup> The package thermal impedance is calculated in accordance with JESD 51-7. #### RECOMMENDED OPERATING CONDITIONS(1) over operating free-air temperature range (unless otherwise noted) | | | MIN | MAX | UNIT | |---------------------|-------------------------------------------|-----|----------|------| | V <sub>CC</sub> | Supply voltage | 4 | 5.5 | V | | $V_{IH}$ | High-level control input voltage (EN, IN) | 2 | 5.5 | V | | $V_{IL}$ | Low-level control input voltage (EN, IN) | 0 | 0.8 | V | | V <sub>ANALOG</sub> | Analog input/output voltage | 0 | $V_{CC}$ | V | | T <sub>A</sub> | Operating free-air temperature | -40 | 85 | V | <sup>(1)</sup> All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implication of slow or Floating CMOS Inputs, literature number SCBA004. **STRUMENTS** ### **ELECTRICAL CHARACTERISTICS(1)** over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | | | TEST CONDITIONS | | | TYP <sup>(2)</sup> | MAX | UNIT | |--------------------------------|--------|---------------------------------------------------------------------------------------------|-------------------------------------------------------|-------------------------------------------|---|--------------------|------|--------| | $V_{IK}$ | EN, IN | $V_{CC} = 4.5 \text{ V},$ | $I_{IN} = -18 \text{ mA}$ | | | | -1.8 | V | | $V_{H}$ | EN, IN | | | | | | 400 | mV | | I <sub>IH</sub> | EN, IN | $V_{CC} = 5.5 V$ , | $V_{IN}$ and $V_{EN} = V_{CC}$ | | | | ±1 | μΑ | | I <sub>IL</sub> | EN, IN | $V_{CC} = 5.5 V,$ | $V_{IN}$ and $V_{EN} = GND$ | | | | ±1 | μΑ | | I <sub>OZ</sub> <sup>(3)</sup> | | $V_{CC} = 5.5 V,$ | $V_O = 0$ to 5.5 V,<br>$V_I = 0$ , | Switch OFF | | | ±10 | μΑ | | I <sub>OS</sub> | | V <sub>CC</sub> = 5.5 V, | $V_O = 0 \text{ to } 5.5 \text{ V},$<br>$V_I = 0,$ | Switch ON | | | ±110 | mA | | I <sub>off</sub> | | $V_{CC} = 0 V$ , | $V_0 = 0 \text{ to } 5.5 \text{ V},$ | V <sub>I</sub> = 0 | | | ±1 | μΑ | | I <sub>CC</sub> | | $V_{CC} = 5.5 V$ , | $I_{I/O} = 0,$ | Switch ON or OFF | | | 3 | μΑ | | $\Delta I_{CC}$ | ĒN, IN | $V_{CC} = 5.5 V,$ | One input at 3.4 V, | Other Inputs at $V_{CC}$ or GND | | | 2.5 | mA | | I <sub>CCD</sub> | | $V_{CC} = 5.5 \text{ V},$<br>$V_{EN} = \text{GND},$ | I/O ports are open, | V <sub>IN</sub> switching 50% duty cycle | | | 0.25 | mA/MHz | | C <sub>in</sub> | EN, IN | $V_{IN}$ or $V_{EN} = 0 V$ , | f = 1 MHz | | | 35 | | pF | | C <sub>OFF</sub> | D port | port $V_{I/O} = 3 \text{ V or } 0 \text{ V}$ , Switch OFF, $V_{IN} = V_{CC} \text{ or GND}$ | | $V_{IN} = V_{CC}$ or GND | | 8.5 | | ~F | | | S port | | Switch ON, | | | 5.5 | | pF | | C <sub>ON</sub> | | $V_I = 0 V$ , | f = 1MHz, output open, | Switch ON | | 16.5 | | pF | | r <sub>ON</sub> <sup>(4)</sup> | | V <sub>CC</sub> = 4.5 V, | $V_1 = 1 V_1$ , $I_0 = 13 \text{ mA}, R_L = 75\Omega$ | | 3 | 7 | Ω | | | | | | V <sub>I</sub> = 2 V, | $I_{O} = 26 \text{ mA}, R_{L} = 75\Omega$ | | 3 | 10 | 77 | #### **SWITCHING CHARACTERISTICS** over operating free-air temperature range (unless otherwise noted), see Figure 10 | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | MIN | TYP MAX | UNIT | |------------------|-----------------|----------------|-----|---------|------| | ton | S | D | 1 | 6.6 | ns | | t <sub>OFF</sub> | S | D | 1 | 6.0 | ns | #### **DYNAMIC CHARACTERISTICS** over recommended operating free-air temperature range, VCC = 5 V ±10%(unless otherwise noted) | PARAMETER | TEST CONDITIONS | MIN TYP <sup>(1)</sup> MAX | UNIT | |-------------------|---------------------------------------------------------------------------------------|----------------------------|------| | $D_G$ | $R_L$ = 150 $\Omega$ , f = 3.58 MHz, see Figure 11 | 0.37 | % | | $D_P$ | $R_L$ = 150 $\Omega$ , f = 3.58 MHz, see Figure 11 | 0.0330 | Deg | | $B_W$ | $R_L = 150 \Omega$ , see Figure 12 | 380 | MHz | | X <sub>TALK</sub> | $R_{\text{IN}}$ = 10 $\Omega,~R_{\text{L}}$ = 150 $\Omega,~f$ = 10 MHz, see Figure 12 | -83 | dB | | O <sub>IRR</sub> | $R_L = 150 \Omega$ , f = 10 MHz, see Figure 12 | -44 | dB | <sup>(1)</sup> All typical values are at $V_{CC} = 5V$ (unless otherwise noted). TA = 25°C. V<sub>I</sub>, V<sub>O</sub>, I<sub>I</sub>, and I<sub>O</sub> refer to the I.O pins. All typical values are at V<sub>CC</sub> = 5 V (unless otherwise noted). T<sub>A</sub> = 25°C For I/O ports, the parameter I<sub>OZ</sub> includes the input leakage current. Measured by the voltage drop between the D and S terminals at the indicated current through the switch. ON-state resistance is determined by the lower of the voltages of the two (S or D) terminals. over recommended operating free-air temperature range, VCC = 5 V ±10%(unless otherwise noted) | PARAMETER | TEST CONDITIONS | MIN TYP <sup>(1)</sup> MAX | UNIT | |-------------------|---------------------------------------------------------------------------|----------------------------|------| | $D_G$ | $R_L = 75 \Omega$ , f = 3.58 MHz, see Figure 11 | 0.37 | % | | $D_P$ | $R_L = 75 \Omega$ , f = 3.58 MHz, see Figure 11 | 0.0330 | Deg | | B <sub>W</sub> | $R_L = 75 \Omega$ , see Figure 12 | 330 | MHz | | X <sub>TALK</sub> | $R_{IN}$ = 10 $\Omega$ , $R_L$ = 150 $\Omega$ , f = 10 MHz, see Figure 12 | -83 | dB | | O <sub>IRR</sub> | $R_L = 75 \Omega$ , $f = 10 MHz$ , see Figure 12 | -44 | dB | Figure 3. Frequency Response Figure 5. Off Isolation vs Frequency Figure 4. Non-adjacent Crosstalk vs Frequency Figure 6. Differential Phase/Gain vs Vbias #### Table 3. UNDERSHOOT CHARACTERISTICS (see Figure 7 and Figure 8) Figure 7. Device Test Setup Figure 8. Transient Input Voltage (VI) and Output Voltage (VOUTU) Waveforms (Switch OFF) Figure 9. PARAMETER MEASUREMENT INFORMATION | TEST | VCC | R <sub>L</sub> | CL | V <sub>S1</sub> | V <sub>S2</sub> | |------|-------------|----------------|-------|-----------------|-----------------| | ton | 5 V ± 0.5 V | 75 Ω | 20 pF | GND | 3 V | | | 5 V ± 0.5 V | 75 Ω | 20 pF | 3 V | GND | | tOFF | 5 V ± 0.5 V | 75 Ω | 20 pF | GND | 3 V | | | 5 V ± 0.5 V | 75 Ω | 20 pF | 3 V | GND | Figure 10. Test Circuit and Voltage Waveforms For additional information, refer to the TI application report, *Measuring Differential Gain and Phase*, literature number SLOA040. Figure 11. Test Circuit for Differential Gain/Phase Measurement The differential gain and phase is measured at the output of the ON channel. For example, when $V_{IN} = 0$ , $V_{EN} = 0$ , and $D_A$ is the input, the output is measured at $S_{1A}$ . #### **HP8753ES Setup** Average = 20 RBW = 300 Hz Smoothing = 2% $V_{BIAS} = 0$ to 1 V ST = 1.381 s. P1 = -7 dBM CW frequency = 3.58 MHz Figure 12. Test Circuit for Frequency Response, Crosstalk, and OFF-Isolation The frequency response is measured at the output of the ON channel. For example, when $V_{IN}=0$ , $V_{EN}=0$ , and $D_A$ is the input, the output is measured at $S_{1A}$ . All unused analog I/O ports are held at $V_{CC}$ or GND. The crosstalk is measured at the output of the non-adjacent ON channel. For example, when $V_{IN}=0$ , $V_{EN}=0$ , and $D_A$ is the input, the output is measured at $S_{1B}$ . All unused analog I/O ports are held at $V_{CC}$ or GND. The off-isolation is measured at the output of the OFF channel. For example, when $V_{IN}=0$ , $V_{EN}=V_{CC}$ , and $D_A$ is the input, the output is measured at $S_{1A}$ . All unused analog I/O ports are held at $V_{CC}$ or GND. #### **HP8753ES Setup** Average = 4 RBW = 3 kHz Smoothing = 0% $V_{BIAS} = 0.35 V$ ST = 2 s P1 = 0 dBM #### 重要声明 德州仪器 (TI) 及其下属子公司有权在不事先通知的情况下,随时对所提供的产品和服务进行更正、修改、增强、改进或其它更改, 并有权随时中止提供任何产品和服务。 客户在下订单前应获取最新的相关信息,并验证这些信息是否完整且是最新的。 所有产品的 销售都遵循在订单确认时所提供的 TI 销售条款与条件。 TI 保证其所销售的硬件产品的性能符合 TI 标准保修的适用规范。 仅在 TI 保修的范围内,且 TI 认为有必要时才会使用测试或其它质 量控制技术。除非政府做出了硬性规定,否则没有必要对每种产品的所有参数进行测试。 TI 对应用帮助或客户产品设计不承担任何义务。 客户应对其使用 TI 组件的产品和应用自行负责。 为尽量减小与客户产品和应用相关 的风险,客户应提供充分的设计与操作安全措施。 TI 不对任何 TI 专利权、版权、屏蔽作品权或其它与使用了 TI 产品或服务的组合设备、机器、流程相关的 TI 知识产权中授予的直接或隐含权限作出任何保证或解释。 TI 所发布的与第三方产品或服务有关的信息,不能构成从 TI 获得使用这些产品或服务的许可、授权、或认可。 使用此类信息可能需要获得第三方的专利权或其它知识产权方面的许可,或是 TI 的专利权或其它知识产权方面的许 对于 TI 的数据手册或数据表,仅在没有对内容进行任何篡改且带有相关授权、条件、限制和声明的情况下才允许进行复制。 在复制 信息的过程中对内容的篡改属于非法的、欺诈性商业行为。 TI 对此类篡改过的文件不承担任何责任。 在转售 TI 产品或服务时,如果存在对产品或服务参数的虚假陈述,则会失去相关 TI 产品或服务的明示或暗示授权,且这是非法的、 欺诈性商业行为。 TI 对此类虚假陈述不承担任何责任。 可访问以下 URL 地址以获取有关其它 TI 产品和应用解决方案的信息: #### 产品 放大器 http://www.ti.com.cn/amplifiers 数据转换器 http://www.ti.com.cn/dataconverters DSP http://www.ti.com.cn/dsp 接口 http://www.ti.com.cn/interface 逻辑 http://www.ti.com.cn/logic http://www.ti.com.cn/power http://www.ti.com.cn/microcontrollers 微控制器 应用 电源管理 音频 http://www.ti.com.cn/audio 汽车 http://www.ti.com.cn/automotive 宽带 http://www.ti.com.cn/broadband 数字控制 http://www.ti.com.cn/control 光纤网络 http://www.ti.com.cn/opticalnetwork 安全 http://www.ti.com.cn/security http://www.ti.com.cn/telecom 电话 视频与成像 http://www.ti.com.cn/video 无线 http://www.ti.com.cn/wireless > 邮寄地址: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2006, Texas Instruments Incorporated #### PACKAGE OPTION ADDENDUM 10-Dec-2020 #### PACKAGING INFORMATION www.ti.com | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------| | TS5V522CDBQR | ACTIVE | SSOP | DBQ | 24 | 2500 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | TS5V522C | Samples | | TS5V522CPWR | ACTIVE | TSSOP | PW | 24 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | TE522C | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. **Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. 10-Dec-2020 ## **PACKAGE MATERIALS INFORMATION** www.ti.com 3-Jun-2022 #### TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TS5V522CDBQR | SSOP | DBQ | 24 | 2500 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 | | TS5V522CPWR | TSSOP | PW | 24 | 2000 | 330.0 | 16.4 | 6.95 | 8.3 | 1.6 | 8.0 | 16.0 | Q1 | # **PACKAGE MATERIALS INFORMATION** www.ti.com 3-Jun-2022 #### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |--------------|--------------|-----------------|------|------|-------------|------------|-------------| | TS5V522CDBQR | SSOP | DBQ | 24 | 2500 | 356.0 | 356.0 | 35.0 | | TS5V522CPWR | TSSOP | PW | 24 | 2000 | 356.0 | 356.0 | 35.0 | DBQ (R-PDSO-G24) #### PLASTIC SMALL-OUTLINE PACKAGE NOTES: - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15) per side. - D. Falls within JEDEC MO-137 variation AE. SMALL OUTLINE PACKAGE #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. - 5. Reference JEDEC registration MO-153. SMALL OUTLINE PACKAGE NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE PACKAGE NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. #### 重要声明和免责声明 TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。 这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 TI 反对并拒绝您可能提出的任何其他或不同的条款。 邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022,德州仪器 (TI) 公司