

# 15V/±4A 高效脉宽调制 (PWM) 功率驱动器

查询样品: DRV595

#### 特性

- ±4A 输出电流
- 宽输入电源电压范围: 4.5V-26V
- 高效率产生低热量
- 多重开关频率
  - 主器件/从器件同步
  - 高达 1.2MHz 开关频率
- 带有高电源抑制比 (PSRR) 的反馈电源级架构减少了对于电源供应器 (PSU) 的需要
- 单一电源减少了组件数量
- 集成的自保护电路包括过压、欠压、过温和短路保护,并且具有错误报告功能

#### • 热增强型封装

- DAP (32 引脚 HTSSOP 封装)
- -40°C 至 85°C 环境温度范围

#### 应用范围

- 电力线通信 (PLC) 驱动器
- 热电冷却器 (TEC) 驱动器
- 激光二极管偏置
- 电机驱动器
- 伺服器放大器

#### 说明

DRV595 是一款高效、高电流功率驱动器,此驱动器非常适合于在电源电压介于 4.5V 至 26V 的系统内驱动多种负载。 PWM 运行和低输出级导通电阻大大降低了放大器内的功率耗散。

DRV595 先进的振荡器/锁相环 (PLL) 电路采用多个开关频率选项;这与一个主控/受控选项一起实现,从而使多个器件同步成为可能。

DRV595 受到短路、过热、过压和欠压保护等的全面保护。 故障被报告给处理器,从而避免过载情况下对器件造成的损坏。

#### 简化应用电路



M

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### **SYSTEM BLOCK DIAGRAM**





#### **PINOUT CONFIGURATION**



#### **Pin Functions**

| PI                 | IN       | TVDE | DECORIDATION                                                                                                                                                                             |  |  |  |  |  |
|--------------------|----------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| NO. NAME  1 MODSEI |          | TYPE | DESCRIPTION                                                                                                                                                                              |  |  |  |  |  |
| 1                  | MODSEL   | I    | Mode selection logic input (LOW = BD mode, HIGH = 1SPW mode). TTL logic levels with compliance to AVCC.                                                                                  |  |  |  |  |  |
| 2                  | SDZ      | I    | Shutdown logic input (LOW = outputs Hi-Z, HIGH = outputs enabled). TTL logic levels with compliance to AVCC.                                                                             |  |  |  |  |  |
| 3                  | FAULTZ   | DO   | General fault reporting. Open drain. See Table 3 FAULTZ = High, normal operation FAULTZ = Low, fault condition                                                                           |  |  |  |  |  |
| 4                  | IN+      | 1    | Positive differential input. Biased at 3 V.                                                                                                                                              |  |  |  |  |  |
| 5                  | IN-      | I    | Negative differential input. Biased at 3 V.                                                                                                                                              |  |  |  |  |  |
| 6, 7               | GVDD     | PO   | Internally generated gate voltage supply. Not to be used as a supply or connected to any component other than a 1 µF X7R ceramic decoupling capacitor and the GAIN/SLV resistor divider. |  |  |  |  |  |
| 8                  | GAIN/SLV | 1    | Selects Gain and selects between Master and Slave mode depending on pin voltage divider.                                                                                                 |  |  |  |  |  |
| 9, 10, 11          | GND      | G    | Ground                                                                                                                                                                                   |  |  |  |  |  |
| 12                 | Hi-Z     | 1    | Input for fast disable/enable of outputs (HIGH = outputs Hi-Z, LOW = outputs enabled). TTL logic levels with compliance to AVCC.                                                         |  |  |  |  |  |
| 13                 | FS2      | I    | Frequency Selection input, used to select oscillator frequencies from 400kHz to 1200kHz.                                                                                                 |  |  |  |  |  |
| 14                 | FS1      | I    | Frequency Selection input, used to select oscillator frequencies from 400kHz to 1200kHz.                                                                                                 |  |  |  |  |  |
| 15                 | FS0      | 1    | Frequency Selection input, used to select oscillator frequencies from 400kHz to 1200kHz.                                                                                                 |  |  |  |  |  |
| 16                 | SYNC     | DIO  | Clock input/output for synchronizing multiple devices. Direction determined by GAIN/SLV terminal.                                                                                        |  |  |  |  |  |
| 17                 | AVCC     | Р    | Analog Supply, can be connected to PVCC for single power supply operation.                                                                                                               |  |  |  |  |  |
| 18, 19             | PVCC     | Р    | Power supply                                                                                                                                                                             |  |  |  |  |  |
| 20, 24             | BSN      | BST  | Boot strap for negative output, connect to 220 nF X5R, or better ceramic cap to OUTN                                                                                                     |  |  |  |  |  |
| 21                 | OUTN     | PO   | Negative output                                                                                                                                                                          |  |  |  |  |  |
| 22                 | GND      | G    | Ground                                                                                                                                                                                   |  |  |  |  |  |
| 23                 | OUTN     | PO   | Negative output                                                                                                                                                                          |  |  |  |  |  |
| 25                 | GND      | G    | Ground                                                                                                                                                                                   |  |  |  |  |  |
| 26, 30             | BSP      | BST  | Boot strap for positive output, connect to 220 nF X5R, or better ceramic cap to OUTP                                                                                                     |  |  |  |  |  |



#### Pin Functions (continued)

| Р      | IN                            | TVDE | DESCRIPTION                                                                          |  |  |  |  |  |
|--------|-------------------------------|------|--------------------------------------------------------------------------------------|--|--|--|--|--|
| NO.    | NAME                          | TYPE | DESCRIPTION                                                                          |  |  |  |  |  |
| 27     | OUTP                          | PO   | Positive output                                                                      |  |  |  |  |  |
| 28     | GND                           | G    | Ground                                                                               |  |  |  |  |  |
| 29     | OUTP                          | РО   | Positive output                                                                      |  |  |  |  |  |
| 31, 32 | PVCC                          | Р    | Power supply                                                                         |  |  |  |  |  |
| 33     | Thermal<br>Pad or<br>PowerPAD | G    | Connect to GND for best system performance. If not connected to GND, leave floating. |  |  |  |  |  |

#### **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range (unless otherwise noted)(1)

|                                   |                                     | VALUE            | UNIT   |
|-----------------------------------|-------------------------------------|------------------|--------|
| Supply voltage, V <sub>CC</sub>   | PV <sub>CC</sub> , AV <sub>CC</sub> | -0.3 to 30       | V      |
|                                   | IN+, IN-                            | -0.3 to 6.3      | V      |
| Input voltage, V <sub>I</sub>     | GAIN / SLV, SYNC                    | -0.3 to GVDD+0.3 | V      |
|                                   | SDZ, MODSEL                         | -0.3 to PVCC+0.3 | V      |
| Slew rate, maximum <sup>(2)</sup> | FS0, FS1, FS2, HI-Z, SDZ, MODSEL    | 10               | V/msec |
| Operating free-air temperatu      | ure, T <sub>A</sub>                 | -40 to 85        | °C     |
| Operating junction temperat       | ure range, T <sub>J</sub>           | -40 to 150       | °C     |
| Storage temperature range,        | $T_{stg}$                           | -40 to 125       | °C     |
| Electrostatic discharge: Hun      | nan body model, ESD                 | ±2               | kV     |
| Electrostatic discharge: Cha      | rged device model, ESD              | ±500             | V      |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### THERMAL INFORMATION

|               |                                              | DRV595                            |       |
|---------------|----------------------------------------------|-----------------------------------|-------|
|               | THERMAL METRIC <sup>(1)</sup>                | DAP<br>2 Layer PCB <sup>(2)</sup> | UNITS |
|               |                                              | 32 PINS                           |       |
| $\theta_{JA}$ | Junction-to-ambient thermal resistance       | 22                                |       |
| ΨЈТ           | Junction-to-top characterization parameter   | 0.3                               | °C/W  |
| ΨЈВ           | Junction-to-board characterization parameter | 4.8                               |       |

<sup>(1)</sup> 有关传统和新的热 度量的更多信息,请参阅*IC 封装热度量*应用报告, SPRA953。

<sup>(2) 100</sup> kΩ series resistor is needed if maximum slew rate is exceeded.

<sup>(2)</sup> For the PCB layout please see the DRV595EVM user guide.



#### **RECOMMENDED OPERATING CONDITIONS**

over operating free-air temperature range (unless otherwise noted)

|                 |                          |                                                                                    | MIN | NOM | MAX | UNIT |
|-----------------|--------------------------|------------------------------------------------------------------------------------|-----|-----|-----|------|
| $V_{CC}$        | Supply voltage           | PV <sub>CC</sub> , AV <sub>CC</sub>                                                | 4.5 |     | 26  | ٧    |
| $V_{IH}$        | High-level input voltage | FS0, FS1, FS2, Hi-Z, SDZ, SYNC, MODSEL                                             | 2   |     |     | ٧    |
| $V_{IL}$        | Low-level input voltage  | FS0, FS1, FS2, Hi-Z, SDZ, SYNC, MODSEL                                             |     |     | 0.8 | V    |
| V <sub>OL</sub> | Low-level output voltage | FAULTZ, $R_{PULL-UP} = 100 \text{ k}\Omega$ , $PV_{CC} = 26 \text{ V}$             |     |     | 0.8 | V    |
| I <sub>IH</sub> | High-level input current | FS0, FS1, FS2, Hi-Z, SDZ, MODSEL<br>(V <sub>I</sub> = 2 V, V <sub>CC</sub> = 18 V) |     |     | 50  | μΑ   |
| $R_L$           | Minimum load Impedance   | Output filter: L = 10 μH, C = 3.3 μF                                               | 1.6 |     |     | Ω    |
| L <sub>o</sub>  | Output-filter Inductance | Minimum output filter inductance under short-circuit condition                     | 1   |     |     | μH   |

#### **ELECTRICAL CHARACTERISTICS**

 $T_A = 25$ °C,  $AV_{CC} = PV_{CC} = 12 \text{ V}$  to 24 V,  $R_L = 5 \Omega$  (unless otherwise noted)

|                     | PARAMETER                                                                       | TEST CONDIT                                                                                                          | TIONS                     | MIN  | TYP            | MAX | UNIT   |  |
|---------------------|---------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|---------------------------|------|----------------|-----|--------|--|
| Vos                 | Output offset voltage (measured differentially)                                 | V <sub>I</sub> = 0 V, Gain = 36 dB                                                                                   |                           | 1.5  | 15             | mV  |        |  |
| I <sub>IH</sub>     | High-level input current                                                        | $V_{CC} = 24 \text{ V}, \text{ VI} = V_{CC}$                                                                         |                           |      | 50             | μΑ  |        |  |
| ı                   | Quiescent aupply aurrent                                                        | SDZ = 2 V, No load or filter, F                                                                                      | PV <sub>CC</sub> = 12 V   |      | 30             |     | mA     |  |
| I <sub>CC</sub>     | Quiescent supply current  SDZ = 2 V, No load or filter, PV <sub>CC</sub> = 24 V |                                                                                                                      | $PV_{CC} = 24 V$          |      | 50             | 65  | Ш      |  |
|                     | Quiescent supply current in shutdown                                            | 007 001/ No local or (1/cm DV 401/                                                                                   |                           |      | <50            |     |        |  |
| I <sub>CC(SD)</sub> | mode                                                                            | SDZ = 0.8 V, No load or filter,                                                                                      | , PV <sub>CC</sub> = 24 V |      | 50             | 65  | μA     |  |
| r <sub>DS(on)</sub> | Drain-source on-state resistance, measured pin to pin                           | PV <sub>CC</sub> = 21 V, I <sub>out</sub> = 500 mA, T                                                                | Γ <sub>J</sub> = 25°C     |      | 60             |     | mΩ     |  |
|                     |                                                                                 | R1 = open, R2 = $20 \text{ k}\Omega$                                                                                 |                           | 19   | 20             | 21  | ر<br>ت |  |
| ^                   | Cair (MCTD)                                                                     | $R1 = 100 \text{ k}\Omega$ , $R2 = 20 \text{ k}\Omega$                                                               | Con Table 4               | 25   | 26             | 27  | dB     |  |
| G                   | Gain (MSTR)                                                                     | R1 = 100 kΩ, R2 = 39 kΩ                                                                                              | See Table 1               | 31   | 32             | 33  | j      |  |
|                     |                                                                                 | R1 = 75 kΩ, R2 = 47 kΩ                                                                                               |                           | 35   | 36             | 37  | dB     |  |
|                     |                                                                                 | R1 = 51 kΩ, R2 = 51 kΩ                                                                                               |                           | 19   | 20             | 21  | 5      |  |
| G                   | Caia (CLV)                                                                      | R1 = 47 kΩ, R2 = 75 kΩ                                                                                               | Can Table 4               | 25   | 26             | 27  | dB     |  |
|                     | Gain (SLV)                                                                      | R1 = 39 kΩ, R2 = 100 kΩ                                                                                              | See Table 1               | 31   | 32             | 33  | j      |  |
|                     |                                                                                 | R1 = 16 kΩ, R2 = 100 kΩ                                                                                              |                           | 35   | 36             | 37  | dB     |  |
|                     | Full power bandwidth                                                            |                                                                                                                      |                           |      | 60             |     | kHz    |  |
| t <sub>on</sub>     | Turn-on time                                                                    | SDZ = 2 V                                                                                                            |                           |      | 10             |     | ms     |  |
| t <sub>OFF</sub>    | Turn-off time                                                                   | SDZ = 0.8 V                                                                                                          |                           |      | 2              |     | μs     |  |
| GVDD                | Gate drive supply                                                               | IGVDD < 200 μA                                                                                                       |                           | 6.4  | 6.9            | 7.4 | V      |  |
| Vo                  | Output voltage (measured differentially)                                        | $I_O = \pm 1 \text{ A}, r_{ds(on)} = 60 \text{ m}\Omega$<br>$I_O = \pm 3 \text{ A}, r_{ds(on)} = 60 \text{ m}\Omega$ |                           |      | 11.85<br>11.55 |     | V      |  |
| PSRR                | Power supply ripple rejection                                                   | 200 mV <sub>PP</sub> ripple at 1 kHz, Ga<br>AC-coupled to GND                                                        | in = 20 dB, Inputs        |      | -70            |     | dB     |  |
| V <sub>ICM</sub>    | Input common-mode range                                                         |                                                                                                                      |                           | 0.5  |                | 4.5 | V      |  |
| CMRR                | Common-mode rejection ratio                                                     | PVCC = 12 V                                                                                                          |                           |      | -56            |     | dB     |  |
|                     |                                                                                 | FS2=0, FS1=0, FS0=0                                                                                                  |                           | 376  | 400            | 424 |        |  |
|                     |                                                                                 | FS2=0, FS1=0, FS0=1                                                                                                  |                           | 470  | 500            | 530 |        |  |
|                     |                                                                                 | FS2=0, FS1=1, FS0=0                                                                                                  | 564                       | 600  | 636            |     |        |  |
|                     | Oscillator frequency                                                            | FS2=0, FS1=1, FS0=1                                                                                                  | 940                       | 1000 | 1060           |     |        |  |
| fosc                | (with PWM duty cycle < 96%)                                                     | FS2=1, FS1=0,FS0=0                                                                                                   | 1128                      | 1200 | 1278           | kHz |        |  |
|                     |                                                                                 | FS2=1, FS1=0, FS0=1                                                                                                  |                           |      |                |     |        |  |
|                     |                                                                                 | FS2=1,FS1=1, FS0=0                                                                                                   |                           |      |                |     |        |  |
|                     |                                                                                 | FS2=1, FS1=1,FS0=1                                                                                                   | 1                         |      |                |     |        |  |



## **ELECTRICAL CHARACTERISTICS (continued)**

 $T_{A}$  = 25°C, AV  $_{CC}$  = PV  $_{CC}$  = 12 V to 24 V, R  $_{L}$  = 5  $\Omega$  (unless otherwise noted)

| PARAMETER                     | TEST CONDITIONS | MIN TYP | MAX | UNIT |
|-------------------------------|-----------------|---------|-----|------|
| Output resistance in shutdown | SDZ = 0.8 V     | 60      |     | kΩ   |
| Power-on threshold            |                 | 4.1     |     | V    |
| Power-off threshold           |                 | 28      |     | V    |
| Thermal trip point            |                 | 150+    |     | °C   |
| Thermal hysteresis            |                 | 15      |     | °C   |
| Over current trip point       |                 | 7.5     |     | Α    |



#### **TYPICAL CHARACTERISTICS**











#### TYPICAL CHARACTERISTICS (continued)



PSRR-Supply Ripple Rejection Ratio (dB)



Simula Balantian Batta (dB)



Gain - V/V; Phase - °



Figure 8.





Figure 9. Figure 10.



Figure 11.



#### **APPLICATION INFORMATION**

#### **OUTPUT FILTER CONSIDERATIONS**

The DRV595 can be used to drive a TEC element. The typical circuit used for this application is to have two feedback loops – one for constant current, and the second to monitor the temperature, and provide adjustments to keep a constant temperature on the laser diode. An error amplifier is used to combine the two feedback loops, along with a control signal from the system. The output of the error amplifier is then fed into the DRV595.

An output filter needs to be used to prevent excessive ripple from reaching the TEC element. Some TEC elements may be damaged by ripple; design the filter using the TEC specification to reduce the switching waveform enough to prevent TEC damage. This filter also reduces the amount of electrical noise coupled onto the TEC element.

For most applications, a second-order Butterworth low-pass filter with the cut-off frequency set to a few kilohertz should be sufficient. See Figure 12 for example filter designed with Equation 2, Equation 3, and Equation 4.

#### Second-Order Butterworth LPF Transfer Function

$$H(s) = \frac{1}{s^2 + \sqrt{2}s + 1} \tag{1}$$

#### **Using Half-Circuit Analysis**



Figure 12. Second Order Butterworth Low-Pass Filter Configuration

$$L_{x} = \frac{\sqrt{2} \times R_{L}}{2\omega_{0}}$$

$$2 \times C_{F} = \frac{\sqrt{2}}{2 \times \frac{R_{L}}{2} \times \omega_{0}}$$

$$\omega_{0} = 2\pi \times f$$
(2)
(3)



#### **DEVICE INFORMATION**

#### **TYPICAL APPLICATION**



Figure 13. Schematic



#### START-UP SEQUENCING

To ensure proper operation on power up, wait 10ms after  $PV_{CC}$  and  $AV_{CC}$  are stable before using the analog inputs, IN- and IN+. Figure 14 illustrates this sequence.



Figure 14. Start-Up Sequencing (1)

(1) NOTE: The timing relationship between PVCC assertion and AVCC assertion is not critical.

#### **GAIN SETTING AND MASTER / SLAVE**

The gain of the DRV595 is set by the voltage divider connected to the GAIN/SLV control pin. Master or slave mode is also controlled by the same pin. An internal ADC is used to detect the 4 input states. The first four states set the DRV595 in Master mode with gains of 20, 26, 32, 36 dB respectively, while the next four states set the DRV595 in Slave mode with gains of 20, 26, 32, 36 dB respectively. The gain setting is latched during power-up and cannot be changed while the device is powered. Table 1 shows the recommended resistor values for each mode and gain combination:

**MASTER / SLAVE** R1 (to GVDD) **INPUT IMPEDANCE GAIN** R2 (to GND) MODE Master 20 dB **OPEN** 20 kΩ 60 kΩ Master 26 dB 100 kΩ  $20 k\Omega$  $30 \text{ k}\Omega$ Master 32 dB  $100 k\Omega$ 39 kΩ 15 kΩ Master 36 dB 75 kΩ 47 kΩ 9 kΩ 51 kΩ 51 kΩ Slave 20 dB 60 kΩ 75 kΩ 30 kΩ Slave 26 dB 47 kΩ 39 kΩ Slave 32 dB  $100 \text{ k}\Omega$  $15 \text{ k}\Omega$ 16 kΩ 100 kΩ  $9 k\Omega$ Slave 36 dB

Table 1. GAIN and MASTER/SLAVE



In Master mode, the SYNC terminal is an output, in Slave mode, the SYNC terminal is an input for a clock input. TTL logic levels with compliance to GVDD.



#### **INPUT IMPEDANCE**

The DRV595 input stage is a fully differential input stage and the input impedance changes with the gain setting from 9 k $\Omega$  at 36 dB gain to 60 k $\Omega$  at 20 dB gain. Table 1 lists the values from min to max gain. The tolerance of the input resistor value is  $\pm 20\%$  so the minimum value will be higher than 7.2 k $\Omega$ .

**Table 2. Recommended Input AC-Coupling Capacitors** 

| GAIN  | INPUT IMPEDANCE |
|-------|-----------------|
| 20 dB | 60 kΩ           |
| 26 dB | 30 kΩ           |
| 32 dB | 15 kΩ           |
| 36 dB | 9 kΩ            |

#### START-UP/SHUTDOWN OPERATION

The DRV595 employs a shutdown mode of operation designed to reduce supply current (Icc) to the absolute minimum level during periods of non use for power conservation. The SDZ input terminal should be held high (see specification table for trip point) during normal operation when the amplifier is in use. Pulling SDZ low will put the outputs to Hi-Z and the amplifier to enter a low-current state. It is not recommended to leave SDZ unconnected, because amplifier operation would be unpredictable.

#### **GVDD SUPPLY**

The GVDD Supply is used to power the gates of the output full bridge transistors. It can also be used to supply the GAIN/SLV voltage divider. Decouple GVDD with a X5R ceramic 1  $\mu$ F capacitor to GND. The GVDD supply is not intended to be used as an external supply. It is recommended to limit the current consumption by using resistor voltage dividers for GAIN/SLV of 100 k $\Omega$  or more.

#### **BSP AND BSN CAPACITORS**

The full H-bridge output stages use only NMOS transistors. Therefore, they require bootstrap capacitors for the high side of each output to turn on correctly. A 220 nF ceramic capacitor of quality X5R or better, rated for at least 16 V, must be connected from each output to its corresponding bootstrap input. (See the application circuit diagram in Figure 13.) The bootstrap capacitors connected between the BSx pins and corresponding output pins function as a floating power supply for the high-side N-channel power MOSFET gate drive circuitry. During each high-side switching cycle, the bootstrap capacitors hold the gate-to-source voltage high enough to keep the high-side MOSFETs turned on.

#### **DIFFERENTIAL OR SINGLE-ENDED INPUTS**

The differential input stage of the amplifier cancels any noise that appears on both input lines of the channel. To use the DRV595 with a differential source, connect the positive lead of the signal source to the IN+ input and the negative lead of the signal source to the IN- input. To use the DRV595 with a single-ended source, use a voltage divider to bias IN- to 3.0V, and apply the single-ended signal to IN+.



#### DEVICE PROTECTION SYSTEM

The DRV595 contains a complete set of protection circuits carefully designed to make system design efficient as well as to protect the device against permanent failures due to short circuits, overload, over temperature, and under-voltage. The FAULTZ pin will signal if an error is detected according to the fault table below:

**Table 3. Fault Reporting** 

| FAULT                 | TRIGGERING CONDITION (typical value) | FAULTZ | ACTION                | LATCHED/SELF-<br>CLEARING |
|-----------------------|--------------------------------------|--------|-----------------------|---------------------------|
| Over Current          | Output short or short to PVCC or GND | Low    | Output high impedance | Latched                   |
| Over Temperature      | T <sub>j</sub> > 150°C               | Low    | Output high impedance | Latched                   |
| Under Voltage on PVCC | PVCC < 4.5V                          | -      | Output high impedance | Self-clearing             |
| Over Voltage on PVCC  | PVCC > 27V                           | -      | Output high impedance | Self-clearing             |

#### SHORT-CIRCUIT PROTECTION AND AUTOMATIC RECOVERY FEATURE

The DRV595 has protection from over current conditions caused by a short circuit on the output stage. The short circuit protection fault is reported on the FAULTZ pin as a low state. The amplifier outputs are switched to a high impedance state when the short circuit protection latch is engaged. The latch can be cleared by cycling the SDZ pin through the low state.

If automatic recovery from the short circuit protection latch is desired, connect the FAULTZ pin directly to the SDZ pin. This allows the FAULTZ pin function to automatically drive the SDZ pin low which clears the short-circuit protection latch.



Figure 15. Timing Requirement for SDZ

#### THERMAL PROTECTION

Thermal protection on the DRV595 prevents damage to the device when the internal die temperature exceeds 150°C. There is a ±15°C tolerance on this trip point from device to device. Once the die temperature exceeds the thermal trip point, the device enters into the shutdown state and the outputs are disabled. This is a latched fault.

Thermal protection faults are reported on the FAULTZ terminal as a low state.

If automatic recovery from the thermal protection latch is desired, connect the FAULTZ pin directly to the SDZ pin. This allows the FAULTZ pin function to automatically drive the SDZ pin low which clears the thermal protection latch.

#### **DRV595 MODULATION SCHEME**

The DRV595 has the option of running in either BD modulation or 1SPW modulation; this is set by the MODSEL pin.

MODSEL = GND: BD-modulation



This is a modulation scheme that allows for smaller ripple current through the TEC load. Each output switches from 0 volts to the supply voltage. With no input, OUTP and OUTN are in phase with each other so that there is little or no current in the load. The duty cycle of OUTP is greater than 50% and OUTN is less than 50% for positive output voltages. The duty cycle of OUTP is less than 50% and OUTN is greater than 50% for negative output voltages. The voltage across the load sits at 0V throughout most of the switching period, reducing the switching current, which reduces any I<sup>2</sup>R losses in the load.



Figure 16. BD Mode Modulation



#### MODSEL = HIGH: 1SPW-modulation

The 1SPW mode alters the normal modulation scheme in order to achieve higher efficiency with a slight penalty in ripple current and more attention required in the output filter selection. In 1SPW mode the outputs operate at ~15% modulation during idle conditions. When an input signal is applied one output decreases and one increases. The decreasing output signal quickly rails to GND at which point all the modulation takes place through the rising output. The result is that often only one output is switching. Efficiency is improved in this mode due to the reduction of switching losses. The resulting output signal at each half output has a discontinuity each time the output rails to GND. This can cause ringing in the output filter unless care is taken in the selection of the filter components and type of filter used.



Figure 17. 1SPW Mode Modulation



#### POWER DISSIPATION AND MAXIMUM AMBIENT TEMPERATURE

Though the DRV595 is much more efficient than traditional linear solutions, the power drop across the onresistance of the output transistors does generate some heat in the package, which may be calculated as shown in Equation 5:

$$P_{DISS} = (I_{OUT})^2 \times r_{DS(on)}$$
, total For example, at the maximum output current of 3 A through a total on-resistance of 60 mΩ (at T<sub>J</sub> = 25°C), the power dissipated in the package is 1.1 W. (5)

Calculate the maximum ambient temperature using Equation 6:

$$T_{A} = T_{J} - (\theta_{JA} \times P_{DISS})$$
 (6)

#### PRINTED-CIRCUIT BOARD (PCB LAYOUT)

It is necessary to take care when planning the layout of the printed circuit board. The following suggestions will help to meet EMC requirements.

- Decoupling capacitors The high-frequency decoupling capacitors should be placed as close to the PVCC and AVCC terminals as possible. Large (100 μF or greater) bulk power supply decoupling capacitors should be placed near the DRV595 on the PVCC supplies. Local, high-frequency bypass capacitors should be placed as close to the PVCC pins as possible. These caps can be connected to the IC GND pad directly for an excellent ground connection. Consider adding a small, good quality low ESR ceramic capacitor between 220 pF and 1 nF and a larger mid-frequency cap of value between 100 nF and 1 μF also of good quality to the PVCC connections at each end of the chip.
- Grounding The PVCC decoupling capacitors should connect to GND. All ground should be connected at the IC GND, which should be used as a central ground connection or star ground for the DRV595.

For an example layout, see the DRV595 Evaluation Module (DRV595EVM) User Manual. Both the EVM user's manual and the thermal pad application report are available on the TI Web site at http://www.ti.com.

#### **REVISION HISTORY**

# Changes from Original (December 2012) to Revision APage● 将表题从: 15V/±3A 高效脉宽调制 (PWM) 功率驱动器改为: 15V/±4A 高效脉宽调制 (PWM) 功率驱动器1● 将特性从: ±3A 输出电流改为: ±4A 输出电流1• Changed the Over current trip point TYP value From: 3 A To: 7.5 A6

-40 to 85

11-Nov-2025

**DRV595** 

www.ti.com

PACKAGING INFORMATION

DRV595DAPR.A

| Orderable part number | Status | Material type | Package   Pins    | Package qty   Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|--------|---------------|-------------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|------------------|
|                       |        |               |                   |                       |                 | (4)                           | (5)                        |              |                  |
| DRV595DAP             | Active | Production    | HTSSOP (DAP)   32 | 46   TUBE             | Yes             | NIPDAU                        | Level-3-260C-168 HR        | -40 to 85    | DRV595           |
| DRV595DAP.A           | Active | Production    | HTSSOP (DAP)   32 | 46   TUBE             | Yes             | NIPDAU                        | Level-3-260C-168 HR        | -40 to 85    | DRV595           |
| DRV595DAPR            | Active | Production    | HTSSOP (DAP)   32 | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-3-260C-168 HR        | -40 to 85    | DRV595           |

Yes

**NIPDAU** 

Level-3-260C-168 HR

2000 | LARGE T&R

Active

Production

HTSSOP (DAP) I 32

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 23-May-2025

#### TAPE AND REEL INFORMATION



# TAPE DIMENSIONS + K0 - P1 - B0 W Cavity - A0 -

| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device     | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| DRV595DAPR | HTSSOP          | DAP                | 32 | 2000 | 330.0                    | 24.4                     | 8.6        | 11.5       | 1.6        | 12.0       | 24.0      | Q1               |

www.ti.com 23-May-2025



#### \*All dimensions are nominal

| Ì | Device     | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---|------------|--------------|-----------------|------|------|-------------|------------|-------------|
| ı | DRV595DAPR | HTSSOP       | DAP             | 32   | 2000 | 350.0       | 350.0      | 43.0        |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 23-May-2025

#### **TUBE**



#### \*All dimensions are nominal

| Device      | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|-------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| DRV595DAP   | DAP          | HTSSOP       | 32   | 46  | 530    | 11.89  | 3600   | 4.9    |
| DRV595DAP.A | DAP          | HTSSOP       | 32   | 46  | 530    | 11.89  | 3600   | 4.9    |

8.1 x 11, 0.65 mm pitch

PLASTIC SMALL OUTLINE

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



DAP (R-PDSO-G32)PowerPAD™ PLASTIC SMALL-OUTLINE PACKAGE



NOTES:

- All linear dimensions are in millimeters.
- This drawing is subject to change without notice.
- Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side.
- This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>. Falls within JEDEC MO-153 Variation DCT.

PowerPAD is a trademark of Texas Instruments.

# DAP (R-PDSO-G32)

PowerPAD™ PLASTIC SMALL OUTLINE

#### THERMAL INFORMATION

This PowerPAD package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



NOTE: All linear dimensions are in millimeters

PowerPAD is a trademark of Texas Instruments.



# DAP (R-PDSO-G32) PowerPAD™ PLASTIC SMALL OUTLINE PACKAGE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- F. Contact the board fabrication site for recommended soldermask tolerances.

PowerPAD is a trademark of Texas Instruments





PLASTIC SMALL OUTLINE



#### NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
- 4. Reference JEDEC registration MO-153.
- 5. Features may differ and may not be present.



PLASTIC SMALL OUTLINE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- Solder mask tolerances between and around signal pads can vary based on board fabrication site.
   This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002 (www.ti.com/lit/slma002) and SLMA004 (www.ti.com/lit/slma004).
- 9. Size of metal pad may vary due to creepage requirement.



PLASTIC SMALL OUTLINE



NOTES: (continued)

- 10. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 11. Board assembly site may have different recommendations for stencil design.



#### 重要通知和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、与某特定用途的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他安全、安保法规或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。严禁以其他方式对这些资源进行复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。对于因您对这些资源的使用而对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,您将全额赔偿,TI 对此概不负责。

TI 提供的产品受 TI 销售条款)、TI 通用质量指南 或 ti.com 上其他适用条款或 TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 除非德州仪器 (TI) 明确将某产品指定为定制产品或客户特定产品,否则其产品均为按确定价格收入目录的标准通用器件。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

版权所有 © 2025, 德州仪器 (TI) 公司

最后更新日期: 2025 年 10 月