ZHCSKS2E april 2020 – june 2023 DRA821U , DRA821U-Q1
PRODUCTION DATA
| NO. | PARAMETER | DESCRIPTION | MIN | TYP | MAX | UNIT |
|---|---|---|---|---|---|---|
| RMII4 | tsu(RXD-REF_CLK) | Setup time, RXD[1:0] valid before REF_CLK | 4 | ns | ||
| tsu(CRS_DV-REF_CLK) | Setup time, CRS_DV valid before REF_CLK | 4 | ns | |||
| tsu(RX_ER-REF_CLK) | Setup time, RX_ER valid before REF_CLK | 4 | ns | |||
| RMII5 | th(REF_CLK-RXD) | Hold time RXD[1:0] valid after REF_CLK | 2 | ns | ||
| th(REF_CLK-CRS_DV) | Hold time, CRS_DV valid after REF_CLK | 2 | ns | |||
| th(REF_CLK-RX_ER) | Hold time, RX_ER valid after REF_CLK | 2 | ns |
Figure 7-40 RMII[x]_RXD[1:0], RMII[x]_CRS_DV, RMII[x]_RXER Timing – RMII ModeSection 7.9.5.2.1.3, and Section 7.9.5.2.1.3, present switching characteristics for CPSW2G RMII Transmit.