9.6.3 STATUS Register (Offset = 02h) [reset = 0000h]
STATUS is shown in Figure 54 and described in Table 11.
Return to Summary Table.
Figure 54. STATUS Register
| 15 |
14 |
13 |
12 |
11 |
10 |
9 |
8 |
| RESERVED |
| R-0h |
|
| 7 |
6 |
5 |
4 |
3 |
2 |
1 |
0 |
| RESERVED |
CRC-ALM |
DAC-BUSY |
TEMP-ALM |
| R-0h |
R-0h |
R-0h |
R-0h |
|
Table 11. STATUS Register Field Descriptions
| Bit |
Field |
Type |
Reset |
Description |
| 15-3 |
RESERVED |
R |
0h |
This bit is reserved.
|
| 2 |
CRC-ALM |
R |
0h |
CRC-ALM = 1 indicates a CRC error.
|
| 1 |
DAC-BUSY |
R |
0h |
DAC-BUSY = 1 indicates DAC registers are not ready for updates.
|
| 0 |
TEMP-ALM |
R |
0h |
TEMP-ALM = 1 indicates die temperature is over +140°C. A thermal alarm event forces the DAC outputs to go into power-down mode.
|