| INPUT AND REFERENCE |
| INAP, INAM |
35, 34 |
35, 34 |
34, 35 |
I |
Differential analog input for channel A |
| INBP, INBM |
14, 15 |
14, 15 |
14, 15 |
I |
Differential analog input for channel B |
| VCM |
27 |
27 |
27 |
O |
Common-mode voltage for analog inputs, 1.9 V |
| CLOCK AND SYNC |
| CLKINP, CLKINM |
25, 24 |
25, 24 |
24, 25 |
I |
Differential clock input for ADC |
| SYNCINP, SYNCINM |
29, 30 |
29, 30 |
29, 30 |
I |
External sync input. If not used, connect SYNCINP to GND and SYNCINM to AVDD. |
| CONTROL AND SERIAL |
| CTRL1 |
37 |
37 |
37 |
I/O |
Can be configured as power-down input pin or as OVR output pin for channel A, depending on the register bit PDN/OVR FOR CTRL PINS. |
| CTRL2 |
12 |
12 |
12 |
I/O |
Can be configured as power-down input pin or as OVR output pin for channel B, depending on the register bit PDN/OVR FOR CTRL PINS |
| NC |
— |
— |
39, 40, 55-58, 60, 61 |
— |
Do not connect |
| NC/OVR |
— |
9, 10, 39, 40 |
— |
— |
If the OVR ON LSB bit is set, these pins can be used because they carry overrange information. Otherwise, do not connect these pins. |
| Reserved |
28 |
28 |
28 |
— |
Do not connect |
| RESET |
22 |
22 |
22 |
I |
Hardware reset. Active high. |
| SCLK |
18 |
18 |
18 |
I |
Serial interface clock input |
| SDATA |
19 |
19 |
19 |
I |
Serial interface data input |
| SDOUT |
21 |
21 |
21 |
O |
Serial interface data output |
| SEN |
20 |
20 |
20 |
I |
Serial interface enable |
| DATA INTERFACE |
| CLKOUTP, CLKOUTM |
57, 56 |
57, 56 |
— |
O |
Differential LVDS output clock |
| DA[3:0]P, DA[3:0]M |
— |
— |
41-44, 47, 48, 50, 51 |
O |
4-bit QDR LVDS output interface for channel A |
| DA[14:0]P, DA[14:0]M |
39-48, 50-55 |
41-48, 50-55 |
— |
O |
DDR LVDS output interface for channel A |
| DACLKP, DACLKM |
— |
— |
45, 46 |
O |
Differential output clock for channel A |
| DAFRAMEP, DAFRAMEM |
— |
— |
52, 53 |
— |
Differential frame clock output for channel A |
| DB[3:0]P, DB[3:0]M |
— |
— |
1, 2, 5-8, 62, 63 |
— |
4-bit QDR LVDS output interface for channel B |
| DB[14:0]P, DB[14:0]M |
1-10, 58-63 |
1-8, 58-63 |
— |
O |
DDR LVDS output interface for channel B |
| DBCLKP, DBCLKM |
— |
— |
3, 4 |
— |
Differential output clock for channel A |
| DBFRAMEP, DBFRAMEM |
— |
— |
9, 10 |
— |
Differential frame clock output for channel A |
| OVRA |
— |
— |
54 |
O |
Overrange indication channel A |
| OVRB |
— |
— |
59 |
O |
Overrange indication channel A |
| POWER SUPPLY |
| AVDD |
13, 16, 23, 26, 31, 33, 36, 38 |
13, 16, 23, 26, 31, 33, 36, 38 |
13, 16, 23, 26, 31, 33, 36, 38 |
I |
Analog 1.8-V power supply |
| AVDD3V |
17, 32 |
17, 32 |
17, 32 |
I |
Analog 3.3 V power supply for analog buffer |
| DRVDD |
11, 49, 64 |
11, 49, 64 |
11, 49, 64 |
I |
Digital 1.8-V power supply |
| GND |
Ground pad |
Ground pad |
Ground pad |
I |
Ground |