

## MC121-Q1 Automotive 40V, Single Phase BLDC Driver with Integrated Hall Sensor

### 1 Features

- AEC-Q100 qualified for automotive applications
  - Temperature Grade-1 :  $-40^{\circ}\text{C} \leq T_A \leq 125^{\circ}\text{C}$
- N-channel H-bridge driver with internal Hall sensor
- $R_{DS(ON)}$ : 850m $\Omega$  (HS+LS)
- Current rating
  - Configurable current limit up to 1.21A
  - 0.5A rms ( $T_A = 105^{\circ}\text{C}$ ,  $R_{\theta JA} = 100\text{ }^{\circ}\text{C/W}$ )
- Integrated supply (VM) clamp
- Configurable speed curve and starting duty cycle
- Commutation schemes: square or soft (up to 90°)
  - Square: maximum torque/speed
  - Soft: optimized speed and acoustics
- Configurable speed reference input: PWM or DC
  - Input PWM frequency range: 20 Hz to 90 kHz
  - Input DC voltage range: (0-3)V
- Configurable output PWM frequency: 25 or 50kHz
- Closed loop speed control accuracy:  $\pm 3\%$
- PWM dithering to reduce EMI
- Configurable soft start time
- Configurable hall offset angle and time
- Speed output with 0.5x, 1x, 2/3x, or 2x multipliers
- Rotor lock detection output (RD)
- Configurable PWM modes
  - Synchronous, asynchronous and hybrid
- Auto-demag for high efficiency across speed
- One-time programming (2 pages) over I<sup>2</sup>C
- Protection features
  - Overcurrent protection for short between VM/GND and OUTx
  - Locked rotor protection (LRP) with auto-restart
  - VM undervoltage lockout (UVLO)
  - VM overvoltage protection (OVP)
  - Thermal shutdown (TSD)
  - Configurable fault retry time
- Functional features (Operation continues)
  - when short between FG/RD and GND
  - 100% input during short between PWM/DC and VM

### 2 Applications

- LED headlamp cooling fans
- Infotainment cooling fans
- ADAS and ECU/sensor cooling fans
- Wireless charger cooling fans

### 3 Description

The MC121-Q1 is a 40V, 850m $\Omega$  rated motor driver with integrated N-channel full-bridge, charge pump, Hall sensor, commutation control logic, and protection circuitry for single phase brushless DC motors. The Hall sensor provides rotor position information to the commutation logic to maintain continuous rotor motion. The commutation logic can be programmed for square and soft PWM waveforms to reduce acoustic noise or maximize speed/efficiency.

The duty cycle of a pulse-width modulated signal or a (0-3)V DC voltage on the PWM/DC pin controls the motor speed. FG/RD pin can be configured to report the motor speed or a locked rotor condition to an external controller. The PWM/DC and FG/RD pins can be temporarily configured as an I<sup>2</sup>C interface to support a programming (OTP) mode to configure the OTP during production.

The MC121-Q1 integrates protection features for motor and device protection. These include supply undervoltage lockout, overvoltage protection, output overcurrent protection, device overtemperature shutdown, and locked rotor protection.

The MC121-Q1 is available in two 6-pin packages: SOT23-FL and X2SON. SOT23-FL is a flat lead package with a maximum height of 1.1mm. X2SON is a non-leaded package with a max. height of 0.4mm.

#### Packaging Information

| PART NUMBER   | PACKAGE <sup>(1)</sup> | BODY SIZE (NOM)   |
|---------------|------------------------|-------------------|
| MC121QDEZRQ1  | X2SON (6)              | 2.50 mm x 2.00 mm |
| MC121QDYMQRQ1 | SOT23 (6)              | 3.80 mm x 2.90 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.



**Simplified Schematic**



An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, intellectual property matters and other important disclaimers. ADVANCE INFORMATION for preproduction products; subject to change without notice.

## Table of Contents

|                                                |           |                                                          |           |
|------------------------------------------------|-----------|----------------------------------------------------------|-----------|
| <b>1 Features</b> .....                        | <b>1</b>  | <b>7 Register Map</b> .....                              | <b>33</b> |
| <b>2 Applications</b> .....                    | <b>1</b>  | 7.1 USR OTP Registers.....                               | <b>34</b> |
| <b>3 Description</b> .....                     | <b>1</b>  | 7.2 USR TM Registers.....                                | <b>47</b> |
| <b>4 Pin Configuration and Functions</b> ..... | <b>3</b>  | <b>8 Application and Implementation</b> .....            | <b>50</b> |
| <b>5 Specifications</b> .....                  | <b>4</b>  | 8.1 Application Information.....                         | <b>50</b> |
| 5.1 Absolute Maximum Ratings.....              | <b>4</b>  | 8.2 Typical Application.....                             | <b>52</b> |
| 5.2 ESD Ratings Auto.....                      | <b>4</b>  | 8.3 Power Supply Recommendations.....                    | <b>54</b> |
| 5.3 Recommended Operating Conditions.....      | <b>4</b>  | 8.4 Layout.....                                          | <b>55</b> |
| 5.4 Thermal Information.....                   | <b>4</b>  | <b>9 Device and Documentation Support</b> .....          | <b>57</b> |
| 5.5 Electrical Characteristics.....            | <b>5</b>  | 9.1 Device Support.....                                  | <b>57</b> |
| 5.6 I2C Timing Requirements.....               | <b>9</b>  | 9.2 Documentation Support.....                           | <b>57</b> |
| 5.7 Timing Diagrams.....                       | <b>10</b> | 9.3 Receiving Notification of Documentation Updates..... | <b>57</b> |
| <b>6 Detailed Description</b> .....            | <b>11</b> | 9.4 Support Resources.....                               | <b>57</b> |
| 6.1 Overview.....                              | <b>11</b> | 9.5 Trademarks.....                                      | <b>57</b> |
| 6.2 Functional Block Diagram.....              | <b>11</b> | 9.6 Electrostatic Discharge Caution.....                 | <b>57</b> |
| 6.3 Feature Description.....                   | <b>11</b> | 9.7 Glossary.....                                        | <b>57</b> |
| 6.4 Device Functional Modes.....               | <b>29</b> | <b>10 Revision History</b> .....                         | <b>57</b> |
| 6.5 Programming.....                           | <b>31</b> |                                                          |           |

## 4 Pin Configuration and Functions



Figure 4-1. MC121-Q1, 6-Pin SOT-23, Top View



Figure 4-2. MC121-Q1, 6-Pin X2SON, Top View

Table 4-1. Pin Functions

| PIN         | PACKAGE |       | TYPE <sup>(1)</sup> | DESCRIPTION                                                                                                                                                                                                                                                      |
|-------------|---------|-------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME        | SOT-23  | X2SON |                     |                                                                                                                                                                                                                                                                  |
| FG/RD       | 1       | 6     | O                   | Motor speed or rotor lock indicator output. Open-drain output that requires an external pull-up resistor to desired logic-high voltage. In test/programming mode, this pin becomes the SDA pin for I <sup>2</sup> C interface.                                   |
| GND         | 2       | 5     | G                   | Device ground. Connect to system ground.                                                                                                                                                                                                                         |
| OUT1        | 4       | 3     | O                   | Half-bridge output. Connect to motor winding.                                                                                                                                                                                                                    |
| OUT2        | 3       | 4     | O                   | Half-bridge output. Connect to motor winding.                                                                                                                                                                                                                    |
| VM          | 5       | 2     | P                   | Device and motor power supply. Connect to motor supply voltage; bypass to GND with one 0.1- $\mu$ F capacitor and one bulk capacitor. TI recommends a capacitor voltage rating at least twice the normal operating voltage of the device.                        |
| PWM/DC      | 6       | 1     | I                   | Motor speed control pin - can take a PWM or DC signal. This pin is internally pulled up to 100% duty cycle input when left floating in PWM input mode (PWMDC_MODE = 0x0). In test/programming mode, this pin becomes the SCL pin for I <sup>2</sup> C interface. |
| Thermal pad |         |       | G                   | Must be connected to ground.                                                                                                                                                                                                                                     |

(1) I = Input, O = Output, I/O = Input or Output, G = Ground, P = Power, NC = no connect.

## 5 Specifications

### 5.1 Absolute Maximum Ratings

over operating temperature range (unless otherwise noted)<sup>(1)</sup>

|                                     |        |  | MIN  | MAX          | UNIT        |
|-------------------------------------|--------|--|------|--------------|-------------|
| Power supply pin voltage            | VM     |  | -0.5 | $VM_{CLAMP}$ | V           |
| Power supply transient voltage ramp | VM     |  | 0    | 2            | $V/\mu s$   |
| Logic pin voltage                   | PWM/DC |  | -0.5 | $VM + 0.5$   | V           |
| Open drain pin voltage              | FG/RD  |  | -0.5 | $VM + 0.5$   | V           |
| Output pin voltage                  | OUTx   |  | -1   | $VM + 1$     | V           |
| Peak Output Current (OUTx)          | OUTx   |  |      | 1.44         | A           |
| Open drain output current           | FG/RD  |  |      | 25           | mA          |
| Ambient temperature, $T_A$          |        |  | -40  | 125          | $^{\circ}C$ |
| Junction temperature, $T_J$         |        |  | -40  | 150          | $^{\circ}C$ |
| Storage temperature, $T_{stg}$      |        |  | -65  | 150          | $^{\circ}C$ |

(1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

### 5.2 ESD Ratings Auto

|             |                         |                                                                                            | VALUE      | UNIT |
|-------------|-------------------------|--------------------------------------------------------------------------------------------|------------|------|
| $V_{(ESD)}$ | Electrostatic discharge | Human body model (HBM), per AEC Q100-002 <sup>(1)</sup><br>HBM ESD Classification Level 3A | $\pm 6000$ | V    |
|             |                         | Charged device model (CDM), per AEC Q100-011<br>CDM ESD Classification Level C3            | $\pm 1000$ |      |

(1) AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

### 5.3 Recommended Operating Conditions

over operating temperature range (unless otherwise noted)

|               |                                |                                      | MIN  | NOM  | MAX | UNIT        |
|---------------|--------------------------------|--------------------------------------|------|------|-----|-------------|
| $V_{VM}$      | Power supply voltage           | VM                                   | 3.2  | 35   |     | V           |
| $V_{IN}$      | Logic input voltage            | PWM/DC (when configured in PWM mode) | 0    | $VM$ |     | V           |
| $V_{IN}$      | Analog input voltage           | PWM/DC (when configured in DC mode)  | 0    | 3.2  |     | V           |
| $f_{PWM\_IN}$ | PWM frequency                  | PWM                                  | 0.02 | 90   |     | kHz         |
| $V_{OD}$      | Open drain pullup voltage      | FG/RD                                | 0    | $VM$ |     | V           |
| $I_{OD}$      | Open drain output current      | FG/RD                                |      | 20   |     | mA          |
| $T_A$         | Operating ambient temperature  |                                      | -40  | 125  |     | $^{\circ}C$ |
| $T_J$         | Operating junction temperature |                                      | -40  | 150  |     | $^{\circ}C$ |

### 5.4 Thermal Information

| THERMAL METRIC <sup>(1)</sup> |                                           | MC121-Q1    | MC121-Q1    | UNIT          |
|-------------------------------|-------------------------------------------|-------------|-------------|---------------|
|                               |                                           | SOT23 (DYM) | X2SON (DEZ) |               |
|                               |                                           | 6 PINS      | 6 PINS      |               |
| $R_{\theta JA}$               | Junction-to-ambient thermal resistance    | 156.1       | 74.3        | $^{\circ}C/W$ |
| $R_{\theta JC(\text{top})}$   | Junction-to-case (top) thermal resistance | 63.1        | 39.6        | $^{\circ}C/W$ |
| $R_{\theta JB}$               | Junction-to-board thermal resistance      | 25.6        | 45.3        | $^{\circ}C/W$ |

| THERMAL METRIC <sup>(1)</sup> |                                              | MC121-Q1    | MC121-Q1    | UNIT |
|-------------------------------|----------------------------------------------|-------------|-------------|------|
|                               |                                              | SOT23 (DYM) | X2SON (DEZ) |      |
|                               |                                              | 6 PINS      | 6 PINS      |      |
| $\Psi_{JT}$                   | Junction-to-top characterization parameter   | 10.1        | 0.4         | °C/W |
| $\Psi_{JB}$                   | Junction-to-board characterization parameter | 25.5        | 45.3        | °C/W |
| $R_{\theta JC(bot)}$          | Junction-to-case (bottom) thermal resistance | N/A         | 16.3        | °C/W |

(1) For more information about traditional and new thermal metrics, see the [Semiconductor and IC Package Thermal Metrics](#) application report.

## 5.5 Electrical Characteristics

MC121-Q1:  $3.2V \leq V_{VM} \leq 35V$ ,  $-40^{\circ}C \leq T_J \leq 150^{\circ}C$  (unless otherwise noted)

Typical values are at  $T_J = 25^{\circ}C$  and  $V_{VM} = 12V$ .

| PARAMETER                        |                                                                  | TEST CONDITIONS                                                                                                                                       | MIN  | TYP  | MAX  | UNIT |
|----------------------------------|------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| <b>POWER SUPPLIES (VM)</b>       |                                                                  |                                                                                                                                                       |      |      |      |      |
| $I_{VMQ}$                        | VM sleep mode current                                            | $V_{PWM/DC} = 0V$ , $SLEEP\_EN = 0x1$                                                                                                                 |      | 0.08 | 0.14 | mA   |
| $I_{VM}$                         | VM active mode current                                           | $V_{PWM/DC} = 3V$ ( $PWMDC\_MODE = 0x1$ ) or floating ( $PWM\_DC = 0x0$ ), no load across OUTx                                                        |      | 3.9  | 5    | mA   |
| $t_{WAKE}$                       | Turn-on time from standby/sleep mode                             | Time taken from PWM duty = 0% to 100% to OUTx switching, PWM input ( $PWMDC\_MODE = 0x1$ ), $PWM\_IN\_RANGE = 0x0$                                    |      | 16   |      | ms   |
|                                  |                                                                  | Time taken from PWM duty = 0% to 100% to OUTx switching, PWM input ( $PWMDC\_MODE = 0x0$ ), $PWM\_IN\_RANGE = 0x1$                                    |      | 64   |      | ms   |
|                                  | Turn-on time from standby/sleep mode                             | Time taken from DC input = 0V to 3V to OUTx switching, DC input ( $PWMDC\_MODE = 0x1$ )                                                               |      | 1    |      | ms   |
| $t_{STOP\_DET}$                  | Time taken to detect DIN = 0%                                    | Time take from PWM duty = 100% to 0% to initiate motor stop as per $RAMP\_ON\_STOP\_DIS$ , PWM input ( $PWMDC\_MODE = 0x0$ , $PWM\_IN\_RANGE = 0x0$ ) |      | 16   |      | ms   |
|                                  |                                                                  | Time take from PWM duty = 100% to 0% to initiate motor stop as per $RAMP\_ON\_STOP\_DIS$ , PWM input ( $PWMDC\_MODE = 0x0$ , $PWM\_IN\_RANGE = 0x1$ ) |      | 64   |      | ms   |
|                                  | Time taken to detect DIN = 0%                                    | Time take from DC input = 3V to 0V to initiate motor stop as per $RAMP\_ON\_STOP\_DIS$ , DC input ( $PWMDC\_MODE = 0x1$ )                             |      | 1.3  |      | ms   |
| <b>PWM/DC (SCL) and FG (SDA)</b> |                                                                  |                                                                                                                                                       |      |      |      |      |
| $V_{IL}$                         | Input logic low voltage                                          | PWM/DC pin in PWM input mode ( $PWMDC\_MODE = 0x0$ ) during active or standby state or SCL mode, FG pin in SDA mode                                   |      | 0.8  |      | V    |
| $V_{IH}$                         | Input logic high voltage                                         |                                                                                                                                                       | 2    |      |      | V    |
| $V_{HYS}$                        | Input hysteresis                                                 |                                                                                                                                                       | 0.15 | 0.2  | 0.26 | V    |
| $V_{SLEEP\_DC}$                  | Voltage threshold on PWM/DC pin for sleep entry in DC input mode | Voltage applied on PWM/DC pin, $SLEEP\_EN = 0x1$ , $PWMDC\_MODE = 0x1$                                                                                | 0    | 0.1  |      | V    |

MC121-Q1:  $3.2V \leq V_{VM} \leq 35V$ ,  $-40^{\circ}C \leq T_J \leq 150^{\circ}C$  (unless otherwise noted)Typical values are at  $T_J = 25^{\circ}C$  and  $V_{VM} = 12V$ .

## ADVANCE INFORMATION

| PARAMETER                    |                                                               | TEST CONDITIONS                                                                                                              | MIN        | TYP        | MAX   | UNIT     |
|------------------------------|---------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|------------|------------|-------|----------|
| $I_{IL}$<br>(PWM/DC)         | Input logic low current                                       | $V_I = 0V$ , SLEEP_EN = 0x0, PWM/DC pin in PWM input mode (PWMDC_MODE = 0x0) or SCL mode                                     | 225        | 245        | 265   | $\mu A$  |
|                              |                                                               | $V_I = 0V$ , SLEEP_EN = 0x0, PWM/DC pin in DC input mode (PWMDC_MODE = 0x1)                                                  |            |            | 1     | $\mu A$  |
|                              |                                                               | $V_I = 0V$ , SLEEP_EN = 0x1, PWM/DC pin in PWM input mode (PWMDC_MODE = 0x0) or DC input mode (PWMDC_MODE = 0x1) or SCL mode | 20         | 50         | 70    | $\mu A$  |
| $I_{IH}$<br>(PWM/DC)         | Input logic high current                                      | $V_I = 3.3V$ , PWM/DC pin in PWM input mode (PWMDC_MODE = 0x0) or DC input mode (PWMDC_MODE = 0x1) or SCL mode               | -1         |            | 0     | $\mu A$  |
|                              |                                                               | $V_I = V_{VM}$ , PWM/DC pin in PWM input mode (PWMDC_MODE = 0x0) or DC input mode (PWMDC_MODE = 0x1) or SCL mode             | -1         |            | 0     | $\mu A$  |
| $V_{PU}$<br>(PWM/DC)         | Internal pull-up voltage                                      | PWM input mode (PWMDC_MODE = 0x0), $VM \geq 3.6V$                                                                            | 2.7        | 2.9        | 3.2   | V        |
|                              |                                                               | PWM input mode (PWMDC_MODE = 0x0), $VM < 3.6V$                                                                               | 2.55       |            | $VM$  | V        |
| $f_{PWM\_IN}$                | Input PWM frequency range for duty/speed reference            | PWM input (PWMDC_MODE = 0x0), PWM_IN_RANGE = 0x0                                                                             | 0.08       |            | 90    | kHz      |
|                              |                                                               | PWM input (PWMDC_MODE = 0x0), PWM_IN_RANGE = 0x1                                                                             | 0.02       |            | 22    | kHz      |
| $V_{PWM\_ACC}$               | Duty/speed reference accuracy from PWM input                  | $20Hz \leq f_{PWM\_IN} \leq 45kHz$                                                                                           |            |            | 0.4   | %        |
|                              |                                                               | $45kHz < f_{PWM\_IN} \leq 90kHz$                                                                                             |            |            | 0.8   | %        |
| $V_{DC}$                     | DC input range for duty/speed reference                       | DC input (PWMDC_MODE = 0x1), $3.2V \leq VM < 4.5V$                                                                           | 0          | $VM - 1.4$ |       | V        |
|                              |                                                               | DC input (PWMDC_MODE = 0x1), $4.5V \leq VM \leq 35V$                                                                         | 0          |            | 3.1   | V        |
| $V_{DC\_DIN\_0\%}$           | DC input threshold for 0% duty/speed reference (DIN = 0%)     | DC input (PWMDC_MODE = 0x1)                                                                                                  |            |            | 0.1   | V        |
| $V_{DC\_DIN\_100\%}$         | DC input threshold for 100% duty/speed reference (DIN = 100%) | DC input (PWMDC_MODE = 0x1), $3.2V \leq VM < 4.5V$                                                                           | $VM - 1.4$ |            | 3.2   | V        |
|                              |                                                               | DC input (PWMDC_MODE = 0x1), $4.5V \leq VM \leq 35V$                                                                         | 2.9        | 3          | 3.2   | V        |
| $V_{DC\_ACC}$                | Duty/speed reference accuracy from DC input                   | DC input (PWMDC_MODE = 0x1), $4.5V \leq VM \leq 35V$                                                                         |            |            | 3     | %        |
| $V_{OL}$ (FG)                | Output logic low voltage                                      | $I_{OD} = 20mA$                                                                                                              |            |            | 0.4   | V        |
| $I_{OZ}$ (FG)                | Output logic high current                                     | $V_{OD} = 3.3V$                                                                                                              | -1         |            | 1     | $\mu A$  |
| $I_{OZ}$ (FG)                | Output logic high current                                     | $V_{OD} = VM$                                                                                                                | -1         |            | 1     | $\mu A$  |
| <b>DRIVER OUTPUTS (OUTx)</b> |                                                               |                                                                                                                              |            |            |       |          |
| $R_{DS(on)}$<br>(H+L)        | High-side+Low-side MOSFET on resistance                       | $V_{VM} = 3.2V$ , $I_O = 500mA$ , $T_A = 25^{\circ}C$                                                                        |            | 0.85       | 1.02  | $\Omega$ |
| $R_{DS(on)}$<br>(H+L)        | High-side+Low-side MOSFET on resistance                       | $V_{VM} = 12V$ , $I_O = 500mA$ , $T_A = 25^{\circ}C$                                                                         |            | 0.8        | 0.95  | $\Omega$ |
| $R_{DS(on)}$<br>(H+L)        | High-side+Low-side MOSFET on resistance                       | $V_{VM} = 12V$ , $I_O = 500mA$ , $T_A = 150^{\circ}C$                                                                        |            | 1.3        | 1.5   | $\Omega$ |
| $f_{PWM\_OUT}$               | PWM output frequency                                          | $PWM\_OUT\_FREQ = 0x0$ , DITHER_EN = 0x0                                                                                     | 23.5       | 25         | 26.25 | kHz      |

MC121-Q1:  $3.2V \leq V_{VM} \leq 35V$ ,  $-40^{\circ}C \leq T_J \leq 150^{\circ}C$  (unless otherwise noted)Typical values are at  $T_J = 25^{\circ}C$  and  $V_{VM} = 12V$ .

| PARAMETER                               |                                                     | TEST CONDITIONS                                                                                        | MIN    | TYP  | MAX    | UNIT    |
|-----------------------------------------|-----------------------------------------------------|--------------------------------------------------------------------------------------------------------|--------|------|--------|---------|
| $f_{PWM\_OUT}$                          | PWM output frequency                                | $PWM\_OUT\_FREQ = 0x1$ , DITHER_EN = 0x0                                                               | 45     | 50   | 55     | kHz     |
| <b>DIGITAL-LATCH HALL EFFECT SENSOR</b> |                                                     |                                                                                                        |        |      |        |         |
| $B_{OP}$                                | Operate point                                       |                                                                                                        | 0.4    | 0.8  | 1.6    | mT      |
| $B_{RP}$                                | Release point                                       |                                                                                                        | -1.6   | -0.7 | -0.4   | mT      |
| $B_{HYS}$                               | Hysteresis; $B_{HYS} = (B_{OP} - B_{RP})$           |                                                                                                        | 1.2    | 1.6  | 3.2    | mT      |
| $B_{OF}$                                | Magnetic offset; $B_{OF} = (B_{OP} + B_{RP}) / 2$   |                                                                                                        | -1     | 0    | 1      | mT      |
| <b>OSCILLATOR</b>                       |                                                     |                                                                                                        |        |      |        |         |
| $f_{osc}$                               | Internal oscillator frequency                       | $V_{VM} = 12V$ , $T_J = 25^{\circ}C$                                                                   | 24.625 | 25   | 25.375 | MHz     |
| $f_{osc}$                               | Internal oscillator frequency                       |                                                                                                        | 24.25  | 25   | 25.75  | MHz     |
| <b>DUTY CURVE</b>                       |                                                     |                                                                                                        |        |      |        |         |
| $D_{OUT\_RES}$                          | Output duty cycle resolution per LSB                | Measured at 50% voltage level, 0.4% $\leq D_{OUT} \leq 99.6\%$                                         | 0.4    |      |        | %       |
| $D_{HYS}$                               | Speed curve hysteresis for rising $D_{IN}$          | DIN_HYS = 0x0. Sweep DIN from 0% to DIN0+DIN_HYS. Output DOUT changes from DOUT0 to target duty cycle. | 0      |      |        | %       |
|                                         |                                                     | DIN_HYS = 0x1. Sweep DIN from 0% to DIN0+DIN_HYS. Output DOUT changes from DOUT0 to target duty cycle. | 1.2    |      |        | %       |
|                                         |                                                     | DIN_HYS = 0x2. Sweep DIN from 0% to DIN0+DIN_HYS. Output DOUT changes from DOUT0 to target duty cycle. | 2.4    |      |        | %       |
|                                         |                                                     | DIN_HYS = 0x3. Sweep DIN from 0% to DIN0+DIN_HYS. Output DOUT changes from DOUT0 to target duty cycle. | 4.8    |      |        | %       |
| $SPEED_{ERR}$                           | Closed loop speed accuracy                          | $T_J = 25^{\circ}C$ , SPEED_LOOP_EN = 0x1, $12.5\% \times MAX\_SPEED \leq SPEED\_REF \leq MAX\_SPEED$  | -1     | 1    |        | %       |
|                                         |                                                     | SPEED_LOOP_EN = 0x1, $12.5\% \times MAX\_SPEED \leq SPEED\_REF \leq MAX\_SPEED$                        | -3     | 3    |        | %       |
| <b>COMMUTATION</b>                      |                                                     |                                                                                                        |        |      |        |         |
| $\theta_{HALL\_OS\_ANGLE}$              | Minimum Hall offset angle                           | $HALL\_OS\_ANGLE = 0x00$                                                                               | 0      |      |        | deg     |
|                                         | Maximum Hall offset angle                           | $HALL\_OS\_ANGLE = 0x1F$                                                                               | 43.8   |      |        | deg     |
| $\theta_{HALL\_OS\_ANGLE\_LSB}$         | Hall offset angle resolution per LSB                | $HALL\_OS\_ANGLE$ LSB                                                                                  | 1.4    |      |        | deg     |
| $t_{HALL\_OS}$                          | Minimum Hall offset signal lead/lag time            | $HALL\_OS\_TIME = 0x00$                                                                                | 0      |      |        | $\mu s$ |
|                                         | Maximum Hall offset signal lead/lag time            | $HALL\_OS\_TIME = 0xFF$                                                                                | 2.55   |      |        | ms      |
| $t_{HALL\_OS\_LSB}$                     | Hall offset signal lead/lag time resolution per LSB | $HALL\_OS\_TIME$ LSB                                                                                   | 10     |      |        | $\mu s$ |
| $t_{DEMAG}$                             | Minimum time for demagnetization period             | $DEMAG\_TIME = 0x00$                                                                                   | 0      |      |        | $\mu s$ |
|                                         | Maximum time for demagnetization period             | $DEMAG\_TIME = 0x20$                                                                                   | 1.29   |      |        | ms      |
| $t_{DEMAG\_LSB}$                        | DEMAG_TIME time resolution per LSB                  | $DEMAG\_TIME$ LSB                                                                                      | 10.24  |      |        | $\mu s$ |
| $\theta_{SRISE}$                        | Minimum angle for soft rise                         | $SRISE = 0x00$                                                                                         | 2.8    |      |        | deg     |
|                                         | Maximum angle for soft rise                         | $SRISE = 0x10$                                                                                         | 90     |      |        | deg     |
| $\theta_{SRISE\_LSB}$                   | SRISE angle resolution per LSB                      | $SRISE$ LSB                                                                                            | 2.8    |      |        | deg     |
| $\theta_{SFALL}$                        | Minimum angle for soft fall                         | $SFALL = 0x00$                                                                                         | 2.8    |      |        | deg     |
|                                         | Maximum angle for soft fall                         | $SFALL = 0x1F$                                                                                         | 90     |      |        | deg     |

MC121-Q1:  $3.2V \leq V_{VM} \leq 35V$ ,  $-40^{\circ}C \leq T_J \leq 150^{\circ}C$  (unless otherwise noted)

Typical values are at  $T_J = 25^{\circ}C$  and  $V_{VM} = 12V$ .

| PARAMETER                               |                                                                       | TEST CONDITIONS                              | MIN  | TYP  | MAX  | UNIT    |
|-----------------------------------------|-----------------------------------------------------------------------|----------------------------------------------|------|------|------|---------|
| $\theta_{SFALL\_LSB}$                   |                                                                       | SRISE LSB                                    | 2.8  |      | deg  |         |
| <b>PRESTART AND PWM RAMP/SOFT START</b> |                                                                       |                                              |      |      |      |         |
| PWM_RAMP_P_RATE                         | Output duty cycle ramp rate for soft start and speed changes          | PWM_RAMP_SEL = 0x0 (1.3s for 0 to 100%)      | 77   |      | %/s  |         |
|                                         |                                                                       | PWM_RAMP_SEL = 0x1 (2.6s for 0 to 100%)      | 38.5 |      | %/s  |         |
|                                         |                                                                       | PWM_RAMP_SEL = 0x2 (5.2s for 0 to 100%)      | 19.2 |      | %/s  |         |
|                                         |                                                                       | PWM_RAMP_SEL = 0x3 (10.4s for 0 to 100%)     | 9.6  |      | %/s  |         |
| <b>PROTECTION CIRCUITS</b>              |                                                                       |                                              |      |      |      |         |
| VM_CLAMP                                | VM clamping voltage                                                   | $I_{clamp} = 20mA$                           | 37   | 43   | V    |         |
| VM_POR                                  | VM power on reset threshold to power-up the device                    | Supply rising                                | 2.3  | 2.55 | 2.7  | V       |
| VM_POR_HYS                              | VM power on reset threshold hysteresis                                | Rising to falling threshold                  | 0.04 | 0.09 | 0.13 | V       |
| V_UVLO                                  | Supply undervoltage lockout threshold to start/stop driving the motor | Supply rising (UVLO_SEL = 0x0)               | 2.85 | 3    | 3.15 | V       |
|                                         |                                                                       | Supply falling (UVLO_SEL = 0x0)              | 2.55 | 2.7  | 2.85 | V       |
| V_UVLO_HYS                              | Supply UVLO hysteresis                                                | Rising to falling threshold (UVLO_SEL = 0x0) | 0.3  |      |      | V       |
| V_UVLO                                  | Supply undervoltage lockout threshold to start/stop driving the motor | Supply rising (UVLO_SEL = 0x1)               | 3.97 | 4.2  | 4.5  | V       |
|                                         |                                                                       | Supply falling (UVLO_SEL = 0x1)              | 2.55 | 2.7  | 2.85 | V       |
| V_UVLO_HYS                              | Supply UVLO hysteresis                                                | Rising to falling threshold (UVLO_SEL = 0x1) | 1.5  |      |      | V       |
| V_UVLO                                  | Supply undervoltage lockout threshold to start/stop driving the motor | Supply rising (UVLO_SEL = 0x2)               | 5.42 | 5.7  | 6    | V       |
|                                         |                                                                       | Supply falling (UVLO_SEL = 0x2)              | 2.55 | 2.7  | 2.85 | V       |
| V_UVLO_HYS                              | Supply UVLO hysteresis                                                | Rising to falling threshold (UVLO_SEL = 0x2) | 3    |      |      | V       |
| V_UVLO                                  | Supply undervoltage lockout threshold to start/stop driving the motor | Supply rising (UVLO_SEL = 0x3)               | 7.2  | 7.6  | 8    | V       |
|                                         |                                                                       | Supply falling (UVLO_SEL = 0x3)              | 2.55 | 2.7  | 2.85 | V       |
| V_UVLO_HYS                              | Supply UVLO hysteresis                                                | Rising to falling threshold (UVLO_SEL = 0x3) | 4.9  |      |      | V       |
| V_OVP                                   | Supply overvoltage lockout (OVP)                                      | Supply rising (OVP_SEL = 0x0)                | 32.7 | 34.5 | 36.3 | V       |
| V_OVP                                   | Supply overvoltage lockout (OVP)                                      | Supply falling (OVP_SEL = 0x0)               | 31.4 | 33.2 | 34.9 | V       |
| V_OVP                                   | Supply overvoltage lockout (OVP)                                      | Supply rising (OVP_SEL = 0x1)                | 21.5 | 22.7 | 23.9 | V       |
| V_OVP                                   | Supply overvoltage lockout (OVP)                                      | Supply falling (OVP_SEL = 0x1)               | 20.1 | 21.2 | 22.3 | V       |
| V_OVP                                   | Supply overvoltage lockout (OVP)                                      | Supply rising (OVP_SEL = 0x2)                | 17.5 | 18.4 | 19.3 | V       |
| V_OVP                                   | Supply overvoltage lockout (OVP)                                      | Supply falling (OVP_SEL = 0x2)               | 15.9 | 16.9 | 17.9 | V       |
| V_OVP_HYS                               | Supply overvoltage hysteresis                                         |                                              | 1.5  |      |      | V       |
| t_OVP_DEG                               | Supply overvoltage deglitch time                                      |                                              | 70   | 80   | 90   | $\mu s$ |
| t_OVP_BLANK                             | Supply overvoltage blanking time                                      | OVP_BLANK_EN = 0x1, OVP_BLANK_TIME = 0x0     | 1    |      |      | ms      |
|                                         |                                                                       | OVP_BLANK_EN = 0x1, OVP_BLANK_TIME = 0x1     | 4    |      |      | ms      |

MC121-Q1:  $3.2V \leq V_{VM} \leq 35V$ ,  $-40^{\circ}C \leq T_J \leq 150^{\circ}C$  (unless otherwise noted)

Typical values are at  $T_J = 25^{\circ}C$  and  $V_{VM} = 12V$ .

| PARAMETER          |                                                                                                             | TEST CONDITIONS               | MIN                  | TYP                  | MAX                   | UNIT        |
|--------------------|-------------------------------------------------------------------------------------------------------------|-------------------------------|----------------------|----------------------|-----------------------|-------------|
| $I_{LIMIT}$        | Current limit threshold                                                                                     | ILIMIT_SEL = 0x0              | 0.29                 | 0.32                 | 0.37                  | A           |
|                    |                                                                                                             | ILIMIT_SEL = 0x1              | 0.38                 | 0.43                 | 0.49                  | A           |
|                    |                                                                                                             | ILIMIT_SEL = 0x2              | 0.48                 | 0.53                 | 0.61                  | A           |
|                    |                                                                                                             | ILIMIT_SEL = 0x3              | 0.58                 | 0.63                 | 0.73                  | A           |
|                    |                                                                                                             | ILIMIT_SEL = 0x4              | 0.67                 | 0.73                 | 0.85                  | A           |
|                    |                                                                                                             | ILIMIT_SEL = 0x5              | 0.76                 | 0.83                 | 0.97                  | A           |
|                    |                                                                                                             | ILIMIT_SEL = 0x6              | 0.85                 | 0.94                 | 1.09                  | A           |
|                    |                                                                                                             | ILIMIT_SEL = 0x7              | 0.94                 | 1.03                 | 1.21                  | A           |
|                    |                                                                                                             | ILIMIT_SEL = 0x8              | 1.03                 | 1.12                 | 1.33                  | A           |
|                    |                                                                                                             | ILIMIT_SEL = 0x9              | 1.11                 | 1.21                 | 1.44                  | A           |
| $t_{ILIMIT_BLANK}$ | Current limit blanking time (applied from most recent rising edge PWM (FET) signal)                         | ILIM_BLANK_SEL = 0x0          |                      | 0.5                  |                       | $\mu s$     |
|                    |                                                                                                             | ILIM_BLANK_SEL = 0x1          |                      | 1                    |                       | $\mu s$     |
| $t_{ILIMIT_DEG}$   | Current limit deglitch time                                                                                 | ILIM_DEGLITCH_SEL = 0x0       |                      | 0.6                  |                       | $\mu s$     |
|                    | Current limit deglitch time                                                                                 | ILIM_DEGLITCH_SEL = 0x1       |                      | 1.1                  |                       | $\mu s$     |
| $I_{OCP}$          | Overcurrent protection trip point (HS_FET)                                                                  |                               | 1.3 *<br>$I_{LIMIT}$ | 1.7 *<br>$I_{LIMIT}$ | 2.2 *<br>$I_{LIMIT}$  | A           |
| $I_{OCP}$          | Overcurrent protection trip point (LS_FET)                                                                  |                               | 1.5 *<br>$I_{LIMIT}$ | 1.7 *<br>$I_{LIMIT}$ | 1.85 *<br>$I_{LIMIT}$ | A           |
| $t_{OCP\_DEG}$     | Overcurrent protection deglitch time                                                                        |                               |                      | 0.6                  |                       | $\mu s$     |
| $t_{LRD\_START}$   | Locked rotor detection time at start-up                                                                     | LRD_TIME_STARTUP = 0x0        | 0.31                 | 0.32                 | 0.34                  | s           |
|                    |                                                                                                             | LRD_TIME_STARTUP = 0x1        | 0.42                 | 0.44                 | 0.46                  | s           |
|                    |                                                                                                             | LRD_TIME_STARTUP = 0x2        | 0.5                  | 0.52                 | 0.55                  | s           |
|                    |                                                                                                             | LRD_TIME_STARTUP = 0x3        | 1                    | 1.05                 | 1.1                   | s           |
| $N_{RETRY}$        | Long retry time ratio for locked rotor and overcurrent. Long retry time = $N_{RETRY} \times t_{LRD\_START}$ | LRD_LONG_RETRY_SEL = 0x0      |                      | 2                    |                       |             |
|                    |                                                                                                             | LRD_LONG_RETRY_SEL = 0x1      |                      | 4                    |                       |             |
|                    |                                                                                                             | LRD_LONG_RETRY_SEL = 0x2      |                      | 8                    |                       |             |
|                    |                                                                                                             | LRD_LONG_RETRY_SEL = 0x3      |                      | 10                   |                       |             |
|                    |                                                                                                             | LRD_LONG_RETRY_SEL = 0x4      |                      | 12                   |                       |             |
|                    |                                                                                                             | LRD_LONG_RETRY_SEL = 0x5      |                      | 16                   |                       |             |
|                    |                                                                                                             | LRD_LONG_RETRY_SEL = 0x6      |                      | 24                   |                       |             |
|                    |                                                                                                             | LRD_LONG_RETRY_SEL = 0x7      |                      | 28                   |                       |             |
| $t_{LRD\_RUN}$     | Locked rotor detection time at start-up                                                                     | Locked rotor during motor run | 0.29                 | 0.32                 | 0.35                  | s           |
| $T_{TSD}$          | Thermal shutdown temperature                                                                                |                               | 155                  | 170                  | 185                   | $^{\circ}C$ |
| $T_{HYS}$          | Thermal shutdown hysteresis                                                                                 |                               |                      | 24                   |                       | $^{\circ}C$ |

## 5.6 I<sup>2</sup>C Timing Requirements

|                      |                                                                                             | MIN | NOM | MAX | UNIT    |
|----------------------|---------------------------------------------------------------------------------------------|-----|-----|-----|---------|
| <b>STANDARD MODE</b> |                                                                                             |     |     |     |         |
| $f_{SCL}$            | SCL Clock frequency                                                                         | 0   | 100 |     | kHz     |
| $t_{HD,STA}$         | Hold time (repeated) START condition. After this period, the first clock pulse is generated | 4   |     |     | $\mu s$ |
| $t_{LOW}$            | LOW period of the SCL clock                                                                 | 4.7 |     |     | $\mu s$ |
| $t_{HIGH}$           | HIGH period of the SCL clock                                                                | 4   |     |     | $\mu s$ |
| $t_{SU,STA}$         | Setup time for a repeated START condition                                                   | 4.7 |     |     | $\mu s$ |

|                  |                                                                                             | MIN  | NOM  | MAX | UNIT |
|------------------|---------------------------------------------------------------------------------------------|------|------|-----|------|
| $t_{HD,DAT}$     | Data hold time: For I <sup>2</sup> C bus devices                                            | 0.01 | 3.45 |     | μs   |
| $t_{SU,DAT}$     | Data set-up time                                                                            | 250  |      |     | ns   |
| $t_R$            | SDA and SCL rise time                                                                       |      | 1000 |     | ns   |
| $t_F$            | SDA and SCL fall time                                                                       |      | 300  |     | ns   |
| $t_{SU,STO}$     | Set-up time for STOP condition                                                              | 4    |      |     | μs   |
| $t_{BUF}$        | Bus free time between a STOP and START condition                                            | 4.7  |      |     | μs   |
| <b>FAST MODE</b> |                                                                                             |      |      |     |      |
| $f_{SCL}$        | SCL Clock frequency                                                                         | 0    | 400  |     | kHz  |
| $t_{HD,STA}$     | Hold time (repeated) START condition. After this period, the first clock pulse is generated | 0.6  |      |     | μs   |
| $t_{LOW}$        | LOW period of the SCL clock                                                                 | 1.3  |      |     | μs   |
| $t_{HIGH}$       | HIGH period of the SCL clock                                                                | 0.6  |      |     | μs   |
| $t_{SU,STA}$     | Setup time for a repeated START condition                                                   | 0.6  |      |     | μs   |
| $t_{HD,DAT}$     | Data hold time: For I <sup>2</sup> C bus devices                                            | 0.01 | 0.9  |     | μs   |
| $t_{SU,DAT}$     | Data set-up time                                                                            | 50   |      |     | ns   |
| $t_R$            | SDA and SCL rise time                                                                       |      | 300  |     | ns   |
| $t_F$            | SDA and SCL fall time                                                                       |      | 300  |     | ns   |
| $t_{SU,STO}$     | Set-up time for STOP condition                                                              | 0.6  |      |     | μs   |
| $t_{BUF}$        | Bus free time between a STOP and START condition                                            | 1.3  |      |     | μs   |
| $t_{SP}$         | Pulse width of spikes to be suppressed by input noise filter                                | 50   |      |     | ns   |

## 5.7 Timing Diagrams



Figure 5-1. I<sup>2</sup>C Timing Diagram

## 6 Detailed Description

### 6.1 Overview

The MC121-Q1 is a 40V, 850mΩ rated, 1.25A peak, single phase BLDC motor driver with integrated N-channel full-bridge FETs, charge pump, Hall sensor, commutation control logic, and protection circuitry. The Hall sensor provides rotor position information to the commutation logic to maintain continuous rotor motion. The commutation logic can be programmed for square and soft PWM waveforms to reduce acoustic noise or maximize speed/efficiency.

### 6.2 Functional Block Diagram



Figure 6-1. MC121-Q1 Functional Block Diagram

### 6.3 Feature Description

#### 6.3.1 Motor Control

MC121-Q1 accepts a pulse-width modulated (PWM) or a DC (analog) input on the PWM/DC pin to control the motor speed. The MC121-Q1 provides a configurable **duty curve** to map the input duty (DIN in Figure 6-2) to a user configured target output duty cycle (DOUT\_TARGET in Figure 6-2). The MC121-Q1 also provides a user configurable **duty ramp** to smoothly increase/decrease the output duty cycle (DOUT in Figure 6-2) to reach DOUT\_TARGET. The MC121-Q1 supports both **open-loop** (duty cycle) and **closed-loop** (speed) control. In open-loop (duty cycle) control, the applied duty cycle is directly set by DOUT while in closed-loop (speed) control, the applied duty cycle is set by the speed loop. An integrated digital-latch **Hall sensor** provides rotor position and timing information to the commutation algorithm. The MC121-Q1 supports **square** and output PWM waveshaping schemes to optimize between efficiency/motor speed and acoustic noise. The MC121-Q1 provides synchronous, asynchronous, and hybrid output **PWM modulation** modes on the H-bridge. Configurable hall lead/lag angle and time adjustment is available to improve the efficiency across both lower and higher speeds. In addition, MC121-Q1 provides a configurable demagnetization (auto or manual) feature to reduce the motor winding current to zero before a commutation to minimize the DC bus (VM) voltage spike, acoustic noise and improve efficiency.

Figure 6-2 shows the motor control block diagram of MC121-Q1.



Figure 6-2. MC121-Q1 Motor Control Block Diagram

#### 6.3.1.1 Duty Input

MC121-Q1 receives the duty input (DIN) from the PWM/DC pin. The PWM/DC input can either be a PWM or DC (analog) signal and is selected by PWMDC\_MODE bit. The input PWM frequency can range between 20 Hz and 90 kHz (input PWM frequency range configured by PWM\_IN\_RANGE bit), while the DC input can range between (0-3)V. The PWM/DC pin integrates a pull-up feature to set the duty input (DIN) to 100% when the pin is left floating/unconnected for applications that need only ON/OFF control.

##### Note

When PWRUP\_PWMDC\_MASK is set to 0x1, MC121-Q1 waits for 1s after power-up before reacting to duty input from PWM/DC pin. There is no wait time on power-up when PWRUP\_PWMDC\_MASK is set to 0x0.

#### 6.3.1.2 Duty Curve

MC121-Q1 supports configurable duty curve as shown in Figure 6-3. This allows user to set the target output duty cycle (DOUT\_TARGET) as a function of input duty (DIN) depending on the specific use-case enabling a single platform (MC121-Q1) BLDC driver designs for different end applications.



Figure 6-3. Duty Curve

The configurable points on the duty curve are as follows,

- **DIN0, DOUT0:** DIN0 can be used to set the minimum input (starting) duty cycle to start driving the motor - when STBY\_EN = 0x1, motor is not driven till DIN  $\geq$  (DIN0 + DINHYS). DINHYS sets the hysteresis around DIN0 to start/stop driving the motor. MC121-Q1 also provides the option of driving the motor even when DIN  $<$  DIN0 by setting STBY\_EN to 0x0 and DOUT0 to a non-zero value. The device state when DIN = 0% is set by SLEEP\_EN and STBY\_EN bits as listed in [Table 6-5](#).
- **DINOFF:** DINOFF sets the maximum input duty cycle (DIN) above which target output duty cycle (DOUT\_TARGET) is set to zero to stop driving the motor, DOUT\_TARGET = 0% when DIN  $\geq$  DINOFF. The motor driving resumes when DIN  $<$  (DINOFF - DINHYS).
- **DOUT\_MIN:** DOUT\_MIN sets the minimum target output duty cycle (DOUT\_TARGET) when DIN0  $<$  DIN  $<$  DINOFF.
- **DOUT\_MAX:** DOUT\_MAX sets the maximum target output duty cycle (DOUT\_TARGET) when DIN  $<$  DINOFF.
- **DOUTx:** DOUTx sets the output duty at fixed intervals of input duty. DOUT1 sets the target output duty at DIN = 12.5%, DOUT2 sets the target output duty at DIN = 25% and so forth such that DOUT8 sets the target output duty at DIN = 100% . DOUTx can be used to configure positive slope duty curve as shown in [Duty Curve](#). DOUTx can be also used to configure negative slope as shown in [Figure 6-4](#). DOUTx can also be used to configure mixed slope (positive, negative and zero) as shown in [Figure 6-5](#).


**Figure 6-4. Duty Curve - Negative Slope**

**Figure 6-5. Duty Curve - Mixed Slope**

### 6.3.1.3 Motor Start, Speed Change, and Stop

#### Motor Start

The MC121-Q1 implements a user configured two-slope ramp to reach the target output duty cycle (DOUT\_TARGET in Figure 6-2) during motor start-up as shown in Figure 6-6. The two slope ramp (pre-start followed by soft start) enables a reliable start-up and reduces motor noise.

The MC121-Q1 enters the pre-start phase when the device exits standby mode, sleep mode, or fault mode. During the pre-start phase, the MC121-Q1 always uses square commutation to drive the motor. When PWM\_RAMP\_EN is set to 0x1, the output duty cycle (DOUT in Figure 6-2) increases linearly from starting duty cycle (DOUT\_START x DOUT\_MAX when speed loop is disabled and DOUT\_START when speed loop is enabled) at the rate set by PWM\_RAMP\_SEL. When PWM\_RAMP\_EN is set to 0x0, then DOUT is updated directly by the DOUT\_TARGET. The pre-start phase continues till four electrical cycles (eight Hall edges) are observed. When the fourth electrical cycle is completed, the device enters the soft start phase to ramp up DOUT to DOUT\_TARGET; if DOUT has reached DOUT\_TARGET by the end of pre-start phase, the soft start phase is skipped and device enters steady state directly. If the MC121-Q1 does not detect a Hall signal transition within  $t_{LRD}$ , the device enters the locked rotor protection fault state. During start-up sequence, locked rotor detection time ( $t_{LRD\_START}$ ) is user configured by LRD\_TIME\_STARTUP. During steady state, locked rotor detection time ( $t_{LRD\_RUN}$ ) is fixed at 320ms. Hall offset (angle and time) is disabled during the pre-start phase.



**Figure 6-6. Output duty cycle during motor start**

During the soft start phase, DOUT is ramped at the rate set by the PWM\_RAMP\_SEL. In this phase, Hall offset and demagnetization are applied and MC121-Q1 uses the commutation scheme set by the COMMUTATION\_MODE, SRISE, and SFALL bits. The soft start phase ends when DOUT reaches output duty or speed target.

### Speed Change

During motor operation, when DIN changes, the MC121-Q1 ramps the output duty cycle (DOUT in Figure 6-2) from previous target duty cycle (DOUT\_TARGET\_PREV) to the new target duty cycle (DOUT\_TARGET) using user configured ramp rate. During acceleration (DOUT\_TARGET > DOUT\_TARGET\_PREV), the ramp rate is set by PWM\_RAMP\_SEL and during deceleration (DOUT\_TARGET < DOUT\_TARGET\_PREV), the ramp rate is either PWM\_RAMP\_SEL (when PWM\_DECEL\_SEL = 0x0) or 0.5 x PWM\_RAMP\_SEL (when PWM\_DECEL\_SEL = 0x1). PWM\_DECEL\_SEL = 0x1 provides a slower ramp during deceleration to avoid DC bus spikes due to regenerative energy push-back from motor. Figure 6-7 shows examples of DOUT increasing and decreasing according to PWM\_RAMP\_SEL.


**Figure 6-7. Duty Cycle Ramp**

### Stop

When a motor stop ( $DOUT\_TARGET = 0\%$ ) is received, MC121-Q1 stops the motor based on  $RAMP\_ON\_STOP\_DIS$  setting. When  $RAMP\_ON\_STOP\_DIS$  is set to  $0x1$ , all FETs are placed in Hi-Z on detecting motor stop (within  $t_{STOP\_DET}$ ). When  $RAMP\_ON\_STOP\_DIS$  is set to  $0x0$ , the device ramps down  $DOUT$  (at the rate set by  $PWM\_DECEL\_SEL$ ) to zero followed by Hi-Z of all FETs. Once the FETs are in Hi-Z, depending on the  $STBY\_EN$  and  $SLEEP\_EN$  bits, MC121-Q1 continues in standby state or enters low-power sleep state. The motor stop sequence to enter sleep state when DIN is set to 0% as shown in Figure 6-8.


**Figure 6-8. Sleep Entry Sequence when DIN is set to 0%**

### Note

Setting the  $PWM\_RAMP\_EN$  bit to  $0x0$  disables the duty cycle ramp. Disabling the duty cycle ramp results in a step change in the  $DOUT$  (when DIN changes), that can result in high motor phase currents or DC bus voltage spikes. TI recommends setting  $PWM\_RAMP\_EN$  to  $0x1$  to avoid any current or voltage spikes.

#### 6.3.1.4 Open-Loop (Duty Cycle) Control

In open-loop control mode ( $SPEED\_LOOP\_EN$  set to  $0x0$ ), the input duty from the PWM/DC pin (DIN) and duty curve determine the peak output duty cycle of the commutation waveform (motor phase voltage applied

across OUTx pins), DOUT, as shown in [Figure 6-9](#). The applied duty cycle to the H-bridge FETs depends on the commutation mode (COMMUTATION\_MODE) and modulation mode (PWM\_MODE) configurations.



**Figure 6-9. Open (Duty) Loop Control**

#### 6.3.1.5 Closed-Loop (Speed) Control

The MC121-Q1 has a closed loop (speed) control mode which can be used to maintain constant speed under varying operating conditions (VM, load) as shown in [Figure 6-10](#). Speed loop is enabled by setting SPEED\_LOOP\_EN to 0x1 and the speed reference/target (SPEED\_REF) is set by (DOUT x MAX\_SPEED). The motor speed feedback from integrated Hall sensor is compared with the SPEED\_REF and the error is fed into a PI loop. The PI loop Kp and Ki coefficients are configured through KP\_RATIO and KI\_RATIO. The output of speed loop (DOUT\_SPEED\_LOOP) sets the peak applied duty cycle. When output of the speed loop (DOUT\_SPEED\_LOOP) saturates, the integrator is disabled to prevent integral wind-up.



**Figure 6-10. Closed (Speed) Loop Control**

#### 6.3.1.6 Commutation

In motors, commutation is the process of orienting stator and rotor magnetic fields to maintain continuous rotor motion. The rotor of a single phase BLDC motor contains a permanent magnet with alternating poles. The stator has one phase winding which attracts and repels the rotor magnet poles when energized. A Hall sensor integrated in the MC121-Q1 determines which direction to drive the current through the stator winding to commutate the motor. [Figure 6-11](#) shows an example of single-phase motor commutation using the MC121-Q1. For proper motor commutation, the MC121-Q1 must be placed between two of the stator poles with the Hall element directly beneath the rotor magnet.



Figure 6-11. Example of Single Phase Motor Commutation

The MC121-Q1 driver integrates the following functions for commutation of a single-phase BLDC motor.

- Digital-latch Hall sensor for rotor position sensing
- Hall sensor offset angle setting for lead or lag angle adjustment using the HALL\_OS\_ANGLE and HALL\_ANGLE\_MODE bits
- Hall sensor delay setting for lead or lag time adjustment using the HALL\_OS\_TIME and HALL\_TIME\_MODE bits
- Hall offset signal inversion with the HALL\_INVERT bit to change motor rotation direction or accommodate various Hall sensor orientation
- Square and soft PWM duty cycle waveshaping selected by COMMUTATION\_MODE bit

#### 6.3.1.6.1 Hall Sensor

The MC121-Q1 integrates a digital-latch Hall sensor to provide rotor position information to the commutation algorithm. The following sections highlight the details for device orientation and internal Hall signals to the commutation algorithm.

##### 6.3.1.6.1.1 Field Direction Definition

The Hall sensor detects a positive magnetic field ( $B > 0$  mT) when the magnetic field lines exit through the surface of the Hall sensor indicated in yellow in Figure 6-12. The SOT package uses a flipped-chip-on-lead construction, so the Hall sensor surface points away from the magnetic rotor. In this orientation, the Hall sensor detects a positive magnetic field when a north pole passes below the package.



Figure 6-12. Field Direction Definition With Respect To Rotor Magnet And Driver

#### 6.3.1.6.1.2 Internal Hall Latch Sensor Output

If the device is powered on with a magnetic field strength between  $B_{RP}$  and  $B_{OP}$ , then the internal Hall latch output signal is indeterminate. If the field strength is greater than  $B_{OP}$ , then the internal Hall latch output signal is low. If the field strength is less than  $B_{RP}$ , then the internal Hall latch output signal is high.



Figure 6-13. Internal Hall Output Signal

#### 6.3.1.6.2 Hall Offset

MC121-Q1 provides the option of compensating the offset between Hall sensor and BEMF zero cross due to the relative location of the Hall sensor (in MC121-Q1) with respect to the BEMF zero cross. `HALL_OS_ANGLE` can be used to set the magnitude of the Hall offset angle ranging from 0° to 43.6° in steps of 1.4°. The polarity of this offset with respect to zero cross (lead or lag) can be set using `HALL_ANGLE_MODE`.

A lead or lag time with respect to the Hall sensor output is needed to maximize the motor efficiency across speeds by aligning the motor phase current with BEMF. The lead/lag time ( $t_{HALL\_OS\_TIME}$ ) can be set by `HALL_OS_TIME` from 0 to 2.55ms in steps of 10 $\mu$ s; the polarity of this time (lead or lag) can be set using `HALL_TIME_MODE`.

MC121-Q1 aggregates the total lead or lag time that needs to be applied as per `HALL_ANGLE`, `HALL_ANGLE_MODE`, `HALL_OS_TIME` and `HALL_TIME_MODE` and applies the computed lead or lag time

around commutation region. For example, when HALL\_OS\_ANGLE is set to  $-15.4^\circ$ , HALL\_OS\_TIME is set to  $150\mu\text{s}$ , motor is operating at  $500\text{Hz}$ , the applied lead time is approximately  $64\mu\text{s}$ .  $15.4^\circ$  at  $500\text{Hz}$  corresponds to  $85.5\mu\text{s}$ , so effective lead/lag time is  $(150-85.5)\mu\text{s} = \sim64\mu\text{s}$ .

#### 6.3.1.6.3 Square Commutation

Square commutation is a simple commutation scheme provided by MC121-Q1 for maximum torque/speed operation. [Figure 6-14](#) shows the driver output voltage relative to the Hall sensor signal in square commutation.



**Figure 6-14. Square Commutation Timing Waveform**

In square commutation, the output duty cycle remains constant at DOUT with respect to the electrical angle ( $\theta_{\text{Electrical}}$ ). The signal from the Hall sensor and HALL\_INVERT bit determines the OUTx terminal that switches at the commanded duty cycle and the OUTx terminal that is pulled to GND during the  $180^\circ$  electrical half cycle,  $\theta_{\text{EHC}}$ .

The demagnetization state,  $\theta_{\text{DEMAG}}$ , occurs at the end of the electrical half cycle and is determined by the DEMAG\_TIME bits. The purpose of demagnetization is to reduce the motor current to zero and demagnetize the stator windings before reversing the OUTx voltage polarity due to a commutation event. Demagnetization minimizes voltage spikes on the VM supply and OUTx during commutation. Demagnetization also improves efficiency by reducing motor current spikes around the commutation region when back-EMF is minimal. PWM\_MODE sets synchronous, asynchronous, or hybrid modulation for motor current during PWM OFF time and  $\theta_{\text{DEMAG}}$  time, as described in [Section 6.3.1.7](#). [Figure 6-15](#), [Figure 6-16](#), and [Figure 6-17](#) show timing diagrams for asynchronous, synchronous, and hybrid recirculation states during  $\theta_{\text{DEMAG}}$  respectively.



**Figure 6-15. Detailed Timing Diagram for Square Commutation Using Asynchronous Mode for  $\theta_{\text{DEMAG}}$**



**Figure 6-16. Detailed Timing Diagram for Square Commutation Using Synchronous Mode for  $\theta_{\text{DEMAG}}$**



**Figure 6-17. Detailed Timing Diagram for Square Commutation Using Hybrid Mode for  $\theta_{DEMAG}$**

The demag time (DEMAG\_TIME) can be set to a fixed time or can be automatically determined. When the AUTO\_DEMAG\_EN is set to 0x0, the demagnetization time is constant across operating conditions, and the DEMAG\_TIME bits determine the  $\theta_{DEMAG}$  based on speed of the motor. When the AUTO\_DEMAG\_EN is set to 0x1, the driver automatically adjusts the  $\theta_{DEMAG}$  angle to optimize the demagnetization duration based on the speed of the motor.

#### 6.3.1.6.4 Soft Commutation

In soft commutation scheme, after a commutation event, the PWM duty cycle ramps up to  $D_{OUT}$  during  $\theta_{SRISE}$  and ramps back down to 0% during  $\theta_{SFALL}$  as shown in Figure 6-18. The purpose of soft commutation is to reduce acoustic noise compared to square commutation. The timing of the Hall sensor signal transitions determines the timings of the  $\theta_{SRISE}$  and  $\theta_{SFALL}$  angles during the electrical half cycle. The  $\theta_{SRISE}$  and  $\theta_{SFALL}$  angles can be programmed using the SRISE and SFALL bits.



**Figure 6-18. Soft Commutation Timing Waveform**

When programming the SRISE, SFALL, and DEMAG\_TIME bits, if the sum of  $\theta_{SRISE}$ ,  $\theta_{SFALL}$ , and  $\theta_{DEMAG}$  is greater than 180°, then  $\theta_{SRISE}$  angle is reduced.

#### 6.3.1.7 PWM Modulation Modes

The MC121-Q1 provides three PWM modulation modes: synchronous, asynchronous and hybrid. The PWM\_MODE bit configures the PWM modulation mode. During synchronous mode, both low-side FETs turn on during the PWM OFF time. Synchronous mode reduces power loss by conducting the freewheeling current through the FET instead of the body diode. However, depending on turn-off current and motor winding inductance, there can be reverse current conduction during synchronous modulation resulting in negative torque and lower motor speed. During asynchronous mode, only one low-side FET remains on during the PWM OFF

time while all other FETs are disabled and the freewheeling current is conducted through the body diode of a LS FET. In asynchronous mode, there is no reverse current flow during PWM off time but the power loss can be higher due to body diode conduction. Hybrid combines both modes - synchronous till the freewheeling current drops to < 13mA followed by asynchronous to prevent reverse current flow.

Table 6-1 shows the H-bridge states for the output PWM - H indicates HS FET in given OUTx leg is ON, L indicates LS FET in given OUTx leg is ON, Z indicates both FETs in given OUTx legs are in Hi-Z. The Hall offset signal is the internal signal determined from the Hall sensor state and device settings. The Hall offset signal determines the output switching states in the commutation algorithm state machine. The input PWM duty cycle and commutation mode (square/soft) determine the instantaneous output PWM duty cycle, D<sub>OUT</sub>.

Table 6-1. Output State Table

| Driver State                                              | Description                                                                                                                                   | Modulation mode set by PWM_MODE | Hall Offset Signal | OUT1 | OUT2 |
|-----------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|--------------------|------|------|
| D <sub>OUT</sub>                                          | PWM ON time/duty cycle                                                                                                                        | X                               | L                  | L    | H    |
|                                                           |                                                                                                                                               | X                               | H                  | H    | L    |
| (1-D <sub>OUT</sub> ), Current Limiting, $\theta_{DEMAG}$ | Motor current recirculation during PWM OFF time/duty or during current limiting off time, or phase demagnetization before a commutation event | Asynchronous mode               | L                  | L    | Z    |
|                                                           |                                                                                                                                               |                                 | H                  | Z    | L    |
|                                                           |                                                                                                                                               | Synchronous mode                | X                  | L    | L    |

Figure 6-19 shows the motor current flow through the H-bridge during PWM ON time, PWM OFF time, and demagnetization states. Refer to Section 6.3.1.6.3 for more details on demagnetization state.



Figure 6-19. Motor Current and Output States

The hybrid PWM mode enables both low-side FETs during the PWM OFF time (same as synchronous mode) to avoid recirculating the motor current through the body diode. Once the motor current reaches <13mA, a zero-current detector disables the acceptable low-side FET to place the H-bridge in the asynchronous mode. By automatically switching between synchronous and asynchronous modes, the MC121-Q1 reduces device power loss while avoiding back EMF generating unintended negative current in the motor winding.



Figure 6-20. Asynchronous and Hybrid Modulation



Figure 6-21. Synchronous and Hybrid Modulation

Table 6-2 shows the settings for the PWM\_MODE bitfield to configure the PWM modulation mode.

Table 6-2. Modulation Mode with PWM\_MODE

| PWM_MODE Bits | PWM and Current Limiting OFF Time | Demagnetization State |
|---------------|-----------------------------------|-----------------------|
| 000b          | Asynchronous                      | Asynchronous          |
| 001b          | Asynchronous                      | Synchronous           |
| 010b          | Synchronous                       | Asynchronous          |
| 011b          | Synchronous                       | Synchronous           |
| 100b          | Synchronous                       | Hybrid                |
| 101b          | Asynchronous                      | Hybrid                |
| 110b          | Hybrid                            | Asynchronous          |
| 111b          | Hybrid                            | Hybrid                |

### 6.3.2 Protections

MC121-Q1 integrates protections for rotor lock, current limiting, overcurrent, VM undervoltage, VM overvoltage, and overtemperature events. [Table 6-3](#) indicates fault mode entry and recovery to active mode.

**Table 6-3. Device Fault Action and Response**

| FAULT                   | CONDITION                                                                                                            | H-BRIDGE                                                                     | DEVICE LOGIC | FG/RD Indication?                | RECOVERY                                                                                     |  |  |
|-------------------------|----------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|--------------|----------------------------------|----------------------------------------------------------------------------------------------|--|--|
| Locked rotor protection | Hall transition not detected for $t_{LRD}$ and $LRD\_RETRY\_DIS = 0x0$                                               | All FETs disabled (Hi-Z)                                                     | Enabled      | Yes                              | Auto retry after $t_{lock\_long\_retry}$ or $t_{lock\_quick\_retry}$                         |  |  |
|                         | Motor stall: Hall transition not detected for $t_{LRD}$ for 5 consecutive start attempts and $LRD\_RETRY\_DIS = 0x1$ | All FETs disabled (Hi-Z)                                                     |              |                                  | Latched; latched fault cleared only by power reset or wake-up                                |  |  |
| Current limit           | $I_{OUTx,LS} > I_{LIMIT}$                                                                                            | HS FETs disabled and current recirculation through LS FETs based on PWM_MODE |              | No                               | $I_{OUTx,LS} < I_{LIMIT}$ at the start of next output PWM duty cycle                         |  |  |
| Ovvoltage protection    | $V_{VM} > V_{OVP}$ rising and $OVP\_EN=0x1$                                                                          | All FETs disabled (Hi-Z)                                                     |              | Yes, if $FGRD\_FAULT\_SEL = 0x1$ | $V_{VM} < V_{OVP}$ falling                                                                   |  |  |
| Overcurrent protection  | $I_{OUTx} > I_{OCP}$ and $OCP\_MODE = 0x0$                                                                           | All FETs disabled (Hi-Z)                                                     |              |                                  | Auto retry after $t_{lock\_long\_retry}$                                                     |  |  |
|                         | $I_{OUTx} > I_{OCP}$ and $OCP\_RETRY\_MODE = 0x1$                                                                    |                                                                              |              |                                  | Latched after 3 consecutive OCP events; latched fault cleared only by power reset or wake-up |  |  |
| Thermal Shutdown        | $T_J > T_{TSD}$                                                                                                      | All FETs disabled (Hi-Z)                                                     |              |                                  | $T_J < T_{TSD} - T_{HYS}$                                                                    |  |  |
| Undervoltage protection | $V_{VM} < V_{UVLO}$ falling                                                                                          | All FETs disabled (Hi-Z)                                                     | Disabled     | No                               | $V_{VM} > V_{UVLO}$ rising                                                                   |  |  |
| Integrated supply clamp | $V_{VM} > VM_{CLAMP}$ and $VM\_CLAMP\_DIS = 0x0$                                                                     | HS FETs disabled (Hi-Z)                                                      | Enabled      |                                  | $V_{VM} < VM_{CLAMP}$                                                                        |  |  |

The FG/RD pin supports feedback to the fan controller for motor speed or rotor lock detection. Setting the FGRD\_MODE bit to 0x0 configures the FG/RD pin for the frequency generator (FG) output. The transitions of the internal Hall sensor signal determine the frequency of the FG signal. By setting the FG\_MULTIPLIER bits, the FG pin toggles with a factor of 1/2, 1, 2/3, or 2 times the internal Hall sensor frequency. The FG\_MULTIPLIER bits help minimize system design and firmware changes when swapping motors with different number of magnetic pole pairs. When FG\_HALL\_RAW\_EN is set to 0x0, the FG pin signal corresponds to the Hall offset signal. When FG\_HALL\_RAW\_EN = 0x1, the FG pin signal corresponds to the Hall sensor signal directly. The device does not support the 2/3 FG\_MULTIPLIER setting when FG\_HALL\_RAW\_EN = 0x1.

The FG/RD pin indicates device fault mode, locked rotor condition and active mode status according to [Table 6-4](#). The state of the FG pin when motor is in stationary/idle (stopped by DIN = 0% or DOUT\_TARGET = 0%) is always complementary to the state used to indicate a locked rotor or device fault condition. For example, if a combination of FGRD\_MODE, FGRD\_INVERT and FGRD\_FAULT\_SEL bits indicate locked rotor as an active low signal on FG pin, the state of the FG pin is high (through external pull-up) when the motor is in stationary/idle state.

**Table 6-4. FG/RD Pin Behavior**

| FGRD_MODE bit | FGRD_INVERT bit | FGRD_FAULT_SEL bit | Active Mode Indication | Locked rotor indication | Fault mode indication |
|---------------|-----------------|--------------------|------------------------|-------------------------|-----------------------|
| 0x0           | 0x0             | 0x0                | FG = toggling          | FG = asserted low       | FG = previous state   |
|               | 0x0             | 0x1                |                        |                         | FG = asserted low     |
|               | 0x1             | 0x0                |                        | FG = pulled high        | FG = previous state   |
|               | 0x1             | 0x1                |                        |                         | FG = pulled high      |
| 0x1           | 0x0             | 0x0                | RD = pulled high       | RD = asserted low       | RD = previous state   |
|               |                 | 0x1                |                        |                         | RD = asserted low     |
|               | 0x1             | 0x0                | RD = asserted low      | RD = pulled high        | RD = previous state   |
|               |                 | 0x1                |                        |                         | RD = pulled high      |

### 6.3.2.1 Locked Rotor Protection

When the MC121-Q1 does not detect a Hall transition for longer than the locked rotor detection time ( $t_{LRD}$ ), a locked rotor fault is recognized, all FETs are disabled (Hi-Z) and the FG/RD pin indicates the locked rotor fault according to [Table 6-4](#).  $t_{LRD}$  is set by  $t_{LRD\_START}$  during start-up sequence, while  $t_{LRD}$  is set by  $t_{LRD\_RUN}$  during motor run (steady state). The locked rotor retry sequence (when  $LRD\_RETRY\_DIS = 0x0$ ) during start-up is as shown in [Figure 6-22](#). During the first start-up after power-up/wake-up, the number of quick retry attempts is set by  $LRD\_NRETRY\_STARTUP$ ; the quick retry time is same as the locked rotor detection time ( $t_{LRD\_START}$ ). If the locked rotor condition persists after  $LRD\_NRETRY\_START$  attempts are completed, MC121-Q1 enters a long retry time ( $t_{lock\_long\_retry}$ ) which is  $(LRD\_LONG\_RETRY\_SEL \times t_{LRD\_START})$ . Once the long retry time lapses, MC121-Q1 attempts to spin the motor again; on the second start-up attempt after power-up/wake-up, the number of quick retry attempts is set by  $LRD\_NRETRY\_RUN$  while the locked rotor detection time ( $t_{LRD\_START}$ ) and quick retry time remain the same. If the locked rotor condition persists after  $LRD\_NRETRY\_RUN$  attempts are completed, MC121-Q1 enters a long retry time ( $t_{lock\_long\_retry}$ ) again. Subsequent motor start-up sequences uses the same retry pattern as the second start-up cycle as shown in [Figure 6-22](#). Every motor start-up attempt after retry time lapse (quick or long retry) is initiated from the pre-start phase as shown in [Figure 6-6](#).

**Figure 6-22. Locked rotor retry sequence and timing during start-up when  $LRD\_RETRY\_DIS = 0x0$** 

When a locked rotor condition is detected during motor run (no Hall transition for  $t_{LRD\_RUN}$ ), all FETs are in disabled (Hi-Z) and the FG/RD pin indicates the locked rotor fault according to [Table 6-4](#). MC121-Q1 waits for one interval of long retry time before starting the locked rotor retry sequence as shown in [Figure 6-23](#).



**Figure 6-23. Locked rotor retry sequence and timing during run when LRD\_RETRY\_DIS = 0x0**

MC121-Q1 provides the option of latching a locked rotor fault after 5 consecutive start attempts result in a locked rotor by setting LRD\_RETRY\_DIS = 0x1 as shown in [Figure 6-24](#). Motor operation can resume either by a power reset or wake-up (sleep exit).



**Figure 6-24. Locked rotor retry sequence and timing when LRD\_RETRY\_DIS = 0x1**

### 6.3.2.2 Current Limit

Current limit feature protects the motor from overcurrent operation during start-up, overload and stall conditions. When the motor phase current exceeds the  $I_{LIMIT}$  threshold, the MC121-Q1 uses a cycle-by-cycle current limit scheme by turning off the high-side FET. ILIMIT\_SEL sets the current limit threshold. The PWM\_MODE bits set synchronous, asynchronous, or hybrid recirculation states for motor current during the current limiting OFF time, similar to the PWM OFF time described in [Section 6.3.1.7](#).

If the motor current remains above the  $I_{LIMIT}$  threshold at the start of the next PWM period, then the low-side FETs remain enabled for another PWM period. If the motor current drops below  $I_{LIMIT}$  by the start of the next PWM period, the outputs return to the driving state determined by the commutation algorithm state machine as shown in [Table 6-1](#).

Current limiting provides an upper limit to the motor torque by reducing the output PWM duty cycle when motor current is above the  $I_{LIMIT}$  threshold. The current limit function takes priority over the PWM duty cycle determined by the commutation state machine. When the motor current drops below the  $I_{LIMIT}$  threshold, the commutation state machine has full control of the output duty cycle. [Figure 6-25](#) and [Figure 6-26](#) show example waveforms of the cycle-by-cycle current limiting scheme.



**Figure 6-25. Cycle-by-Cycle Current-Limit Operation**



**Figure 6-26. Cycle-by-Cycle Current-Limit Operation with 100% PWM Duty Cycle**

### 6.3.2.3 Overcurrent Protection (OCP)

The overcurrent protection (OCP) feature protects the integrated power FETs on the OUTx pins from shorts to the supply (VM), ground, and between the OUTx pins. When the current through a FET stays higher than the OCP threshold ( $I_{OCP}$ ) for longer than the OCP deglitch time ( $t_{OCP}$ ) as shown in Figure 6-27, all FETs in the H-bridge are disabled (Hi-Z) and the FG/RD pin indicates the locked rotor fault according to Table 6-4. The OCP fault recovery is set by OCP\_RETRY\_MODE.



**Figure 6-27. OCP Operation**

When OCP\_RETRY\_MODE is set to 0x0, MC121-Q1 starts driving the motor (from pre-start phase) after  $t_{lock\_long\_retry}$  lapses as shown in Figure 6-28.  $t_{lock\_long\_retry}$  is set by (LRD\_LONG\_RETRY\_SEL x tLRD\_START). When OCP\_RETRY\_MODE is set to 0x1, MC121-Q1 latches the fault after 3 retry attempts (retry time is set by  $t_{lock\_long\_retry}$ ); subsequent motor operation is possible only after a subsequent power reset or wake-up (sleep exit) to clear the fault condition.



Figure 6-28. OCP retry Modes

#### 6.3.2.4 VM Undervoltage Lockout (UVLO)

When the voltage on the VM pin falls below the UVLO falling threshold voltage,  $V_{UVLO}$ , all circuitry in the device is disabled and the internal logic is reset. When  $UVLO\_SEL = 0x0$ , device powers up and motor operation resumes when the  $V_{VM}$  voltage rises above the UVLO rising threshold as shown in Figure 6-29. When  $UVLO\_SEL \neq 0x0$ , device always powers-up at UVLO rising threshold corresponding to  $UVPL\_SEL = 0x0$  but the motor operation begins only when VM rises above the UVLO rising threshold set by the  $UVLO\_SEL$ . When  $UVLO\_SEL \neq 0x0$  and  $3.15 < VM < V_{UVLO}$  (rising) (corresponding to set  $UVLO\_SEL$ ), VM UVLO fault is active, all FETs are disabled and the FG/RD pin indicates the locked rotor fault according to Table 6-4.



Figure 6-29. VM UVLO Operation

#### 6.3.2.5 VM Over Voltage Protection (OVP)

When the VM voltage exceeds the  $V_{OVP}$  rising threshold, all FETs are in Hi-Z and the FG/RD pin indicates the locked rotor fault according to Table 6-4. When the VM voltage drops below the  $V_{OVP}$  falling threshold, normal device operation resumes. The OVP threshold is set by  $OVP\_SEL$  and can be disabled by setting  $OVP\_EN$  to 0x0. Overvoltage protection has a fixed deglitch time of 80 $\mu$ s to eliminate spurious OVP triggers. To avoid false OVP triggers due to transient VM spikes during normal motor operation, the overvoltage protection is disabled during the rise and fall intervals of soft commutation. In addition, OVP is always disabled during the demagnetization interval. Also, an optional (enabled by setting  $OVP\_BLANK\_EN$  to 0x1) blanking time set by  $OVP\_BLANK\_SEL$  (1ms or 4ms) is provided during the peak duty cycle interval to improve OVP detection robustness. Figure 6-30 shows the OVP detection operation in different intervals of soft commutation. In square commutation, there are no rise/fall intervals and the blanking time, when enabled, is applied from the commutation instant.



**Figure 6-30. OVP Detection**

### 6.3.2.6 Thermal Shutdown (TSD)

If the die temperature exceeds  $T_{TSD}$ , all FETs in the H-bridge are disabled. After the die temperature has fallen to a safe level ( $T_{TSD} - T_{HYS}$ ), device operation automatically resumes.

### 6.3.2.7 Integrated Supply (VM) Clamp

MC121-Q1 provides an integrated clamp on the supply (VM) pin to limit the voltage spikes on VM pin due to regenerative energy push-back from the motor; the clamp is disabled when VM\_CLAMP\_DIS is set to 0x1. When the VM voltage reaches VM\_CLAMP level, the device activates the clamp to limit the VM voltage. When the clamp is active, HS FETs are in Hi-Z and motor driving is stopped; the clamp circuit is able to absorb the energy till the clamp circuit reaches the limits specified by the Safe Operating Area. When the SOA limits are exceeded, the clamp is deactivated; in case higher energy (than specified by SOA) is needed to be clamped a acceptable external TVS diode is added.

#### Note

During the clamp operation, if any faults like overcurrent protection (OCP) or overtemperature (TSD) are encountered, the clamp is deactivated.

## 6.4 Device Functional Modes

### 6.4.1 Active Mode

When the  $V_{VM}$  voltage is greater than the  $V_{UVLO}$  voltage and  $D_{IN} > 0\%$ , the device goes to active mode. The  $t_{WAKE}$  time must elapse before the device responds to inputs.

### 6.4.2 Sleep and Standby Mode

SLEEP is used to enable the sleep (low power) mode. In sleep mode (SLEEP\_EN = 0x1 and  $D_{IN} = 0\%$ ), the device draws very low quiescent current from the VM pin ( $I_{VMQ}$ ) - this is done by disabling internal circuitry

including FETs, Hall sensor, current sense, digital core, internal regulators, and charge pump. The device wakes up and enters active (STBY\_EN = 0x0) or standby (STBY\_EN = 0x1) mode, when  $D_{IN} > 0\%$  for  $t_{WAKE}$ .

When sleep mode is disabled (SLEEP = 0x0), STBY\_EN decides the device operation across  $D_{IN}$ . When  $D_{IN} < D_{IN0}$  and STBY\_EN = 0x0, MC121-Q1 drives the motor at duty or speed corresponding to DOUT0; when  $D_{IN} < D_{IN0}$  and STBY\_EN = 0x1, MC121-Q1 stops the motor operation (DOUT = 0%) and is in standby state.

Irrespective of SLEEP\_EN and STBY\_EN values, when  $D_{IN} \geq (D_{IN0} + DHYS)$ , MC121-Q1 drives the motor at duty or speed set by the [duty curve](#). [Table 6-5](#) summarizes sleep and standby mode operation.

#### Note

$D_{IN} = 0\%$  corresponds to duty cycle of 0% in PWM input mode (PWM\_DC = 0x0) and a DC voltage < 100mV in DC (analog) input mode (PWM\_DC = 0x1)

**Table 6-5. Summary of sleep/standby mode operation**

| SLEEP_EN | STBY_EN | Condition for Device Status Change                | Device Status | DOUT                              | H-Bridge |
|----------|---------|---------------------------------------------------|---------------|-----------------------------------|----------|
| 0x0      | 0x0     | $D_{IN} < D_{IN0}$                                | Active Mode   | DOUT0                             | PWM      |
|          | 0x1     |                                                   | Standby Mode  | 0%                                | Hi-Z     |
| X        | X       | $D_{INOFF} > D_{IN} \geq (D_{IN0} + DHYS)$        | Active Mode   | Set by $D_{IN}$ as per duty curve | PWM      |
| 0x1      | X       | $D_{IN} = 0\%$ ; refer <a href="#">Figure 6-8</a> | Sleep Mode    | 0%                                | Hi-Z     |
| 0x1      | 0x0     | $0\% < D_{IN} < D_{IN0}$                          | Active Mode   | DOUT0                             | PWM      |
|          | 0x1     |                                                   | Standby Mode  | 0%                                | Hi-Z     |

#### 6.4.3 Fault Mode

The MC121-Q1 is protected against system faults described in [Section 6.3.2](#). In some cases, the commutation algorithm can be interrupted, and the device needs to restart the motor.

#### 6.4.4 Test Mode and One-Time Programmable Memory

The MC121-Q1 integrates a test and programming mode where the PWM/DC and FG/RD pins support an I<sup>2</sup>C interface for device configuration and testing. The I<sup>2</sup>C interface also gives access to the one-time programmable (OTP) memory. Programming the registers selects the device configurations described in the previous sections. [Figure 6-31](#) shows the basic hardware configuration for configuring and programming the MC121-Q1.



**Figure 6-31. I<sup>2</sup>C Programmer and Fan Module**

The MC121-Q1 enters test mode and OTP mode with the following procedure.

1. Pull the FG/RD pin low and apply a high frequency signal in the range of (416-833) kHz at any duty between (20-80)% for 15 to 20 cycles to the PWM/DC pin to enter the test mode. The I<sup>2</sup>C interface is active in test mode.
2. Communicate with MC121-Q1 over I<sup>2</sup>C to read and write to the registers in [Section 7](#) to configure the registers.
3. To maintain reliable OTP memory programming through I<sup>2</sup>C communication, maintain the MC121-Q1 power supply pin voltage (VM) above 8V throughout the entire duration of the communication.
4. Write the OTP mode entry key 02h, 01h, 04h to the USR OTP PRG UNLOCK register in successive write-frames to unlock OTP mode.
5. To burn the OTP memory, write 1b to the USR OTP PROG\_ALL bit in USR OTP CFG Register.

## 6.5 Programming

The MC121-Q1 supports I<sup>2</sup>C programming in test mode. [Section 6.4.4](#) describes the method to enter test mode to read and write to the registers and to program the OTP memory during system prototyping and production. External programming hardware or an on-board microcontroller can interface with the MC121-Q1 over the I<sup>2</sup>C interface. The following sections describe the details of the I<sup>2</sup>C communication protocol.

### 6.5.1 I<sup>2</sup>C Communication

The I<sup>2</sup>C bus consists of a data line (SDA) and a clock line (SCL) with off-chip pull-up resistors. When the bus is idle, both SDA and SCL lines are pulled high.

A controller device, usually a microcontroller or a digital signal processor, controls the bus. The controller is responsible for generating the SCL signal and device addresses. The controller also generates specific conditions that indicate the START and STOP of data transfer. A peripheral device receives and/or transmits data on the bus under control of the controller device. The MC121-Q1 is the peripheral device on the I<sup>2</sup>C bus in this context.

The device address of the MC121-Q1 is 0x65.

#### 6.5.1.1 I<sup>2</sup>C Read

The I<sup>2</sup>C read operation begins similarly to a write operation. The controller device sends a START condition on the bus with the 7-bit address of the peripheral device and the R/W bit set to 0b. After the peripheral device responds with an acknowledge signal (ACK), the controller device sends the 8-bit address of the register intended to receive the data. After the peripheral device responds with an ACK signal again, the controller device re-sends the START command, RSTRT, followed by the peripheral address with the R/W bit set to 1b to signify a read operation. The controller device releases the SDA line to receive the register data from the peripheral device. The peripheral responds with an ACK signal to indicate that the peripheral is ready to transmit the register data.

The controller device continues providing a clock signal to the peripheral device. The peripheral device sends the 8-bit register data on the SDA line each clock cycle. At the end of the byte, the controller device sends a negative-acknowledge (NACK) signal, signaling to the peripheral device to stop communications and release the bus. The controller device then sends a STOP condition.



**Figure 6-32. I<sup>2</sup>C Read Sequence**

### 6.5.1.2 I<sup>2</sup>C Write

To write on the I<sup>2</sup>C bus, the controller device sends a START condition on the bus with the 7-bit address of the peripheral device and the R/W bit set to 0b to signify a write operation. After the peripheral device responds with an acknowledge bit (ACK), the controller device sends the 8-bit address of the register intended to receive the data. After the peripheral device responds with an ACK bit again, the controller device sends the 8-bit data. The peripheral device responds with a final ACK bit, and the controller terminates the transmission with a STOP condition.



**Figure 6-33. I<sup>2</sup>C Write Sequence**

## 7 Register Map

**Table 7-1** list the register maps for one-time programmable memory (OTP) and test mode accessible by I<sup>2</sup>C test mode in the MC121-Q1. The USER OTP map (addresses 0x00 to 0x1B) includes OTP registers available for device programming during end-system production. The USR TM register map (addresses 0x20 to 0x26) offer test mode configuration to allow system designers to experiment with device settings during system prototyping and development. Burned OTP registers keep written data after power cycle. After burning OTP, the registers may receive new data in test mode, but the burned OTP values are the device defaults when the device power cycles. The test mode registers, USR TM are not OTP memory registers and are reset during a power cycle.

## 7.1 USR\_OTP Registers

Table 7-1 lists the memory-mapped registers for the USR\_OTP registers. All register offset addresses not listed in Table 7-1 should be considered as reserved locations and the register contents should not be modified.

**Table 7-1. USR\_OTP Registers**

| Offset | Acronym             | Register Name                                                          | Section                        |
|--------|---------------------|------------------------------------------------------------------------|--------------------------------|
| 0h     | INTERFACE_CONFIG0   | Interface Configuration Register 0                                     | <a href="#">Section 7.1.1</a>  |
| 1h     | INTERFACE_CONFIG1   | Interface Configuration Register 1                                     | <a href="#">Section 7.1.2</a>  |
| 2h     | START_STOP_CONFIG   | Start and Stop Configuration Register                                  | <a href="#">Section 7.1.3</a>  |
| 3h     | DINO                | DINO Setting                                                           | <a href="#">Section 7.1.4</a>  |
| 4h     | DOUT0               | DOUT0 Setting                                                          | <a href="#">Section 7.1.5</a>  |
| 5h     | DOUT1               | DOUT1 Setting                                                          | <a href="#">Section 7.1.6</a>  |
| 6h     | DOUT2               | DOUT2 Setting                                                          | <a href="#">Section 7.1.7</a>  |
| 7h     | DOUT3               | DOUT3 Setting                                                          | <a href="#">Section 7.1.8</a>  |
| 8h     | DOUT4               | DOUT4 Setting                                                          | <a href="#">Section 7.1.9</a>  |
| 9h     | DOUT5               | DOUT5 Setting                                                          | <a href="#">Section 7.1.10</a> |
| Ah     | DOUT6               | DOUT6 Setting                                                          | <a href="#">Section 7.1.11</a> |
| Bh     | DOUT7               | DOUT7 Setting                                                          | <a href="#">Section 7.1.12</a> |
| Ch     | DOUT8               | DOUT8 Setting                                                          | <a href="#">Section 7.1.13</a> |
| Dh     | HALL_TIME_CONFIG    | Configuration Register for Hall Offset Time                            | <a href="#">Section 7.1.14</a> |
| Eh     | COMMUTATION_CONFIG0 | Commutation Configuration Register 0                                   | <a href="#">Section 7.1.15</a> |
| Fh     | COMMUTATION_CONFIG1 | Commutation Configuration Register 1                                   | <a href="#">Section 7.1.16</a> |
| 10h    | COMMUTATION_CONFIG2 | Commutation Configuration Register 2                                   | <a href="#">Section 7.1.17</a> |
| 11h    | COMMUTATION_CONFIG3 | Commutation Configuration Register 3                                   | <a href="#">Section 7.1.18</a> |
| 12h    | PROTECTION_CONFIG0  | Configuration Register for Protection Settings                         | <a href="#">Section 7.1.19</a> |
| 13h    | CLOSED_LOOP_CONFIG0 | Least Significant byte of MAX_SPEED                                    | <a href="#">Section 7.1.20</a> |
| 14h    | CLOSED_LOOP_CONFIG1 | KI_RATIO and MSN of MAX_SPEED in closed loop and DOUT_MAX in Open loop | <a href="#">Section 7.1.21</a> |
| 15h    | CLOSED_LOOP_CONFIG2 | KP_RATIO in closed loop and LRD settings                               | <a href="#">Section 7.1.22</a> |
| 16h    | PROTECTION_CONFIG1  | Register for Protections and PWM Dithering                             | <a href="#">Section 7.1.23</a> |
| 17h    | GENERAL_CONFIG1     | Register for ILIM_SEL, Hall and LRD settings                           | <a href="#">Section 7.1.24</a> |
| 18h    | GENERAL_CONFIG2     | Register for VM clamp, Prestart ramp and Hall Settings                 | <a href="#">Section 7.1.25</a> |
| 19h    | GENERAL_CONFIG3     | Register for Silence, Pole pair, LRD settings                          | <a href="#">Section 7.1.26</a> |
| 1Ah    | GENERAL_CONFIG4     | Configuration Register for DEMAG and Silence settings                  | <a href="#">Section 7.1.27</a> |
| 1Bh    | USR_OTP_CRC         | Register for CRC calculated over USR_OTP                               | <a href="#">Section 7.1.28</a> |

Complex bit access types are encoded to fit into small table cells. Table 7-2 shows the codes that are used for access types in this section.

**Table 7-2. USR\_OTP Access Type Codes**

| Access Type            | Code | Description                            |
|------------------------|------|----------------------------------------|
| Read Type              |      |                                        |
| R                      | R    | Read                                   |
| Write Type             |      |                                        |
| W                      | W    | Write                                  |
| Reset or Default Value |      |                                        |
| -n                     |      | Value after reset or the default value |

### 7.1.1 INTERFACE\_CONFIG0 Register (Offset = 0h) [Reset = 00h]

INTERFACE\_CONFIG0 is shown in [Table 7-3](#).

Return to the [Summary Table](#).

**Table 7-3. INTERFACE\_CONFIG0 Register Field Descriptions**

| Bit | Field             | Type | Reset | Description                                                                                                                                                                                                                                                                          |
|-----|-------------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | HALL_DEGLITCH_EN  | R/W  | 0h    | Enables HALL signal from HALL sensor to be deglitched for<br>0h = HALL deglitch disabled<br>1h = HALL deglitch enabled                                                                                                                                                               |
| 6   | PWM_IN_RANGE      | R/W  | 0h    | Selects the input PWM signal frequency detection range<br>0h = 80Hz to 90kHz<br>1h = 20Hz to 22kHz                                                                                                                                                                                   |
| 5   | PWM_OUT_FREQ      | R/W  | 0h    | Selects the PWM switching Frequency on the OUTx<br>0h = Output PWM freq is 25kHz<br>1h = Output PWM freq is 50kHz                                                                                                                                                                    |
| 4-3 | ILIM_BLANK_SEL    | R/W  | 0h    | Selects additional blanking time for current limit (ILIM) on top of<br>deadtime and default blanking<br>0h = No additional blanking<br>1h = 160ns (nominal) additional blanking<br>2h = 320ns additional iLim blanking<br>3h = 640ns additional iLim blanking                        |
| 2   | ILIM_DEGLITCH_SEL | R/W  | 0h    | Selects the deglitch time for cycle by cycle current limit (ILIMIT).<br>0h = deglitch time between 481ns to 732ns<br>1h = deglitch time between 925ns to 1.419us                                                                                                                     |
| 1-0 | UVLO_SEL          | R/W  | 0h    | Selects the threshold at which UVLO gets triggered<br>0h = Rising threshold 3V and falling threshold 2.7V<br>1h = Rising threshold 4.2V and falling threshold 2.7V<br>2h = Rising threshold 5.7V and falling threshold 2.7V<br>3h = Rising threshold 7.6V and falling threshold 2.7V |

### 7.1.2 INTERFACE\_CONFIG1 Register (Offset = 1h) [Reset = 60h]

INTERFACE\_CONFIG1 is shown in [Table 7-4](#).

Return to the [Summary Table](#).

**Table 7-4. INTERFACE\_CONFIG1 Register Field Descriptions**

| Bit | Field      | Type | Reset | Description                                                                                                                                                                                                                                                                                          |
|-----|------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-6 | DIN_HYS    | R/W  | 1h    | Selects duty cycle hysteresis DIN_HYS for speed curve.<br>0h = 0%, no hysteresis<br>1h = 1.2%<br>2h = 2.4%<br>3h = 4.8%                                                                                                                                                                              |
| 5   | STBY_EN    | R/W  | 1h    | Selects OUTx behavior at DIN = 0%.<br>0h = The driver commutes the motor at the DOUT0 duty cycle.<br>1h = The driver disables the outputs after $t_{SLEEP}$ , but all internal<br>circuitry remains active for faster re-enable.                                                                     |
| 4   | SLEEP_EN   | R/W  | 0h    | Enables sleep mode when DIN = 0%.<br>0h = Sleep mode is disabled. The driver state is determined by the<br>STBY_EN bit.<br>1h = Sleep mode is enabled. DOUT ramps down to 0% output<br>duty cycle, and the driver goes into a low-power sleep mode after<br>receiving no Hall edge for $t_{SLEEP}$ . |
| 3   | PWMDC_MODE | R/W  | 0h    | Selects input mode between PWM or analog.<br>0h = The PWM pin accepts a logic PWM duty cycle to control speed.<br>1h = The PWM pin accepts an analog voltage to control motor<br>speed.                                                                                                              |

**Table 7-4. INTERFACE\_CONFIG1 Register Field Descriptions (continued)**

| Bit | Field          | Type | Reset | Description                                                                                                                                                                                                       |
|-----|----------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2   | FGRD_INVERT    | R/W  | 0h    | Selects FG/RD pin logic level during rotor lock or device fault.<br>0h = FG/RD pin asserted low during rotor lock or device fault.<br>1h = FG/RD pin asserted high during rotor lock or device fault.             |
| 1   | FGRD_MODE      | R/W  | 0h    | Selects functionality of FG/RD pin.<br>0h = FG speed feedback output<br>1h = RD rotor lock detection feedback output                                                                                              |
| 0   | FGRD_FAULT_SEL | R/W  | 0h    | Selects whether FG/RD pin reports device faults.<br>0h = FG/RD pin reports rotor lock faults only<br>1h = FG/RD reports rotor lock, overvoltage, overcurrent, thermal shutdown, and undervoltage fault conditions |

### 7.1.3 START\_STOP\_CONFIG Register (Offset = 2h) [Reset = 89h]

START\_STOP\_CONFIG is shown in [Table 7-5](#).

Return to the [Summary Table](#).

**Table 7-5. START\_STOP\_CONFIG Register Field Descriptions**

| Bit | Field            | Type | Reset | Description                                                                                                                                                                                                                                                                                                                                                              |
|-----|------------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | RAMP_ON_STOP_DIS | R/W  | 1h    | Selects whether to ramp duty cycle down to zero while stopping or immediately apply zero duty cycle<br>0h = Ramp duty cycle down to zero based based on PWM_RAMP_EN, PWM_RAMP_SEL and PWM_DECEL_SEL bits<br>1h = Immediately Set FETs to HiZ when motor stop command is received                                                                                         |
| 6-5 | DINOFF           | R/W  | 0h    | Selects threshold of input DC above which output duty cycle will be zero<br>0h = disabled, no value of input duty cycle above which DOUT will be 0<br>1h = When input duty cycle $\geq$ 90% DOUT will be mapped to 0%<br>2h = When input duty cycle $\geq$ 95% DOUT will be mapped to 0%<br>3h = When input duty cycle equals 100% DOUT will be mapped to 0%             |
| 4-2 | DOUT_MIN         | R/W  | 2h    | Selects minimum value DOUT will be clamped to, if input duty cycle is between DIN0 and DINOFF<br>0h = 0%<br>1h = 5%<br>2h = 10%<br>3h = 12.5%<br>4h = 15%<br>5h = 20%<br>6h = 25%<br>7h = 30%                                                                                                                                                                            |
| 1-0 | DOUT_START       | R/W  | 1h    | Selects DOUT to be applied when motor starts up. DOUT will be ramped to target duty cycle from this initial value.<br>0h = 12.5% of DOUT_MAX in Open Loop and 12.5% in Closed Loop<br>1h = 25% of DOUT_MAX in Open Loop and 25% in Closed Loop<br>2h = 50% of DOUT_MAX in Open Loop and 50% in Closed Loop<br>3h = 100% of DOUT_MAX in Open Loop and 100% in Closed Loop |

### 7.1.4 DIN0 Register (Offset = 3h) [Reset = 16h]

DIN0 is shown in [Table 7-6](#).

Return to the [Summary Table](#).

**Table 7-6. DIN0 Register Field Descriptions**

| Bit | Field | Type | Reset | Description                                                                                                                                                   |
|-----|-------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | DIN0  | R/W  | 16h   | Sets the minimum input duty cycle DIN, that the speed curve accepts.<br>DIN = 100%*DIN0/255<br>0h = 0%<br>1h = 0.39126%<br>16h = 8.8% (default)<br>FFh = 100% |

**7.1.5 DOUT0 Register (Offset = 4h) [Reset = 1Ah]**

 DOUT0 is shown in [Table 7-7](#).

 Return to the [Summary Table](#).

**Table 7-7. DOUT0 Register Field Descriptions**

| Bit | Field | Type | Reset | Description                                                                                                                                                                            |
|-----|-------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | DOUT0 | R/W  | 1Ah   | Sets the output duty DOUT when DIN ≤ DIN0<br>DOUT = 100%*DOUT0/255<br>0h = 0%, all FETs off, putting the driver in a HiZ state<br>1h = 0.39126%<br>1Ah = 10.2% (default)<br>FFh = 100% |

**7.1.6 DOUT1 Register (Offset = 5h) [Reset = 20h]**

 DOUT1 is shown in [Table 7-8](#).

 Return to the [Summary Table](#).

**Table 7-8. DOUT1 Register Field Descriptions**

| Bit | Field | Type | Reset | Description                                                                                                                                                                         |
|-----|-------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | DOUT1 | R/W  | 20h   | Sets the output duty DOUT when DIN = 12.5%<br>DOUT = 100%*DOUT1/255<br>0h = 0%, both outputs remain low, putting the driver in a brake state<br>20h = 12.5% (default)<br>FFh = 100% |

**7.1.7 DOUT2 Register (Offset = 6h) [Reset = 40h]**

 DOUT2 is shown in [Table 7-9](#).

 Return to the [Summary Table](#).

**Table 7-9. DOUT2 Register Field Descriptions**

| Bit | Field | Type | Reset | Description                                                                                                                                                                     |
|-----|-------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | DOUT2 | R/W  | 40h   | Sets the output duty DOUT when DIN = 25%<br>DOUT = 100%*DOUT1/255<br>0h = 0%, both outputs remain low, putting the driver in a brake state<br>40h = 25% (default)<br>FFh = 100% |

**7.1.8 DOUT3 Register (Offset = 7h) [Reset = 60h]**

 DOUT3 is shown in [Table 7-10](#).

 Return to the [Summary Table](#).

**Table 7-10. DOUT3 Register Field Descriptions**

| Bit | Field | Type | Reset | Description                                                                                                                                                                         |
|-----|-------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | DOUT3 | R/W  | 60h   | Sets the output duty DOUT when DIN = 37.5%<br>DOUT = 100%*DOUT1/255<br>0h = 0%, both outputs remain low, putting the driver in a brake state<br>60h = 37.5% (default)<br>FFh = 100% |

**7.1.9 DOUT4 Register (Offset = 8h) [Reset = 80h]**

DOUT4 is shown in [Table 7-11](#).

Return to the [Summary Table](#).

**Table 7-11. DOUT4 Register Field Descriptions**

| Bit | Field | Type | Reset | Description                                                                                                                                                                     |
|-----|-------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | DOUT4 | R/W  | 80h   | Sets the output duty DOUT when DIN = 50%<br>DOUT = 100%*DOUT1/255<br>0h = 0%, both outputs remain low, putting the driver in a brake state<br>80h = 50% (default)<br>FFh = 100% |

**7.1.10 DOUT5 Register (Offset = 9h) [Reset = A0h]**

DOUT5 is shown in [Table 7-12](#).

Return to the [Summary Table](#).

**Table 7-12. DOUT5 Register Field Descriptions**

| Bit | Field | Type | Reset | Description                                                                                                                                                                         |
|-----|-------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | DOUT5 | R/W  | A0h   | Sets the output duty DOUT when DIN = 62.5%<br>DOUT = 100%*DOUT1/255<br>0h = 0%, both outputs remain low, putting the driver in a brake state<br>A0h = 62.5% (default)<br>FFh = 100% |

**7.1.11 DOUT6 Register (Offset = Ah) [Reset = C0h]**

DOUT6 is shown in [Table 7-13](#).

Return to the [Summary Table](#).

**Table 7-13. DOUT6 Register Field Descriptions**

| Bit | Field | Type | Reset | Description                                                                                                                                                                     |
|-----|-------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | DOUT6 | R/W  | C0h   | Sets the output duty DOUT when DIN = 75%<br>DOUT = 100%*DOUT1/255<br>0h = 0%, both outputs remain low, putting the driver in a brake state<br>C0h = 75% (default)<br>FFh = 100% |

**7.1.12 DOUT7 Register (Offset = Bh) [Reset = E0h]**

DOUT7 is shown in [Table 7-14](#).

Return to the [Summary Table](#).

**Table 7-14. DOUT7 Register Field Descriptions**

| Bit | Field | Type | Reset | Description                                                                                                                                                                         |
|-----|-------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | DOUT7 | R/W  | E0h   | Sets the output duty DOUT when DIN = 87.5%<br>DOUT = 100%*DOUT1/255<br>0h = 0%, both outputs remain low, putting the driver in a brake state<br>E0h = 87.5% (default)<br>FFh = 100% |

### 7.1.13 DOUT8 Register (Offset = Ch) [Reset = FFh]

DOUT8 is shown in [Table 7-15](#).

Return to the [Summary Table](#).

**Table 7-15. DOUT8 Register Field Descriptions**

| Bit | Field | Type | Reset | Description                                                                                                                                                         |
|-----|-------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | DOUT8 | R/W  | FFh   | Sets the output duty DOUT when DIN = 100%<br>DOUT = 100%*DOUT1/255<br>0h = 0%, both outputs remain low, putting the driver in a brake state<br>FFh = 100% (default) |

### 7.1.14 HALL\_TIME\_CONFIG Register (Offset = Dh) [Reset = 00h]

HALL\_TIME\_CONFIG is shown in [Table 7-16](#).

Return to the [Summary Table](#).

**Table 7-16. HALL\_TIME\_CONFIG Register Field Descriptions**

| Bit | Field        | Type | Reset | Description                                                                                                                             |
|-----|--------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | HALL_OS_TIME | R/W  | 0h    | Hall lead/lag time offset.<br>$t_{HALL\_OS} = HALL\_OS * 10.24 \text{ us}$ , 10.24 us/step<br>00h = 0<br>01h = 10.24us<br>02h = 20.48us |

### 7.1.15 COMMUTATION\_CONFIG0 Register (Offset = Eh) [Reset = 00h]

COMMUTATION\_CONFIG0 is shown in [Table 7-17](#).

Return to the [Summary Table](#).

**Table 7-17. COMMUTATION\_CONFIG0 Register Field Descriptions**

| Bit | Field            | Type | Reset | Description                                                                                                                                                                                                                                                                                                                                     |
|-----|------------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-6 | FG_MULTIPLIER    | R/W  | 0h    | This factor multiplies FG output frequency to keep speed feedback frequency the same when motor pole count changes.<br>0h = 1/2x<br>1h = 2/3x<br>2h = 1x<br>3h = 2x                                                                                                                                                                             |
| 5   | FG_HALL_RAW_EN   | R/W  | 0h    | If this bit is high, then the FG_MULTIPLIER field is applied to the RAW_HALL signal instead of the HALL_OFFSET signal, to drive the FG_RD pin.<br>0h = HALL_OFFSET signal drives FG_RD pin, based on FG_MULTIPLIER factor<br>1h = HALL_RAW drives FG_RD pin, based on FG_MULTIPLIER factor. Note: 2/3x option is not valid for HALL_RAW signal. |
| 4-3 | COMMUTATION_MODE | R/W  | 0h    | Selects commutation mode for output PWM waveshape.<br>0h = Square commutation<br>1h = Soft commutation                                                                                                                                                                                                                                          |

**Table 7-17. COMMUTATION\_CONFIG0 Register Field Descriptions (continued)**

| Bit | Field    | Type | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-----|----------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2-0 | PWM_MODE | R/W  | 0h    | <p>Selects output behavior during OFF times for PWM, current limiting, and demagnetization</p> <p>0h = Asynchronous mode for PWM, current limiting, and demagnetization</p> <p>1h = Asynchronous mode for PWM and current limiting; Synchronous mode for demagnetization</p> <p>2h = Synchronous mode for PWM and current limiting; Asynchronous mode for demagnetization</p> <p>3h = Synchronous mode for PWM, current limiting, and demagnetization</p> <p>4h = Synchronous mode for PWM and current limiting; Hybrid mode for demagnetization</p> <p>5h = Asynchronous mode for PWM and current limiting; Hybrid mode for demagnetization</p> <p>6h = Hybrid mode for PWM and current limiting; Asynchronous mode for demagnetization</p> <p>7h = Hybrid mode for PWM, current limiting, and demagnetization</p> |

#### 7.1.16 COMMUTATION\_CONFIG1 Register (Offset = Fh) [Reset = A0h]

COMMUTATION\_CONFIG1 is shown in [Table 7-18](#).

Return to the [Summary Table](#).

**Table 7-18. COMMUTATION\_CONFIG1 Register Field Descriptions**

| Bit | Field        | Type | Reset | Description                                                                                                                                                                                                                                                                                                                                                           |
|-----|--------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | PWM_RAMP_EN  | R/W  | 1h    | <p>Enables PWM ramp function</p> <p>0h = PWM ramp function disabled, input duty cycle applied instantly to DOUT</p> <p>1h = PWM ramp function enabled, ramp rate set according to PWM_RAMP_SEL bits</p>                                                                                                                                                               |
| 6-5 | PWM_RAMP_SEL | R/W  | 1h    | <p>The overall time from motor startup for DOUT to ramp from 0 to 100%. This also controls the ramp rate when increasing or decreasing input PWM duty cycle to change speed.</p> <p>0h = 10.4s (9.6%/s duty cycle ramp rate)<br/>1h = 5.2s (19.2%/s duty cycle ramp rate)<br/>2h = 2.6s (38.5%/s duty cycle ramp rate)<br/>3h = 1.3s (77%/s duty cycle ramp rate)</p> |
| 4-0 | SRISE        | R/W  | 0h    | <p>Sets the rising ramp for soft commutation. Default is 0 degrees for square commutation.</p> <p><math>\theta_{SRISE} = (SRISE * 2.8 \text{ degrees}) + 2.8 \text{ degrees}</math></p> <p>00h = 2.8 degrees<br/>01h = 5.6 degrees<br/>1Fh = 90 degrees</p>                                                                                                           |

#### 7.1.17 COMMUTATION\_CONFIG2 Register (Offset = 10h) [Reset = 20h]

COMMUTATION\_CONFIG2 is shown in [Table 7-19](#).

Return to the [Summary Table](#).

**Table 7-19. COMMUTATION\_CONFIG2 Register Field Descriptions**

| Bit | Field         | Type | Reset | Description                                                                                                                                                                                                             |
|-----|---------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-6 | RESERVED      | R/W  | 0h    | Reserved                                                                                                                                                                                                                |
| 5   | PWM_DECEL_SEL | R/W  | 1h    | <p>Selects whether the ramp rate during deceleration is same as PWM_RAMP_SEL setting or half of that</p> <p>0h = Deceleration ramp rate set by PWM_RAMP_SEL<br/>1h = Deceleration ramp rate is half of PWM_RAMP_SEL</p> |

**Table 7-19. COMMUTATION\_CONFIG2 Register Field Descriptions (continued)**

| Bit | Field | Type | Reset | Description                                                                                                                                                                                                                      |
|-----|-------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4-0 | SFALL | R/W  | 0h    | Sets the falling ramp for soft commutation. Default is 0 degrees for square commutation.<br>$\theta_{SFALL} = (SFALL * 2.8 \text{ degrees}) + 2.8 \text{ degrees}$<br>00h = 2.8 degrees<br>01h = 5.6 degrees<br>1Fh = 90 degrees |

### 7.1.18 COMMUTATION\_CONFIG3 Register (Offset = 11h) [Reset = 46h]

COMMUTATION\_CONFIG3 is shown in [Table 7-20](#).

Return to the [Summary Table](#).

**Table 7-20. COMMUTATION\_CONFIG3 Register Field Descriptions**

| Bit | Field           | Type | Reset | Description                                                                                                                                                                                                                         |
|-----|-----------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-6 | AUTO_DEMAG_EN   | R/W  | 1h    | Selects fixed or automatic $t_{DEMAG}$ time<br>0h = Sets $t_{DEMAG}$ according to DEMAG bits<br>1h = Automatically determines duration of $t_{DEMAG}$ time by detecting the current zero crossing<br>2h = Reserved<br>3h = Reserved |
| 5-4 | AUTO_DEMAG_STEP | R/W  | 0h    | Step resolution for Auto Demag<br>0h = 2.56us<br>1h = 5.12us<br>2h = 10.24us<br>3h = 20.48us                                                                                                                                        |
| 3   | RESERVED        | R/W  | 0h    | Reserved                                                                                                                                                                                                                            |
| 2-1 | RESERVED        | R/W  | 0h    | Reserved                                                                                                                                                                                                                            |
| 0   | RESERVED        | R/W  | 0h    | Reserved                                                                                                                                                                                                                            |

### 7.1.19 PROTECTION\_CONFIG0 Register (Offset = 12h) [Reset = 04h]

PROTECTION\_CONFIG0 is shown in [Table 7-21](#).

Return to the [Summary Table](#).

**Table 7-21. PROTECTION\_CONFIG0 Register Field Descriptions**

| Bit | Field          | Type | Reset | Description                                                                                                                                                                                       |
|-----|----------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | SPEED_LOOP_EN  | R/W  | 0h    | Enables or disables Closed Loop speed control operation<br>0h = Open Loop operation with input command being target DutyCycle<br>1h = Closed Loop operation with input command being target Speed |
| 6   | OVP_EN         | R/W  | 0h    | Enables or disables overvoltage protection<br>0h = Overvoltage protection disabled<br>1h = Overvoltage protection enabled                                                                         |
| 5-4 | OVP_SEL        | R/W  | 0h    | Selects threshold past which OVP is asserted<br>0h = 34.5V rising and 33.1V falling<br>1h = 22.6V rising and 21.1V falling<br>2h = 18.1V rising and 16.6V falling<br>3h = No OVP                  |
| 3   | OCP_RETRY_MODE | R/W  | 0h    | Controls whether to retry indefinitely after OCP or stop after 3 consecutive retries<br>0h = retry indefinitely<br>1h = retry only 3 times consecutively                                          |

**Table 7-21. PROTECTION\_CONFIG0 Register Field Descriptions (continued)**

| Bit | Field              | Type | Reset | Description                                                                                                                                                                            |
|-----|--------------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2-0 | LRD_LONG_RETRY_SEL | R/W  | 4h    | Selects multiplicatier to calculate $t_{lock\_long\_retry}$ from $t_{LRD\_START}$<br>0h = x 2<br>1h = x 4<br>2h = x 8<br>3h = x 10<br>4h = x 12<br>5h = x 16<br>6h = x 24<br>7h = x 28 |

**7.1.20 CLOSED\_LOOP\_CONFIG0 Register (Offset = 13h) [Reset = 00h]**

CLOSED\_LOOP\_CONFIG0 is shown in [Table 7-22](#).

Return to the [Summary Table](#).

**Table 7-22. CLOSED\_LOOP\_CONFIG0 Register Field Descriptions**

| Bit | Field         | Type | Reset | Description                                                                                                                                                                                                                                                                                                                           |
|-----|---------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | MAX_SPEED_LSB | R/W  | 0h    | Sets the 8 LSBs of the 12 bit value representing the maximum electrical speed in Hz device should target, when operating at 100% DutyCycle in Closed loop. Used for calculating the target speed based on the input Duty Cycle observed on the PWM pin as per the equation Target elecrical speed (Hz) = Input duty cycle * MAX_SPEED |

**7.1.21 CLOSED\_LOOP\_CONFIG1 Register (Offset = 14h) [Reset = FFh]**

CLOSED\_LOOP\_CONFIG1 is shown in [Table 7-23](#).

Return to the [Summary Table](#).

**Table 7-23. CLOSED\_LOOP\_CONFIG1 Register Field Descriptions**

| Bit | Field                         | Type | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-----|-------------------------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-4 | DOUT_MAX_MSN OR KI_RATIO      | R/W  | Fh    | Open Loop: Sets the Most Significant Nibble of DOUT_MAX, the maximum value DOUT will be clamped to if DIN is between DIN0 and DINOFF. DOUT_MAX has a min clamp of 25% Closed Loop:<br>Sets the 3 bits for KI_RATIO<br>0h = Kp * 8<br>1h = Kp * 4<br>2h = Kp * 2<br>3h = Kp * 1<br>4h = Kp/2<br>5h = Kp/4<br>6h = Kp/8<br>7h = Kp/16                                                                                                                                                                                          |
| 3-0 | DOUT_MAX_LSN OR MAX_SPEED_MSN | R/W  | Fh    | Open Loop: Sets the Least Significant Nibble of DOUT_MAX, the maximum value DOUT will be clamped to if DIN is between DIN0 and DINOFF. DOUT_MAX has a min clamp of 25% Closed Loop:<br>Sets the 4 MSBs of the 12 bit value representing the maximum electrical speed in Hz device should target, when operating at 100% DutyCycle in Closed loop. Used for calculating the target speed based on the input Duty Cycle observed on the PWM pin as per the equation Target elecrical speed (Hz) = Input duty cycle * MAX_SPEED |

**7.1.22 CLOSED\_LOOP\_CONFIG2 Register (Offset = 15h) [Reset = 02h]**

CLOSED\_LOOP\_CONFIG2 is shown in [Table 7-24](#).

Return to the [Summary Table](#).

**Table 7-24. CLOSED\_LOOP\_CONFIG2 Register Field Descriptions**

| Bit | Field              | Type | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-----|--------------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-6 | LRD_NRETRY_STARTUP | R/W  | 0h    | Number of retries for very first start-up attempt after wakeup from reset or SLEEP or STBY, before enforcing a long retry period tlock_long_retry.<br>0h = Just one retry attempt in first set of retry attempts<br>1h = Two retry attempts in first set of retry attempts<br>2h = Three retry attempts in first set of retry attempts<br>3h = Four retry attempts in first set of retry attempts                                                   |
| 5-4 | LRD_NRETRY_RUN     | R/W  | 0h    | Number of retries for subsequent start-up attempts after first start-up attempt, post wakeup from reset or SLEEP or STBY, before enforcing a long retry period tlock_long_retry.<br>0h = Just one retry attempt in subsequent set of retry attempts<br>1h = Two retry attempts in subsequent set of retry attempts<br>2h = Three retry attempts in subsequent set of retry attempts<br>3h = Four retry attempts in subsequent set of retry attempts |
| 3   | DEADTIME_SEL       | R/W  | 0h    | Reduced deadtime duration from 600ns to 520ns<br>0h = Deadtime is 600ns<br>1h = Deadtime is 520ns                                                                                                                                                                                                                                                                                                                                                   |
| 2-0 | KP_RATIO           | R/W  | 2h    | Proportional component in the Closed Loop Speed Controller.<br>0h = 8/fMax<br>1h = 4/fMax<br>2h = 2/fMax<br>3h = 1/fMax<br>4h = 1/(2*fMax)<br>5h = 1/(4*fMax)<br>6h = 1/(8*fMax)<br>7h = 1/(16*fMax)                                                                                                                                                                                                                                                |

### 7.1.23 PROTECTION\_CONFIG1 Register (Offset = 16h) [Reset = 44h]

 PROTECTION\_CONFIG1 is shown in [Table 7-25](#).

 Return to the [Summary Table](#).

**Table 7-25. PROTECTION\_CONFIG1 Register Field Descriptions**

| Bit | Field            | Type | Reset | Description                                                                                                                                                                                                                                                                                            |
|-----|------------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | OVP_BLANK_SEL    | R/W  | 0h    | Selects the duration of blanking to be applied in during peak duty cycle phase.<br>0h = Blanking active after 1ms<br>1h = Blanking active after 4ms                                                                                                                                                    |
| 6   | OVP_BLANK_EN     | R/W  | 1h    | Enables or disables the OVP Blanking time during the peak duty cycle phase<br>0h = No OVP blanking in Peak duty cycle phase and blanking will only be active for SRISE and SFALL phases<br>1h = OVP blanking in Peak duty cycle phase according to OVP_BLANK_SEL in addition to SRISE and SFALL phases |
| 5   | OCP_DEGLITCH_SEL | R/W  | 0h    | Selects deglitch time for OCP<br>0h = OCP deglitch time is 500ns<br>1h = OCP deglitch time is 1us                                                                                                                                                                                                      |
| 4   | RESERVED         | R/W  | 0h    | Reserved                                                                                                                                                                                                                                                                                               |
| 3-2 | RESERVED         | R/W  | 0h    | Reserved                                                                                                                                                                                                                                                                                               |
| 1   | RESERVED         | R/W  | 0h    | Reserved                                                                                                                                                                                                                                                                                               |
| 0   | DITHER_EN        | R/W  | 0h    | Enables dithering of internal oscillator and therefore output PWM when set high<br>0h = Dithering disabled<br>1h = Dithering enabled                                                                                                                                                                   |

### 7.1.24 GENERAL\_CONFIG1 Register (Offset = 17h) [Reset = 46h]

GENERAL\_CONFIG1 is shown in [Table 7-26](#).

Return to the [Summary Table](#).

**Table 7-26. GENERAL\_CONFIG1 Register Field Descriptions**

| Bit | Field            | Type | Reset | Description                                                                                                                                                                                                                     |
|-----|------------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | HALL_INVERT      | R/W  | 0h    | This bit inverts the Hall offset signal to the commutation block.<br>0h = Non-inverted Hall latch signal<br>1h = Inverted Hall latch signal                                                                                     |
| 6   | HALL_TIME_MODE   | R/W  | 1h    | Hall offset time lead/lag select bit<br>0h = The Hall offset signal lags the Hall latch output signal by $t_{HALL\_OS}$<br>1h = The Hall offset signal leads the Hall latch output signal by $t_{HALL\_OS}$                     |
| 5-4 | LRD_TIME_STARTUP | R/W  | 0h    | Selects the locked rotor detection time $t_{LRD\_START}$ at start-up. Also used to calculate $t_{lock\_long\_retry}$ from<br>0h = 325ms<br>1h = 440ms<br>Ah = 524ms<br>Bh = 1.05s                                               |
| 3-0 | ILIMIT_SEL       | R/W  | 6h    | Selects the current limit threshold. Only values from 0h to 9h are valid.<br>0h = 0.33 A<br>1h = 0.44 A<br>2h = 0.55 A<br>3h = 0.66 A<br>4h = 0.77 A<br>5h = 0.88 A<br>6h = 0.99 A<br>7h = 1.10 A<br>8h = 1.21 A<br>9h = 1.32 A |

### 7.1.25 GENERAL\_CONFIG2 Register (Offset = 18h) [Reset = 81h]

GENERAL\_CONFIG2 is shown in [Table 7-27](#).

Return to the [Summary Table](#).

**Table 7-27. GENERAL\_CONFIG2 Register Field Descriptions**

| Bit | Field            | Type | Reset | Description                                                                                                                                                                                                                                                                                        |
|-----|------------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | VM_CLAMP_DIS     | R/W  | 1h    | Disables the VM Clamp feature<br>0h = VM Clamp enabled<br>1h = VM Clamp disabled                                                                                                                                                                                                                   |
| 6   | HALL_ANGLE_MODE  | R/W  | 0h    | Selects whether the angle component of Hall Offset is to be applied in leading or lagging direction<br>0h = The Hall offset signal leads the Hall latch output signal by $\theta_{HALL\_OS\_ANGLE}$<br>1h = The Hall offset signal lags the Hall latch output signal by $\theta_{HALL\_OS\_ANGLE}$ |
| 5-1 | HALL_OS_ANGLE    | R/W  | 0h    | The angle component of Hall Offset<br>0h = 0 degrees<br>1h = 1.4 degrees<br>1Fh = 43.6 degrees                                                                                                                                                                                                     |
| 0   | PRESTART_RAMP_EN | R/W  | 1h    | Enables prestart PWM ramp function<br>0h = Prestart ramp function disabled, input duty cycle applied instantly to DOUT<br>1h = Prestart ramp function enabled, ramp rate set according to PWM_RAMP_SEL bits                                                                                        |

### 7.1.26 GENERAL\_CONFIG3 Register (Offset = 19h) [Reset = 24h]

GENERAL\_CONFIG3 is shown in [Table 7-28](#).

Return to the [Summary Table](#).

**Table 7-28. GENERAL\_CONFIG3 Register Field Descriptions**

| Bit | Field            | Type | Reset | Description                                                                                                                                                                                                                                                                   |
|-----|------------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-4 | SILENCE_ANGLE    | R/W  | 2h    | Sets the angle duration for silence at beginning of commutation<br>0h = 0.0<br>1h = 1.4<br>2h = 2.8<br>3h = 4.2<br>4h = 5.6<br>5h = 7.0<br>6h = 8.4<br>7h = 9.8<br>8h = 11.3<br>9h = 12.7<br>10h = 14.1<br>11h = 15.5<br>12h = 16.9<br>13h = 18.3<br>14h = 19.7<br>15h = 21.1 |
| 3-2 | POLE_PAIR        | R/W  | 1h    | Indicates number of pole pairs in the rotor<br>0h = One pole pair<br>1h = Two pole pairs<br>2h = Three pole pairs<br>3h = Four pole pairs                                                                                                                                     |
| 1   | LRD_RETRY_DIS    | R/W  | 0h    | Disables retries after 5 consecutive attempts when locked rotor is detected<br>0h = Infinite number of retries<br>1h = Retries limited to 5                                                                                                                                   |
| 0   | PWRUP_PWMDC_MASK | R/W  | 0h    | Masks input speed command at the PWM pin for 1s during initial power up from reset condition<br>0h = No masking at PWM pin input<br>1h = Masks PWM pin input for 1s during initial power up enabled                                                                           |

### 7.1.27 GENERAL\_CONFIG4 Register (Offset = 1Ah) [Reset = 08h]

GENERAL\_CONFIG4 is shown in [Table 7-29](#).

Return to the [Summary Table](#).

**Table 7-29. GENERAL\_CONFIG4 Register Field Descriptions**

| Bit | Field        | Type | Reset | Description                                                                                                                                   |
|-----|--------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| 7-1 | DEMAG_TIME   | R/W  | 4h    | Sets the DEMAG time<br>0h = 0us<br>1h = 10.24us<br>2h = 20.48us<br>3Fh = 645.12us<br>7Fh = 1.29ms                                             |
| 0   | SILENCE_MODE | R/W  | 0h    | Selects the state of output FETs during silence phase<br>0h = All FETs in HiZ during silence phase<br>1h = Asynchronous mode in SILENCE phase |

### 7.1.28 USR\_OTP\_CRC Register (Offset = 1Bh) [Reset = 00h]

USR\_OTP\_CRC is shown in [Table 7-30](#).

Return to the [Summary Table](#).

**Table 7-30. USR OTP\_CRC Register Field Descriptions**

| Bit | Field       | Type | Reset | Description                                 |
|-----|-------------|------|-------|---------------------------------------------|
| 7-0 | USR OTP_CRC | R/W  | 0h    | CRC value calculated over USR OTP registers |

## 7.2 USR\_TM Registers

Table 7-31 lists the memory-mapped registers for the USR\_TM registers. All register offset addresses not listed in Table 7-31 should be considered as reserved locations and the register contents should not be modified.

**Table 7-31. USR\_TM Registers**

| Offset | Acronym            | Register Name                              | Section       |
|--------|--------------------|--------------------------------------------|---------------|
| 20h    | TEST_FAULT         | Register to test for Fault                 | Section 7.2.1 |
| 21h    | TEST_DIN           | Input Duty Cycle Control                   | Section 7.2.2 |
| 22h    | TEST_FAULT_STATUS  | Register to indicate Fault type            | Section 7.2.3 |
| 23h    | TEST_SPEED_MSB     | Speed Feedback                             | Section 7.2.4 |
| 24h    | TEST_SPEED_LSB     | Speed Feedback                             | Section 7.2.5 |
| 25h    | USR OTP CFG        | Register to configure USR OTP Programming  | Section 7.2.6 |
| 26h    | USR OTP PRG_UNLOCK | Unlock access to program or verify USR OTP | Section 7.2.7 |

Complex bit access types are encoded to fit into small table cells. Table 7-32 shows the codes that are used for access types in this section.

**Table 7-32. USR\_TM Access Type Codes**

| Access Type            | Code    | Description                            |
|------------------------|---------|----------------------------------------|
| Read Type              |         |                                        |
| R                      | R       | Read                                   |
| Write Type             |         |                                        |
| W                      | W       | Write                                  |
| W0C                    | W<br>0C | Write<br>0 to clear                    |
| Reset or Default Value |         |                                        |
| -n                     |         | Value after reset or the default value |

### 7.2.1 TEST\_FAULT Register (Offset = 20h) [Reset = 00h]

TEST\_FAULT is shown in Table 7-33.

Return to the [Summary Table](#).

**Table 7-33. TEST\_FAULT Register Field Descriptions**

| Bit | Field    | Type | Reset | Description                                                                                                                                                                                     |
|-----|----------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | FAULT    | R    | 0h    | Reading this bit indicates that the device is in a fault mode (OCP, OVP, UVLO, Rotor Lock, TSD). Current limiting operation does not report on this bit.<br>0h = Active mode<br>1h = Fault mode |
| 6-0 | RESERVED | R    | 0h    | Reserved                                                                                                                                                                                        |

### 7.2.2 TEST\_DIN Register (Offset = 21h) [Reset = 01h]

TEST\_DIN is shown in Table 7-34.

Return to the [Summary Table](#).

**Table 7-34. TEST\_DIN Register Field Descriptions**

| Bit | Field     | Type | Reset | Description                                                                                                                                                                                |
|-----|-----------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | DIN_CNTRL | R/W  | 1h    | Writing to this register sets the input duty cycle DIN to control speed while the PWM pin is not available in I2C.<br>DIN = DIN_CTRL/255<br>0h = 0% (default)<br>A0h = 62.5%<br>FFh = 100% |

**7.2.3 TEST\_FAULT\_STATUS Register (Offset = 22h) [Reset = 00h]**

TEST\_FAULT\_STATUS is shown in [Table 7-35](#).

Return to the [Summary Table](#).

**Table 7-35. TEST\_FAULT\_STATUS Register Field Descriptions**

| Bit | Field    | Type  | Reset | Description                                                                                                                        |
|-----|----------|-------|-------|------------------------------------------------------------------------------------------------------------------------------------|
| 7-6 | RESERVED | R     | 0h    | Reserved                                                                                                                           |
| 5   | RESERVED | R/W0C | 0h    | Reserved                                                                                                                           |
| 4   | TSD      | R/W0C | 0h    | Reading this bit indicates that the device is in temperature shutdown (TSD) protection.<br>0h = Normal operation<br>1h = TSD fault |
| 3   | UVLO     | R     | 0h    | Reading this bit indicates that the device is in undervoltage (UVLO).<br>0h = Normal operation<br>1h = UVLO fault                  |
| 2   | OVP      | R/W0C | 0h    | Reading this bit indicates that the device is in overvoltage protection (OVP).<br>0h = Normal operation<br>1h = OVP fault          |
| 1   | LRP      | R     | 0h    | Reading this bit indicates that the device is in locked rotor protection (LRP).<br>0h = Normal operation<br>1h = LRP fault         |
| 0   | OCP      | R/W0C | 0h    | Reading this bit indicates that the device is in overcurrent protection.<br>0h = Normal operation<br>1h = OCP fault                |

**7.2.4 TEST\_SPEED\_MSB Register (Offset = 23h) [Reset = 00h]**

TEST\_SPEED\_MSB is shown in [Table 7-36](#).

Return to the [Summary Table](#).

**Table 7-36. TEST\_SPEED\_MSB Register Field Descriptions**

| Bit | Field                 | Type | Reset | Description                                                                                                                                                                                                                                                                                                                                             |
|-----|-----------------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | ELECTRICAL_PERIOD_MSB | R    | 0h    | Reading this register provides the period of the motor's electrical cycle. This helps provide speed feedback during test mode since the FG pin is not available. Formula for Electrical Half Cycle Duration is $10.24\mu s * ((ELECTRICAL\_PERIOD\_MSB << 8) + (ELECTRICAL\_PERIOD))$ Total Electrical Period would be twice the value calculated above |

**7.2.5 TEST\_SPEED\_LSB Register (Offset = 24h) [Reset = 00h]**

TEST\_SPEED\_LSB is shown in [Table 7-37](#).

Return to the [Summary Table](#).

**Table 7-37. TEST\_SPEED\_LSB Register Field Descriptions**

| Bit | Field                 | Type | Reset | Description                                                                                                                                                                                                               |
|-----|-----------------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | ELECTRICAL_PERIOD_LSB | R    | 0h    | Reading this register provides the period of the motor's electrical cycle. This helps provide speed feedback during test mode since the FG pin is not available. Formula in ELECTRICAL_PERIOD_MSB bit field description.. |

### 7.2.6 USR\_OTP\_CFG Register (Offset = 25h) [Reset = 00h]

USR\_OTP\_CFG is shown in [Table 7-38](#).

Return to the [Summary Table](#).

**Table 7-38. USR\_OTP\_CFG Register Field Descriptions**

| Bit | Field              | Type | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                             |
|-----|--------------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | USR_OTP_CRC_ERR    | R    | 0h    | Status of USR_OTP_CRC check<br>0h = No CRC error<br>1h = CRC err                                                                                                                                                                                                                                                                                                                                        |
| 6   | DEVICE_OTP_CRC_ERR | R    | 0h    | Status of DEVICE OTP CRC computed for DEVICE OTP contents<br>0h = No CRC error<br>1h = CRC err                                                                                                                                                                                                                                                                                                          |
| 5   | RESERVED           | R/W  | 0h    | Reserved                                                                                                                                                                                                                                                                                                                                                                                                |
| 4-3 | USR_OTP_PAGE_USED  | R    | 0h    | Indicates the origin of the data used for any loading of USR_OTP Shadow Registers<br>0h = Shadow Registers not loaded from either of the USR_OTPs so far. This implies that USR_OTP1 was sensed to be unprogrammed on power-up.<br>1h = Latest load of Shadow Registers was from USR_OTP1<br>2h = Latest load of Shadow Registers was from USR_OTP2.<br>3h = Invalid combination which is not expected. |
| 2   | USR_OTP_PAGE_SEL   | R/W  | 0h    | This bit indicates whether first USR_OTP page (USR_OTP1) is targeted for commanded operation, or second USR_OTP page (USR_OTP2) is targeted.<br>0h = USR_OTP1<br>1h = USR_OTP2                                                                                                                                                                                                                          |
| 1   | USR_OTP_PROG_VERIF | R/W  | 0h    | Reserved                                                                                                                                                                                                                                                                                                                                                                                                |
| 0   | USR_OTP_PROG_ALL   | R/W  | 0h    | Write 1h to this bit to program the USR_OTP page according to USR_OTP_PAGE_SEL                                                                                                                                                                                                                                                                                                                          |

### 7.2.7 USR\_OTP\_PRG\_UNLOCK Register (Offset = 26h) [Reset = 00h]

USR\_OTP\_PRG\_UNLOCK is shown in [Table 7-39](#).

Return to the [Summary Table](#).

**Table 7-39. USR\_OTP\_PRG\_UNLOCK Register Field Descriptions**

| Bit | Field               | Type | Reset | Description                                                                                                                                              |
|-----|---------------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-3 | RESERVED            | R    | 0h    | Reserved                                                                                                                                                 |
| 2-0 | USR_OTP_PROG_UNLOCK | R    | 0h    | User needs to write a sequence of 2h,1h,4h to this bits in successive write-frames, to unlock access to USR_OTP programming or program-verify operations |

## 8 Application and Implementation

### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

### 8.1 Application Information

The MC121-Q1 can be used to drive Single Phase Brushless-DC motors. The following design procedure can be used to interface the MC121-Q1.

#### 8.1.1 External Components

This section presents recommended external components for the MC121-Q1 in a fan application.

#### Supply Components

Figure 8-1 shows typical components used on the supply connection in a fan module. The  $D_1$  diode in series with the power supply protects the MC121-Q1 in case of accidental reverse supply connection. A power supply decoupling capacitor is required for proper functioning of MC121-Q1 and a minimum value of 0.1  $\mu$ F is recommended. The optional bulk capacitor,  $C_{BULK}$ , placed near the VM pin helps to stabilize the  $V_{VM}$  supply voltage during motor operation. A ceramic capacitor with low electrical series resistance (ESR) and a voltage rating twice the supply voltage is recommended to provide margin during transients. A capacitance value between 1  $\mu$ F and 10  $\mu$ F based on application is recommended.



**Figure 8-1. Typical Fan Module External Components**

Motor systems requiring large motor currents and high rotor inertia can experience high currents flowing into the VM node from the H-bridge due to stored inductor energy during commutation. The additional charge in the  $C_{BULK}$  capacitor increases the  $V_{VM}$  supply voltage. Although the MC121-Q1 has overvoltage protection, adding protective clamp components on the supply rail can reduce the magnitude of voltage spikes. These components can also help protect against ESD strikes on the supply.

Figure 8-2 shows an example using a Zener diode or TVS diode ( $D_2$ ) on the VM node. The diode clamping voltage needs to be higher than the fan system maximum operating voltage and lower than the MC121-Q1 maximum operating voltage from the Recommended Operating Conditions table. An RC snubber on the supply also can protect the driver against voltage spikes and ESD (Figure 8-3). TI recommends using 1  $\mu$ F for  $C_{SNUBBER}$  and 2  $\Omega$  for  $R_{SNUBBER}$ . Alternatively, an electrolytic capacitor can be used in parallel with  $C_{BULK}$ .


**Figure 8-2. Clamping Diode on VM**

**Figure 8-3. Snubber on VM**

### PWM and FG/RD Pin Components

Figure 8-1 shows the minimal external components needed for fan module PWM control and speed/fault feedback. The FG/RD pin is an open drain output and requires an external pull-up resistor to provide an output signal at the proper voltage. The pull-up resistor value must be chosen to limit the current into the FG/RD pin to less than 5 mA when the open drain output asserts low. Adding resistors inline with the PWM input and FG/RD output can help protect the driver from ESD strikes on the connector wires, as shown in Figure 8-4. Clamping or TVS diodes on the FG/RD and PWM signals provides additional protection against ESD strikes as shown in Figure 8-5.


**Figure 8-4. Resistors on PWM and FG/RD**

**Figure 8-5. Resistors and zener diodes on PWM and FG/RD**

Some single phase fan modules require an open-collector interface for the FG/RD and PWM pins. Figure 8-6 and Figure 8-7 show examples for connecting components inside and outside of the fan module for the open-collector interface.


**Figure 8-6. Open Collector on FG/RD**

**Figure 8-7. Open Collector on PWM and FG/RD**

## OTP and Test Mode Programming

The MC121-Q1 supports an I<sup>2</sup>C interface on the FG/RD and PWM pins in OTP (one-time programmable) mode. The OTP mode allows the designer to test various device settings and program the device OTP in production. [Figure 8-8](#) shows an example of the external component connections for the MC121-Q1 for device programming. Additional details on OTP and test mode programming are in [Section 6.4.4](#).



**Figure 8-8. OTP Memory Programmer and Fan Module**

## 8.2 Typical Application

### 8.2.1 Design Requirements

#### Single Phase Brushless-DC Motor Control With Current Limit

In this application, the MC121-Q1 is used to drive a single phase brushless-DC motor with current limit up to 100% duty cycle. The following design procedure can be used to configure the MC121-Q1 in current limit mode.

[Table 8-1](#) lists the example input parameters for the system design.

**Table 8-1. Design Parameters**

| PARAMETER          | VALUE                             |
|--------------------|-----------------------------------|
| Supply voltage     | 12V                               |
| Motor peak current | 1.2A                              |
| Speed Input type   | PWM (0% to 100% duty), 50Hz       |
| FG/RD pin function | Assert high when rotor lock fault |
| Commutation shape  | Square                            |

### 8.2.2 Detailed Design Procedure

#### Motor Voltage

Single phase Brushless-DC motors are typically rated for a certain voltage (for example 12 V or 24 V). Operating a motor at a higher voltage corresponds to a lower drive current to obtain the same motor power. A higher operating voltage also corresponds to a higher obtainable rpm. The MC121-Q1 allows for a range of possible operating voltages from 3.2V to 35V.

## Device configuration settings

Default OTP configuration for MC121-Q1 is listed in [Table 7-1](#). Default values are chosen for reliable motor startup and closed loop operation. Refer to MC121-Q1 tuning and programming guide which provides step by step procedure to tune a single-phase BLDC motor in both open loop and closed loop configurations, and explore features in the device.

**Table 8-2. Recommended OTP configuration Values (changes from default)**

| Register Values Name | Recommended Value |
|----------------------|-------------------|
| PWM_IN_RANGE         | 1h                |
| FGRD_INVERT          | 1h                |
| FGRD_MODE            | 1h                |
| PWM_MODE             | 7h                |
| SILENCE_ANGLE        | 4h                |
| ILIMIT_SEL           | 9h                |

Once the device OTP is programmed with the desired configuration, device can be operated stand-alone and I<sup>2</sup>C serial interface is not required anymore. Speed can be commanded using PWM/DC pin and locked rotor faults can be monitored using the FG/RD pin.

## Power Dissipation and Junction Temperature Losses

To calculate the junction temperature of the MC121-Q1 from power losses, use [Equation 1](#). Note that the thermal resistance  $\theta_{JA}$  depends on PCB configurations such as the ambient temperature, numbers of PCB layers, copper thickness on top and bottom layers, and the PCB area.

$$T_J[\text{°C}] = P_{loss}[\text{W}] \times \theta_{JA}[\frac{\text{°C}}{\text{W}}] + T_A[\text{°C}] \quad (1)$$

### 8.2.3 Application Curves



**Figure 8-9. OUTx voltage and phase current at PWM input = 25%**



Figure 8-10. OUTx voltage and phase current at PWM input = 100%

## ADVANCE INFORMATION

### 8.3 Power Supply Recommendations

#### 8.3.1 Bulk Capacitance

Having an appropriate local bulk capacitance is an important factor in motor drive system design. It is generally beneficial to have more bulk capacitance, while the disadvantages are increased cost and physical size.

The amount of local capacitance needed depends on a variety of factors, including:

- The highest current required by the motor system
- The capacitance and current capability of the power supply
- The amount of parasitic inductance between the power supply and motor system
- The acceptable voltage ripple
- The motor stop or braking method

The inductance between the power supply and the motor drive system limits the rate current can change from the power supply. If the local bulk capacitance is too small, the system responds to excessive current demands or dumps from the motor with a change in voltage. When adequate bulk capacitance is used, the motor voltage remains stable and high current can be quickly supplied.

The data sheet generally provides a recommended value, but system-level testing is required to determine the appropriate sized bulk capacitor.



**Figure 8-11. Example Setup of Motor Drive System With External Power Supply**

The voltage rating for bulk capacitors can be higher than the operating voltage, to provide margin for cases when the motor transfers energy to the supply.

## 8.4 Layout

### 8.4.1 Layout Guidelines

The bulk capacitor can be placed to minimize the distance of the high-current path through the motor driver device. The connecting metal trace widths should be as wide as possible, and numerous vias should be used when connecting PCB layers. These practices minimize parasitic inductance and allow the bulk capacitor to deliver high current.

The device bypass capacitors should be ceramic, and placed closely to device pins.

The high-current device outputs should use wide metal traces.

To reduce noise coupling and EMI interference from large transient currents into small-current signal paths, grounding should be partitioned between PGND and AGND. TI recommends connecting all non-power stage circuitry (including the thermal pad) to AGND to reduce parasitic effects and improve power dissipation from the device.

The device thermal pad should be soldered to the PCB top-layer ground plane. Multiple vias should be used to connect to a large bottom-layer ground plane. The use of large metal planes and multiple vias helps dissipate the  $I^2 \times R_{DS(on)}$  heat that is generated in the device.

To improve thermal performance, maximize the ground area that is connected to the thermal pad ground across all possible layers of the PCB. Using thick copper pours can lower the junction-to-air thermal resistance and improve thermal dissipation from the die surface.

Figure 8-12 shows a layout example for the MC121-Q1 in DEX package. For proper motor commutation, the MC121-Q1 must be placed between two of the stator poles with the Hall element directly beneath the rotor magnet. Figure 8-13 shows the placement example for DYM package

#### 8.4.2 Layout Example



Figure 8-12. Recommended Example Layout for DEZ package



Figure 8-13. Recommended Example Placement for DYM package

## 9 Device and Documentation Support

TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop designs are listed below.

### 9.1 Device Support

### 9.2 Documentation Support

#### 9.2.1 Related Documentation

### 9.3 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on [ti.com](http://ti.com). Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 9.4 Support Resources

[TI E2E™ support forums](#) are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's [Terms of Use](#).

### 9.5 Trademarks

TI E2E™ is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

### 9.6 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 9.7 Glossary

[TI Glossary](#) This glossary lists and explains terms, acronyms, and definitions.

## 10 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| DATE          | REVISION | NOTES           |
|---------------|----------|-----------------|
| November 2025 | *        | Initial Release |

**PACKAGING INFORMATION**

| Orderable part number | Status<br>(1) | Material type<br>(2) | Package   Pins           | Package qty   Carrier | RoHS<br>(3) | Lead finish/<br>Ball material<br>(4) | MSL rating/<br>Peak reflow<br>(5) | Op temp (°C) | Part marking<br>(6) |
|-----------------------|---------------|----------------------|--------------------------|-----------------------|-------------|--------------------------------------|-----------------------------------|--------------|---------------------|
| PMC121QDEZRQ1         | Active        | Preproduction        | X2SON (DEZ)   6          | 5000   LARGE T&R      | -           | Call TI                              | Level-1-260C-UNLIM                | -40 to 125   | P2BQ                |
| PMC121QDYMQRQ1        | Active        | Preproduction        | SOT-23-THIN<br>(DYM)   6 | 5000   LARGE T&R      | -           | Call TI                              | Call TI                           | -40 to 125   |                     |

<sup>(1)</sup> **Status:** For more details on status, see our [product life cycle](#).

<sup>(2)</sup> **Material type:** When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> **RoHS values:** Yes, No, RoHS Exempt. See the [TI RoHS Statement](#) for additional information and value definition.

<sup>(4)</sup> **Lead finish/Ball material:** Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> **MSL rating/Peak reflow:** The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> **Part marking:** There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to [TI's Terms of Sale](#), [TI's General Quality Guidelines](#), or other applicable terms available either on [ti.com](#) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2026, Texas Instruments Incorporated

Last updated 10/2025