# TI Designs: TIDA-01512 适用于 NXP QorIQ<sup>®</sup>LS2085A/LS2088A 处理器的 PMBus™

电压稳压器参考设计

# **U** Texas Instruments

# 说明

此参考设计使用 TPS53681 多相控制器和 CSD95490Q5MC 智能功率级实施了一款高性能设计, 非常适合用于为 NXP QorlQ<sup>®</sup>通信处理器(尤其是 LS2085A 和 LS2088A 型号)供电。该控制器的双路输 出面向四相 60-ATDC、1.0V 内核轨 (VDD) 和双相 30-ATDC、1.2V 辅助轨 (GVDD)。智能功率级和集成 PMBus™允许方便轻松设置输出电压并遥测关键设计参 数。此设计允许对电源进行配置、智能 VID 调整和补偿 调整,并可监控输入和输出电压、电流、功率和温度。 TI 的 Fusion Digital Power™Designer用于对系统进行 编程、监控和验证以及确定其特性。此外, TPS53681 的 D-CAP+™调制器与优化的栅极驱动器和 CSD95490Q5MC FET 耦合,这大幅减少了两个轨所需 输出电容数量,减少了 50% 以上NXP 评估板的面积。

# 资源

A

| TIDA-01512                   | 设计文件 |
|------------------------------|------|
| TPS53819                     | 产品文件 |
| CSD95490Q5MC                 | 产品文件 |
| Fusion Digital Power™<br>设计器 | 产品文件 |



夹 夹 :夹 :夹





# 特性

- 双轨 4+2 设计 面向 LS2085A/LS2088A VDD 和 GVDD 轨
- VDD 轨和 GVDD 轨的峰值效率分别达 92% 和 94%
- D-CAP+调制器可实现出色的电流共享能力和瞬态 响应
- 兼容 PMBus,可实现输出电压设置以及 V<sub>IN</sub>、 Vout、Iout 和温度遥测
- 用于独立跟踪热性能的双轨温度监控
- 通过 PMBus 实现完整补偿调优
- 最大瞬态条件下,50MV和-30mV 过冲和下冲目标 需要最小输出电容

# 应用

- 校园网交换机和分支交换机
- 数据中心交换机
- 小型蜂窝基站



该 TI 参考设计末尾的重要声明表述了授权使用、知识产权问题和其他重要的免责声明和信息。



2

#### **1** System Description

This is a power-dense, high-performance design targeted at powering NXP QorIQ communications processors commonly found in wireless infrastructure and base station applications. The dual-output multiphase controller and TI's proprietary smart power stages allow for an integrated design, which, when compared to more traditional discrete designs, eliminates a number of passive components and reduces the printed-circuit board (PCB) layout area. These processors require excellent thermal performance, efficiency, and a fast transient response from their voltage regulators while also requiring on-the-fly optimization through PMBus. This design meets all the criteria with a simple thermal solution and minimal number of output capacitors when compared to the regulator solution on the NXP processor evaluation board. The total capacitance on each output and number of capacitors has been reduced by approximately half.

# 1.1 Key System Specifications

| PARAMETER                     | SPECIFICATIONS   |
|-------------------------------|------------------|
| Input supply                  | 12 V, ±5%        |
| DC tolerance                  | ± 0.5%           |
| AC tolerance                  | 50 mV and –30 mV |
| Switching frequency           | 600 kHz          |
| Nominal output voltage – VDD  | 1.0 V            |
| Max output current – VDD      | 120 A            |
| TDC current – VDD             | 60 A             |
| DC load line – VDD            | _                |
| Max load step – VDD           | 60 A at 12 A/µs  |
| Number of phases – VDD        | 4                |
| Nominal output voltage – GVDD | 1.2 V            |
| Max output current – GVDD     | 50 A             |
| TDC current – GVDD            | 30 A             |
| DC load line – GVDD           | _                |
| Max load step – GVDD          | 20 A at 12 A/µs  |
| Number of phases – GVDD       | 2                |

#### 表 1. Key System Specifications



3

# 2 System Overview

## 2.1 Block Diagram



图 1. Block Diagram

### 2.2 Highlighted Products

# 2.2.1 TPS53681—Dual-Channel (6-Phase + 2-Phase) or (5-Phase + 3-Phase) D-CAP+™ Step-Down Multiphase Controller with NVM and PMBus™

- · Easily configurable for a wide range of dual-output voltage scenarios
- Programmable loop compensation through PMBus
- Configurable with non-volatile memory (NVM) for low external component counts
- Dynamic phase shedding with programmable current threshold for optimizing efficiency at light and heavy loads
- PMBus system interface for telemetry of voltage, current, power, temperature, and fault conditions
- Dual-rail temperature monitoring
- 5-mm × 5-mm, 40-pin, QFN PowerPad<sup>™</sup> package

#### 2.2.2 CSD95490Q5MC—75-A Synchronous Buck NexFET™ Power Stage With DualCool™ Packaging

- 75-A continuous current capability
- 95% system efficiency at 25 A
- Up to 1.25-MHz switching frequencies supported
- Temperature-compensated bidirectional current sense signal
- · Analog temperature output and fault monitoring
- High-density, low-inductance, SON 5-mm × 6-mm package



#### System Overview

4

### 2.3 System Design Theory

The D-CAP+ modulator of the TPS53681 controller is integral to the high-performance of this reference design. This modulator allows the control loops of both rails to remain stable over a wide range of operating conditions because the transfer function is insensitive to variations in input voltage, load current, and phase number. Phase margins of 67° and 86° were measured for the VDD and GVDD rails, respectively, with crossover frequencies of 83 kHz and 159 kHz. Placing the unity gain frequencies higher than 1/10 the switching frequencies allows for a faster transient response that can keep  $V_{OUT}$  within its regulation limits during large load steps, such as the 60-A step on the core rail. Stability is maintained even as the load current duty cycle and frequency are varied. A faster transient response also directly leads to the significant reduction of output capacitors over the processor reference design for both rails.

Loop compensation can easily be adjusted through the PMBus using TI's Fusion graphical user interface (GUI), which allows the user to tune the design for a wide range of output filters, including using all ceramic output capacitors should the design requirements change. At high load currents, the D-CAP+ modulator can keep all phase currents evenly balanced to avoid thermally stressing or damaging either the field-effect transistors (FETs), inductors, or processor while maintaining tight output voltage regulation.

The CSD95490Q5MC smart power stage features an optimized driver-FET solution in a thermally-efficient package that provides high efficiency up to 75 A of DC load current. Higher efficiency leads to lower power loss and thus excellent thermal performance, allowing for smaller heat sinks and less airflow, making thermal design simpler than less efficient power stages. Integrated fault monitoring and temperature reports back to the TPS53681 controller and complements the PMBus functionality, which allows for operational telemetry, painless debug, validation, and configuration of the design. On-chip, temperature compensated, bidirectional current sensing offers increased accuracy over operational corners compared to the simple, un-temperature compensated, DCR sense method used on the NXP reference design.



# 3 Hardware, Software, Testing Requirements, and Test Results

# 3.1 Required Hardware and Software

### 3.1.1 Hardware

The hardware for this design is as follows:

- 12-V, 20-A power supply
- 5-V, 1-A power supply
- 500-MHz oscilloscope with differential and passive probes
- Function generator capable of pulse with < 1-µs rise times (hook to J2 or J3 on load transient circuits)
- Digital multimeter
- USB interface adapter EVM

#### 3.1.2 Software

This design uses TI's Digital Fusion Power Designer software.

## 3.2 Testing and Results

## 3.2.1 Test Setup

2 shows the test setup of this reference design.



Hardware, Software, Testing Requirements, and Test Results

www.ti.com.cn



图 2. TIDA-01512 Test Setup

# 3.2.2 Test Results

6

## 3.2.2.1 Efficiency and Power Loss

For the VDD rail, a peak efficiency of 92.4% was measured at the target output voltage of 1.0 V at 17.5 A of load current (see 图 3, 图 4). A 91.3% efficiency was measured at the 60-A thermal design current (TDC). Both the efficiency and loss curves include the inductor losses and 5-V rail losses of the CSD95490Q5MC power stages.









Efficiency measurements on the dual-phase GVDD rail were taken with the inductor, and 5-V power stage loss are also included in the results (see 图 5, 图 6). A peak efficiency of 93.8% was measured at 15 A while the 30-A TDC efficiency was 93.5%. Because of the high currents and low voltages of this application, care was taken during the measurements to sense the input voltage cross the power stage ceramic capacitors and the output voltage from the output side of the inductors, to minimize the influence of parasitic losses of the test setup.



图 5. GVDD 12-V to 1.2-V Efficiency

图 6. GVDD 12-V to 1.2-V Power Loss



#### 3.2.2.2 Steady-State Regulation and DC Accuracy

Both rails of this design were tested for steady-state stability across their entire load ranges without recording any failures or anomalies. DC ripple remained within 2% or less of the output voltage, and the measured switching frequency was within the data sheet limits. Care was taken to ensure that the noise floor of the output voltage differential probe did not impact the results to cause false failures in output ripple or stability. TI recommends probing a phase node during testing to check against any possible questions regarding stability that may be attributed to a noisy differential probe. The design is likely stable if the switching frequency is consistent between phase pulses, and varies within the TPS53681 data sheet limits. If an adequate differential probe is not available, a passive probe with tight ground connection should be used instead to verify the design.



图 7, 图 8, and 图 9 show the results from the VDD rail at 10 A, 60 A, and 200 A.

图 7. VDD Rail—Steady State, 10 A



图 8. VDD Rail—Steady State, 60 A

8





图 9. VDD Rail—Steady State, 120 A

[Ⅰ] 10 and Ⅰ 11 show the auxiliary rail results at 10 A and 30 A. These figures also show multiple phase nodes at each load current to demonstrate the dynamic add/drop capabilities of the controller properly balancing the phase currents while maintaining output and switching frequency stability.



图 10. GVDD Rail—Steady State, 10 A



Hardware, Software, Testing Requirements, and Test Results



图 11. GVDD Rail—Steady State, 30 A

The DC accuracy on both rails of the system was measured across their entire load ranges to ensure that each output remained within the  $\pm 5\%$  allowable window. (2) 12 and (2) 13 show that both rails fall well within the allowable limits by over a factor of 10. This leaves plenty of margin for any additional variations such temperature, PCB layout, and output capacitor mix.



#### 3.2.2.3 Transient Response

Load transient circuits were placed on the board close to the output of both rails to generate the 60-A and 20-A steps at the target slew rate of 12 A/µs. Because of the slower load step slew rate compared to other processors, a transient frequency sweep was not performed on either rail. Any frequencies that could be tested were well within the bandwidth of the control loop and posed no issue to stability. At higher frequencies, the load current did not have time to reach its target before the transient event ended, resulting in less overshoot and undershoot than what was measured for the single-step responses. Overall the responses of both the VDD and GVDD rails looked excellent and the measured over- and undershoots were less than NXP's allowable targets with output capacitances of less than half.

For the main processor rail, the single-step response [14] shows only 19.6 mV of undershoot, which is over 10 mV less than the 30-mV target. [15] shows the overshoot at 26.4 mV, which is just over half of the 50 mV allowed. The output voltage remained stable and within the target window as the load duty cycle was swept from 10% to 80%, as shown in [16] 16.





图 14. VDD Rail—60-A to 120-A Transient Undershoot, 10% Duty Cycle

图 15. VDD Rail—60-A to 120-A Transient Overshoot, 10% Duty Cycle



Hardware, Software, Testing Requirements, and Test Results



图 16. VDD Rail—60-A to 120-A Transient, 10% to 80% Duty Cycle Sweep

A 20-A current step was applied to the auxiliary rail using an onboard load circuit and the undershoot, as shown in  $\bigotimes$  17, measuring under half of the allowable swing at just 13.2 mV. The measured overshoot is 22.8 mV, which is less than the target of 50 mV (see  $\bigotimes$  18). The transient response was also tested as the load duty cycle (see  $\bigotimes$  19) was swept from 10% to 80%, with no observed issues.



图 17. GVDD Rail—30-A to 50-A Transient Undershoot, 10% Duty Cycle





图 18. GVDD Rail—30-A to 50-A Transient Overshoot, 10% Duty Cycle



图 19. GVDD Rail—10-A to 20-A Transient, 10% to 80% Duty Cycle Sweep



# 3.2.2.4 Additional Small Signal Stability Testing

Because transient frequency sweeps were unfeasible for this design, Bode plots for each rail were taken using a network analyzer to determine the transfer function, and to further check the stability of the control loop for each one. For VDD (see  $\boxtimes$  20) a unity gain frequency of 83.6 kHz is measured with a phase margin of 66.9°, which indicates stability. The GVDD rail is also stable with a phase margin of 86.5° at a crossover of 160 kHz (see  $\boxtimes$  21).





#### 图 20. VDD—Bode Plot

#### 图 21. GVDD Rail—Bode Plot

Both Bode plots indicate stability, but the flattening of the gain curves above the unity frequency is troubling. The rails may only be conditionally stable, which can lead to issues when the design has gone to production. Nyquist plots must be used to definitely prove stability. As a reminder, the Nyquist plot is stable if no encirclements of the point (-1, 0) occur as the test frequency is swept during testing. The gain and phase margins can also be checked again from these results.



Looking at  $\bigotimes$  22, no encirclements of (-1, 0) occur and at nowhere does the plot approach the point which indicates proper stability and margin in the design. The phase margin matches the Bode plot results at 66.9M°, and on this plot there is infinite gain margin because the loop phase never reaches 180°—at least not up to 1 MHz. For the GVDD rail (see  $\bigotimes$  23), no encirclements of (-1, 0) are seen and again there is plenty of margin. The Nyquist and Bode phase margins are also matching, and here there is 19 dB of gain margin in the system. Between the Bode plots, Nyquist plots, and the transient results, it is safe to conclude that both the VDD and GVDD control loops are stable.



图 22. VDD Rail—Nyquist Plot





Special thanks to former TI intern Mark Chounlakone for his hard work developing the Nyquist Plot tool over the summer of 2017.



### Hardware, Software, Testing Requirements, and Test Results

#### 3.2.2.5 Thermal Performance

The thermal performance of each rail was tested both separately and together to check the design's performance. During testing, the ambient temperature was 23°C for each test case, and the design was allowed to soak for 5 minutes under load to reach thermal equilibrium. A fan providing 500 ft/min (200 Lfm) of airflow across the board was also used. In a real application, however, any airflow would likely be used in conjunction with heat sinks on the power stages, so this test is slightly worse than a typical operating environment.

Both the standalone and combined measurements were done with the rails loaded to their thermal design currents of 60 A and 30 A. Simultaneous loading only increased the hottest recorded temperature, marginally making it easier to implement a full thermal solution later in the design process.



图 24. VDD Rail Power Stage Temperatures, 60-A Load



8 25. GVDD Rail Power Stage Temperatures, 30-A Load



图 26. Dual-Rail Power Stage Temperatures

17

#### 3.2.2.6 Start-up and Shutdown Performance

The VDD and GVDD rails were powered both up and down under heavy and light loads to check for proper operation. During this time, the output voltage was probed to look for monotonic behavior, and investigate the potential for overshoot. Additionally, the first and final phase nodes were also probed to ensure the TPS53681 could properly add and remove phases as conditions dictated.

During a voltage transition, such as at start-up, all phases of a rail are activated to quickly slew the output to the correct voltage. At light loads, when fewer phases are required (possible only one), the controller turns off any unnecessary phases after determining the output voltage has settled once, and the appropriate ready signal goes high (see 图 27 and 图 31). When high currents are required after start-up (图 28 and 图 32) all phases remain active to maintain regulation when the output settles to its proper setting. No matter the output current, when a rail is disabled and its ready signal falls low, the TPS53681 tri-states each active phase and lets the output voltage decay according to the load current (图 29, 图 30, 图 33, 图 34).

No issues were seen during the validation of this design during start-up or shutdown. VDD and GVDD exhibited no overshoot nor any abnormal dips during transition. Any ringing seen below ground on shutdown is solely due to the electronic load on the output trying to maintain the set current. In a real application, this ringing would not be present.



图 27. VDD Rail—10-A Start-up





图 28. VDD Rail—60-A Start-up



#### 图 29. VDD Rail—10-A Shutdown



图 30. VDD Rail—60-A Shutdown

ZHCU412A-January 2018-Revised August 2018 适用于 NXP Qor/Q®LS2

18 适用于 NXP QorIQ<sup>®</sup>LS2085A/LS2088A 处理器的 PMBus<sup>™</sup> 电压稳压器参考 设计













图 33. GVDD Rail—10-A Shutdown

20 适用于 NXP Qor/Q<sup>®</sup>LS2085A/LS2088A 处理器的 PMBus<sup>™</sup> 电压稳压器参考 ZHCU412A-January 2018-Revised August 2018 设计





图 34. GVDD Rail—30-A Shutdown



#### Design Files

## 4 Design Files

#### 4.1 Schematics

To download the schematics, see the design files at TIDA-01512.

## 4.2 Bill of Materials

To download the bill of materials (BOM), see the design files at TIDA-01512.

## 4.3 PCB Layout Recommendations

Follow all the layout instructions as specified in the respective data sheet for each part when laying out a design using the TPS53681 controller and CSD95490 smart power stage. Some other guidelines to consider include:

- Keep the layout for all six phases on the core rail identical to ensure optimal current balancing and thermal performance between phases.
- Route noisy traces such as pulse-width modulation (PWM) and the PMBus lines on a separate layer than the sensitive analog sense lines such as VSP, VSN, CSP, VREF, and so forth.
- Use quality capacitors for both the input and output decoupling to obtain the maximum performance possible with respect to DC ripple and transient response. Ceramic capacitors must be rated to at least 16 V on V<sub>IN</sub> and 2.5 V on V<sub>OUT</sub>, with a dielectric rating of X5R or better.
- Ensure that the V<sub>OUT</sub> and GND nodes are routed on multiple layers of copper and connected with enough vias to handle the current requirements for the best thermal performance. Following this guideline allows for a maximum amount of heat to flow out of the power stages and inductors into the board.

## 4.4 Gerber Files

To download the Gerber files, see the design files at TIDA-01512 .

## 4.5 Assembly Drawings

To download the assembly drawings, see the design files at TIDA-01512.

#### 5 Software Files

To download the Fusion Digital Power Designer software, see the following tool folder.

#### 6 Related Documentation

- 1. Texas Instruments, *TPS53681 Dual-Channel (6-Phase* + 2-*Phase) or (5-Phase* + 3-*Phase) D-CAP*+<sup>™</sup> Step-Down Multiphase Controller with NVM and PMBus<sup>™</sup> Data Sheet
- 2. Texas Instruments, CSD95490Q5MC Synchronous Buck NexFET™ Smart Power Stage Data Sheet
- 3. NXP, LS2088A-RDB: QorIQ® LS2088A Reference Design Board
- 4. NXP LS2088A Data Sheet LS2088AEC
- 5. NXP QorIQ LS2088A/LS2048A Design Checklist AN4977

#### 6.1 商标

Fusion Digital Power, TPS53681 的 D-CAP+, PowerPad, NexFET, DualCool are trademarks of Texas Instruments. QorlQ is a registered trademark of NXP USA, INC.. PMBus is a trademark of SMIF, Inc. All other trademarks are the property of their respective owners.

# 7 About the Author

**CARMEN PARISI** is a Senior Applications Engineer working in the Multiphase and Control Solutions (MCS) group at TI developing reference designs and application notes. He has six years of experience in power electronics working on mobile, desktop, and server  $V_{CORE}$  applications; battery chargers; and system PMICs. Carmen earned a combined BS/MS degree in electrical engineering from the Rochester Institute of Technology.

23



修订历史记录

www.ti.com.cn

# 修订历史记录

注: 之前版本的页码可能与当前版本有所不同。

| Changes from Original (January 2018) to A Revision |        | Page |
|----------------------------------------------------|--------|------|
| •                                                  | 已更改 应用 | 1    |

#### 重要声明和免责声明

TI 均以"原样"提供技术性及可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证其中不含任何瑕疵,且不做任何明示或暗示的担保,包括但不限于对适销性、适合某特定用途或不侵犯任何第三方知识产权的暗示担保。

所述资源可供专业开发人员应用TI产品进行设计使用。您将对以下行为独自承担全部责任:(1)针对您的应用选择合适的TI产品;(2)设计、验证并测试您的应用;(3)确保您的应用满足相应标准以及任何其他安全、安保或其他要求。所述资源如有变更,恕不另行通知。TI对您使用所述资源的授权仅限于开发资源所涉及TI产品的相关应用。除此之外不得复制或展示所述资源,也不提供其它TI或任何第三方的知识产权授权许可。如因使用所述资源而产生任何索赔、赔偿、成本、损失及债务等,TI对此概不负责,并且您须赔偿由此对TI及其代表造成的损害。

TI所提供产品均受TI的销售条款 (http://www.ti.com.cn/zh-cn/legal/termsofsale.html) 以及ti.com.cn上或随附TI产品提供的其他可适用条款的约束。TI提供所述资源并不扩展或以其他方式更改TI 针对TI 产品所发布的可适用的担保范围或担保免责声明。

邮寄地址:上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2018 德州仪器半导体技术(上海)有限公司

#### 重要声明和免责声明

TI 均以"原样"提供技术性及可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证其中不含任何瑕疵,且不做任何明示或暗示的担保,包括但不限于对适销性、适合某特定用途或不侵犯任何第三方知识产权的暗示担保。

所述资源可供专业开发人员应用TI产品进行设计使用。您将对以下行为独自承担全部责任:(1)针对您的应用选择合适的TI产品;(2)设计、验证并测试您的应用;(3)确保您的应用满足相应标准以及任何其他安全、安保或其他要求。所述资源如有变更,恕不另行通知。TI对您使用所述资源的授权仅限于开发资源所涉及TI产品的相关应用。除此之外不得复制或展示所述资源,也不提供其它TI或任何第三方的知识产权授权许可。如因使用所述资源而产生任何索赔、赔偿、成本、损失及债务等,TI对此概不负责,并且您须赔偿由此对TI及其代表造成的损害。

TI所提供产品均受TI的销售条款 (http://www.ti.com.cn/zh-cn/legal/termsofsale.html) 以及ti.com.cn上或随附TI产品提供的其他可适用条款的约束。TI提供所述资源并不扩展或以其他方式更改TI 针对TI 产品所发布的可适用的担保范围或担保免责声明。

邮寄地址:上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2018 德州仪器半导体技术(上海)有限公司