# TI Designs: TIDA-01168 适用于 12V/48V 汽车系统的双向直流/直流 转换器参考设计

# TEXAS INSTRUMENTS

#### 说明

TIDA-01168 参考设计是一款四相、双向直流/直流转换 器开发平台,适用于 12V/48V 汽车系统。该系统使用两 个 LM5170-Q1 电流控制器和一个

C2000<sup>™</sup>TMS320F28027F 微控制器 (MCU) 进行功率 级控制。LM5170-Q1 子系统采用创新型平均电流控制 方案提供电流控制,而 C2000<sup>™</sup>微控制器为系统提供电 压反馈。这种控制方案无需通常用于多相转换器的额外 相电流平衡电路。基于 LM5170-Q1 的系统可实现高级 别集成,从而减小印刷电路板 (PCB) 面积、简化设计并 加速开发。TIDA-01168 参考设计可满足 12V/48V 汽车 系统的典型

工作电压要求。

### 资源

| TIDA-01168    | 设计文件夹 |
|---------------|-------|
| LM5170-Q1     | 产品文件夹 |
| TMS320F28027F | 产品文件夹 |
| LM5010A-Q1    | 产品文件夹 |
| TPS560200-Q1  | 产品文件夹 |
| TMP102-Q1     | 产品文件夹 |
| TPS3306-Q1    | 产品文件夹 |
| MC33063A-Q1   | 产品文件夹 |
| TLC2272-Q1    | 产品文件夹 |





### 特性

- 12V 输入电压范围: 6V 至 18V
- 48V 输入电压范围: 24V 至 54V
- 反极性、过流、过压和过热保护
- 多相位可扩展选项
- 使用符合汽车标准的组件的高度集成解决方案

#### 应用

- 12V/48V 汽车系统中的车载配电装置
- 超级电容器或备用电池电源转换器





#### System Description

ゐ

该 TI 参考设计末尾的重要声明表述了授权使用、知识产权问题和其他重要的免责声明和信息。

# 1 System Description

A bidirectional DC-DC converter applies in efficient electrical energy transfer and storage applications. A typical system uses two batteries, battery and motor-generator, or a combination of both (see 🛽 1). Lithium-Ion (Li-Ion) or Lithium-Polymer (Li-Pol) technology provides the best performance. Alternatively, lead-acid batteries (Pb) are used for high-capacity and low-cost energy storage.



图 1. Dual Battery System Combined With Motor Generator

Modern Li-Ion and Li-Pol batteries have very-low series resistance and flat discharging curve. 🛛 2 shows a typical discharge curve for a Li-Pol cell. The blue and red line represent different discharge currents with reference to the nominal cell capacity C. Note that cell voltage does not change significantly with the charge level from 0% to 80%.



图 2. Li-Pol Cell Typical Discharge Curve

For this reason, operating voltage on the power rails does not significantly change. The charge and discharge process of the cells affects slow voltage changes whereas the internal series resistance, R<sub>i</sub>, causes short voltage transients. Consequently, the current control loop performance is more important than the voltage loop.



The TIDA-01168 uses the LM5170-Q1, which is a bidirectional, switched-mode current controller. In this case, the DC-DC converter operates more as an ideal current source with variable direction. This configuration allows energy transfer between two voltage domains. The microcontroller-based voltage feedback only maintains output voltage within the acceptable operating range and eventually allows a custom charging profile for the battery pack. See the key system specifications in 1.1 <sup>†</sup>.

# 1.1 Key System Specifications

| PARAMETER                             | SPECIFICATIONS            |
|---------------------------------------|---------------------------|
| AD conversion resolution              | 12 b                      |
| Voltage reference                     | 2.495 V                   |
| Control loop resolution               | 10 b                      |
| Switching frequency                   | 100 kHz                   |
| MCU system clock                      | 50 MHz                    |
| Digital loop update rate              | 48.828125 kHz             |
| Number of phases                      | Four                      |
| Output power (BUCK mode)              | < 2 kW                    |
| Output power (BOOST mode)             | < 2 kW                    |
| 12-V terminal input operating voltage | 6 V to 18 V; nominal 12 V |
| 48-V terminal input operating voltage | 24 V to 54; nominal 48 V  |
| Efficiency (BUCK mode)                | < 97 %                    |
| Efficiency (BOOST mode)               | < 97 %                    |
| Maximum output current (BUCK mode)    | < 166 A                   |
| Maximum output current (BOOST mode)   | < 42 A                    |

# 表 1. Key System Specifications



# 2 System Overview

The TIDA-01168 reference design is intended to serve as a development basis for a bidirectional DC-DC converter for 12-V/48-V automotive systems, not a complete solution. Advanced features such as CAN communication or safety solutions to meet any Automotive Safety Integrity Level (ASIL) are not a part of the design.

# 2.1 Block Diagram



图 3. TIDA-01168 Block Diagram



# 2.2 Introduction to 48-V Systems

Reducing the environmental burden caused by excess emissions is an increasingly growing trend throughout the world and across all industries, including automotive. Carbon dioxide ( $CO_2$ ), while not regulated as an air pollutant, is the transportation sector's primary contribution to climate change [1]. In 2009 the European Commission set a target for 2015 fleet average of  $CO_2$  emissions to 130 grams per kilometer. Manufacturers are allowed to form a transparent pool for up to five years to achieve this target. In 2016 the average emissions level of a new car sold was 118.1 g/km. At the time of this writing, the European Commission has recently introduced a new regulation for  $CO_2$  emission limits. An even stricter regulation with 95 g CO2 / km limit is to begin in 2020 for the fleet average of each manufacturer [2].

Violation of these regulations results in an excess emissions premium to be paid by the car manufacturer. Car manufacturers apply various strategies to fulfill these emissions requirements. Increasing the invehicle power voltage is one of these strategies. The European automotive industry encourages 48-V technology as the next evolution step in onboard vehicle power. 48-V technology better optimizes power distribution in a vehicle, allows weight reduction, and allows for mild-hybrid operation while keeping costs reasonable. This technology altogether helps to reduce CO2 emissions. Five European OEM car manufacturers contribute to 48-V systems standardization. System requirements are specified in the VDO320 and LV148 norms (see [4].



Copyright © 2017, Texas Instruments Incorporated

#### 图 4. Split In-Vehicle Power in Typical 12-V and 48-V System

One trend also shows integration of the starter and generator into a single device:

- Integrated starter-generator (commercially referred to as ISG, ISA, ISAD, CAS, CSA, CISG, and so forth)
- Belt starter-generator (commercially referred to as BAS, BSG, BISG, BSA, eAssist, and so forth)

These inverter-controlled synchronous (permanent-magnet synchronous motor (PMSM)) or asynchronous machines are able to start the internal combustion engine (ICE), help with acceleration (torque assist), and recuperate energy during braking (regenerative braking). The 12-V power rail provides backward compatibility with current automotive systems such as infotainment or engine management. A traditional lead-acid battery also has better capacity-to-cost ratio, better performance at low temperatures, and lower self-discharge in comparison with supercapacitors. A bidirectional DC-DC converter is required for energy transfer between both sides. Step-down (buck) mode applies during normal operation when the ISG or BSG on the 48 V operates as a generator, such as in a conventional vehicle. Step-up (boost) mode applies during the ICE start when energy in the 48-V battery may not be sufficient. However, final implementation is different for different concepts.

### 2.2.1 48-V Systems Properties



图 5 shows the voltage levels specified in VDA320 and 表 2 describes them.

图 5. Voltage Levels Defined by VDA320

# 表 2. Voltage Levels Defined by VDA320

| ABBREVIATION                     | NOTATION                                                                                                                                           |      |
|----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|------|
| U <sub>(48 sh protect)</sub>     | Shock protection voltage to fulfill the requirement to not exceed the limit for DC voltages<br>in terms of shock protection according to ECE-R 100 |      |
| U <sub>(48r)</sub>               | 2-V contingency reserve to the shock protection voltage                                                                                            | 58 V |
| U(48 max, high, limited)         | Maximum voltage of the upper operating range with functional degradation                                                                           |      |
| U <sub>(48 max, unlimited)</sub> | Minimum voltage of the upper operating range with functional degradation                                                                           |      |
| U <sub>(48n)</sub>               | BN48 nominal voltage (the nominal voltage is based on DIN IEC 60038)                                                                               |      |
| U <sub>(48 min, unlimited)</sub> | Minimum voltage of the operating range without functional degradation                                                                              |      |
| U(48 min, low, limited)          | Minimum voltage of the lower operating range with functional degradation                                                                           |      |
| U <sub>(48 stoprotect)</sub>     | Accumulator protection voltage                                                                                                                     |      |

The following lists the general assumptions and requirements from VDA320 [11]:

- Static direct voltages ≤ 60 V occur with a maximum ripple of 10% RMS in the onboard supply voltage.
- A single error in the wiring harness must not cause the 48-V supply to short circuit to the 12-V/24-V system.
- There is a common ground for the 12-V/24-V system and the 48-V system, which are connected

through physically-separated grounding bolts or connections.

- All the voltage and current information refers to the component (terminal voltage).
- The polarity of the 48-V supply is prevented from reversing by appropriate measures in the vehicle.
- Jump starting with the 48-V power supply is prevented by appropriate measures applied in the vehicle.
- A single error must not cause a short circuit between the 48-V supply and the 12-V/24-V supply.
- Components simultaneously supplied at 48 V and 12 V/24 V, and interfaces based on 12 V/24 V, require their own ground connections for both supply voltages. These ground connections must be physically separated from one another.
- If a 48-V component loses its ground (terminal 31, terminal 41, or both), this must not disrupt or destroy communication networks or the electrical networks.
- Overcurrent tests should be detailed in the component specifications.
- No component may cause the voltage to enter the dynamic overvoltage range (for example, through a load dump or resonance peaks).
- If the voltage enters the overvoltage range up to U<sub>(48r)</sub>, countermeasures should be taken through the component that is feeding energy back in or causing entry into the overvoltage range, so that the voltage exits the overvoltage range at the lower boundary.
- If the voltage enters the lower limited function range, countermeasures should be taken so that the voltage returns to the unlimited operation range.

### 2.2.2 48-V DC-DC Converter

Non-isolated synchronous step-down converter topology is the most common topology used. Synchronous switches allow bidirectional current flow in the boost mode. The topology is a synchronous step-down converter when looking from the 48-V side and the topology is a synchronous step-up converter when looking from the 12-V side, as 8 6 shows.



图 6. Non-Isolated Synchronous Step-Down Converter

A non-isolated DC-DC converter effectively creates a system star-point where common grounds for 12-V and 48-V voltage rails meet. This fact must be considered when designing the vehicle grounding concept. Equipment utilizing both power rails may require functional galvanic isolation to avoid ground loops that cause interference. Minimum standby current is achieved using a circuit breaker on the either side of the converter. The circuit breaker on the 12-V side also protects the converter against reverse polarity condition. Such a protection is not required on the 48-V side, which is intrinsically protected by appropriate measures in the vehicle.

The converter communicates with the host system over the system bus (CAN, FlexRay™).



# 2.3 High-Level Design Description

The TIDA-01168 is a multiphase DC-DC converter based on four buck power stages operating in parallel. A multiphase converter is an obvious choice for high-power applications. The typical benefits of a multiphase interleaved DC-DC converter are lower output ripple, which allows for smaller capacitors, faster transient response in comparison with a single-phase converter, smaller inductor size, and even power dissipation distribution over the board. 🕅 7 and 🕅 8 show how the root mean square (RMS) current is reduced based on the number of phases and duty cycle. The ideal case shows that the total ripple current for the given duty cycle, 25% for buck and 75% for boost mode, is reduced to the minimum. This reduced total ripple current helps to lower input and output capacitance to a minimum.



A pair of LM5170-Q1 devices control all four power stages. The LM5170-Q1 multiphase bidirectional current controller provides a complete control including gate drivers and current sensing. The device does not have any voltage feedback loop and acts as a switched mode current source driven by a pulse width modulation (PWM) or analog signal. The amount of current flowing to the load is given by the duty cycle on the ISETD signal. The direction (buck or boost) is set by the DIR signal.

The system uses a digital voltage feedback loop based on the TMS320F28027 C2000<sup>™</sup> Piccolo 32-b MCU running at 50 MHz. I 9 shows a simplified block diagram for a single phase. The 12-b analog-todigital converter (ADC) in the MCU periodically reads output voltage every 20.48 µs. The current (set by the ISETD signal) through a load corresponds to the output voltage. The digital error amplifier compares the value from the ADC with the preset value (reference). The digital control loop with a digital compensator then calculates the error and sets a new duty cycle for the ISETD pin. The MCU optionally monitors voltage on the IMON pin, which corresponds to the current through the inductor. This information is not used for the control loop.





Copyright © 2017, Texas Instruments Incorporated



An L-C filter on the 48-V side helps to reduce output ripple in the boost mode. Output ripple in the boost mode is higher because, during  $t_{ON}$ , the load is energized only from the output capacitors.

Each side of the converter can be disconnected from the respective power rail by a circuit breaker based on back-to-back N-MOSFETs configuration. The circuit breaker on the 12-V side is fully controlled by the LM5170-Q1 device, which protects against reverse polarity conditions and allows very low standby current ( $I_Q$ ) when the system is off. The circuit breaker is shut off when the LM5170-Q1 device detects a failure. This condition is reported by the nFAULT pin. The LM5060-Q1 high-side protection controller controls the 48-V side circuit breaker. Although reverse polarity protection is usually not required for the 48-V rail, a back-to-back N-MOSFETs configuration is used to prevent any current flow when the system is off. The LM5060-Q1 device can trigger on undervoltage, overvoltage, and overcurrent events.

The system can be turned on from either a 12-V or 48-V power rail. A pre-boost DC-DC converter based on the MC33063A-Q1 device is used in the case of a turnon from the 12-V side triggered by the EN12 signal. Input for this pre-boost circuit bypasses the high-current 12-V circuit breaker. Output of the preboost DC-DC converter is set to approximately 28 V to provide enough gate voltage for the 12-V circuit breaker. The pre-boost DC-DC uses a hysteretic-based control scheme and therefore automatically stops switching when the 48-V is present. Standby current consumption can be further reduced by setting the EN12 signal low when the P48V voltage is present.

Two additional DC-DC converters are required for a bias power supply. The LM5010-Q1 is a high  $V_{IN}$  stepdown converter with a 10-V output for biasing LM5170-Q1 devices. The TPS560200-Q1 device is used for energizing the rest of the circuitry. The 3.3-V output matches the digital-logic operating-voltage level. An optional linear post-regulator LP5912-Q1 can be used in case the switching noise influences the analog circuitry.



A simple diagnostics block is available in the design. Four configurable TMP102-Q1 temperature sensors communicating over the I<sup>2</sup>C bus monitor the temperature for each power stage. The ALERT output signals of these temperature sensors are connected to the shutdown signal, which switches off all the power stages after reaching the overtemperature threshold. The TPS3306-Q1 voltage supervisor and watchdog monitors the MCU and voltage rails. The programmable function input (PFI) detects polarity on KL30. Such a feature is required to restrict the 12-V circuit breaker opening during reverse polarity on the KL30. Without this restriction, high current flows through the inductor and body diode of the bottom MOSFET in all power stages, which results in permanent damage.

#### System Overview

# 2.4 Mechanical Construction

The mechanical construction of TIDA-01168 has been optimized for easy debugging and affordable manufacturing costs using commercially available technologies. (10) shows the sandwich-like construction of the TIDA-01168 design.



The PCB has four layers with single-side component placement. [8] 11 shows the FR-4 PCB layer stack. The current-carrying capability for high-current paths is further boosted by external, custom-built 1.5-mm thick copper bus bars. The bus bars are mounted on the top and bottom of the PCB on the exposed PCB traces. Bus bars are lacquered on visible sides with polyurethane transparent paint to prevent oxidation. Bus bars on the top layer carry positive voltages whereas the bus bar on the bottom is the common ground (negative terminal KL31, KL41).



图 11. PCB Layer Stack for TIDA-01168

Thermally conductive insulator (AMEC THERMASOL: SFT80-0.15-T1) provides electrical isolation between the PCB with the bus bar on the bottom side and the heat sink. This isolation prevents the heat sink from carrying current, which is important for maintaining a defined current return path. Areas without the bottom bus bar have a 1.5-mm gap between the PCB and the heat sink. This gap is filled by "gap-filler" (T GLOBAL: L373-150-2.0A) for better heat transfer from the PCB to the heat sink. This filler is important for the power stages especially underneath of the inductor and MOSFETs.



The extruded 200×200-mm heat sink used in this design is made by Fischer Elektronik GmbH & Co. KG. The assembly is held together using M3x10 machine screws. Screws are isolated from all active conductors by isolation bushings similar to those shown in ⊠ 12, which are typically used to isolate TO220 packages. A drilling plan for the heat sink as well as copper bus bar drawings are available as a part of the documentation.



图 12. TIDA-01168 Assembled Prototype





# 图 13. TIDA-01168 PCB Structuring

# 表 3. TIDA-01168 PCB Layout—Selected Design Rules

| SEGMENT                          | DIMENSIONS                     |
|----------------------------------|--------------------------------|
| General traces (analog, digital) | 8 mil minimum, 10 mil typical  |
| Power traces – low current < 1 A | 30 mil typical                 |
| Gate driver traces               | 30 mil typical                 |
| Via size                         | 28 mil/12 mil (diameter/drill) |
| Clearance for power nets         | 20 mil                         |
| Clearance for other traces       | 6 mil minimum, 10 mil typical  |
| Components placement             | Top side only                  |
| Passive components package size  | 0603 (preferred) or larger     |

# 2.5 Highlighted Products

# 2.5.1 LM5170-Q1

The LM5170-Q1 controller provides the essential high voltage and precision elements of a dual-channel bidirectional converter for automotive 48-V and 12-V dual battery systems. The controller regulates the average current flowing between the high-voltage- and low-voltage ports in the direction designated by the DIR input signal. The current regulation level is programmed through analog or digital PWM inputs. Dualchannel differential current sense amplifiers and dedicated channel current monitors achieve typical current accuracy of 1%. Robust 5-A half-bridge gate drivers are capable of driving parallel MOSFET switches delivering 500 W or more per channel. The diode emulation mode of the synchronous rectifiers prevents negative currents but also enables discontinuous mode operation for improved efficiency with light loads. Versatile protection features include cycle-by-cycle current limiting, overvoltage protection at both HV and LV ports, MOSFET failure detection, and overtemperature protection. An innovative average current mode control scheme maintains constant loop gain allowing a single R-C network to compensate both buck and boost conversion. The oscillator is adjustable up to 500 kHz and can synchronize to an external clock. Multiphase parallel operation is achieved by connecting two LM5170-Q1 controllers for three or four-phase operation, or by synchronizing multiple controllers to phase-shifted clocks for a higher number of phases. A low state on the undervoltage lockout (UVLO) pin disables the LM5170-Q1 in a lowcurrent shutdown mode.

### 2.5.2 TMS320F28027

The F2802x Piccolo<sup>™</sup> family of microcontrollers provides the power of the C28x core coupled with highlyintegrated control peripherals in low pin-count devices. This family is code-compatible with previous C28xbased code and also provides a high level of analog integration. An internal voltage regulator allows for single-rail operation. Enhancements have been made to the HRPWM to allow for dual-edge control (frequency modulation). Analog comparators with internal 10-bit references have been added and can be routed directly to control the PWM outputs. The ADC converts from 0-V to 3.3-V fixed full-scale range and supports ratio-metric VREFHI/VREFLO references. The ADC interface has been optimized for low overhead and latency.

#### 2.5.3 LM5010A-Q1

The LM5010Ax step-down switching regulator is an enhanced version of the LM5010 with the input operating range extended to a 6-V minimum. The LM5010Ax features all the functions required to implement a low-cost, efficient, buck regulator capable of supplying in excess of 1-A load current. This high-voltage regulator integrates an N-channel buck switch and is available in thermally-enhanced 10-pin WSON and 14-pin HTSSOP packages. The constant ON-time regulation scheme requires no loop compensation resulting in fast load transient response and simplified circuit implementation. The operating frequency remains constant with line and load variations due to the inverse relationship between the input voltage and the ON-time. The valley current limit detection is set at 1.25 A. Additional features include: VCC undervoltage lockout, thermal shutdown, gate drive undervoltage lockout, and maximum duty cycle limiter.



#### 2.5.4 TPS560200-Q1

The TPS560200-Q1 is a 17-V, 500-mA, low-I<sub>Q</sub>, adaptive ON-time D-CAP2 mode synchronous monolithic buck converter with integrated MOSFETs in an easy-to-use 8-pin MSOP package. The TPS560200-Q1 enables system designers to complete the suite of various end-equipment power bus regulators with a cost-effective, low component count, and low standby current solution. The main control loop for the device uses the D-CAP2 mode control that provides a fast transient response with no external compensation components. The adaptive ON-time control supports seamless transition between PWM mode at higher load conditions and advanced Eco-mode<sup>TM</sup>light load efficiency at light loads. The TPS560200-Q1 also has a proprietary circuit that enables the device to adopt to both low equivalent series resistance (ESR) output capacitors, such as POSCAP or SP-CAP, and ultra-low ESR ceramic capacitors. The device operates from a 4.5-V to 17-V V<sub>IN</sub> input. The output voltage can be programmed between 0.8 V and 6.5 V. The device also features a fixed 2-ms soft-start time. The device is available in the 8-pin MSOP package.

# 2.5.5 TMP102-Q1

The TMP102-Q1 device is a digital temperature sensor ideal for NTC/PTC thermistor replacement where high accuracy is required. The device offers an accuracy of ±0.5°C without requiring calibration or external component signal conditioning. Integrated circuit temperature sensors are highly linear and do not require complex calculations or look-up tables to derive the temperature. The on-chip 12-bit ADC offers resolutions down to 0.0625°C. The 1.6-mm × 1.6-mm SOT563 package has a 68% smaller footprint than an SOT23 package. The TMP102-Q1 device features SMBus<sup>™</sup>, which is compatible with two-wire and l<sup>2</sup>C interface and allows up to four devices on one bus. The device also features an SMBus alert function. The device is specified to operate over supply voltages from 1.4 V to 3.6 V with the maximum quiescent current of 10 µA over the full operating range. The TMP102-Q1 device is ideal for extended temperature measurement in a variety of communication, computer, consumer, environmental, industrial, and instrumentation applications. The device is specified for operation over a temperature range of -40°C to 125°C. The TMP102-Q1 production units are 100% tested against sensors that are NIST-traceable and are verified with equipment that are NIST-traceable through ISO/IEC 17025 accredited calibrations.

# 2.5.6 TPS3306-Q1

The TPS3306 family is a series of supervisory circuits designed for circuit initialization that requires two supply voltages, primarily in digital signal processing (DSP) and processor-based systems. The product spectrum of the TPS3306-xx is designed for monitoring two independent supply voltages of 3.3 V/1.5 V, 3.3 V/1.8 V, 3.3 V/2 V, 3.3 V/2.5 V, or 3.3 V/5 V. During power up, RESET is asserted when the supply voltage VDD becomes higher than 1.1 V. Thereafter, the supervisory circuits monitor the SENSEn inputs and keep RESET active as long as SENSEn remains below the threshold voltage VIT. An internal timer delays the return of the RESET output to the inactive state (high) to ensure proper system reset. The delay time, td(typ) = 100 ms, starts after the SENSE1 and SENSE2 inputs have risen above the threshold voltage VIT. When the voltage at SENSE1 or SENSE2 input drops below the threshold voltage VIT, the output becomes active (low) again. The integrated power-fail (PFI) comparator with separate open-drain (PFO) output can be used for low-battery detection, power-fail warning, or for monitoring a power supply other than the main supply. The TPS3306-xx devices integrate a watchdog timer that is periodically



triggered by a positive or negative transition of WDI. When the supervising system fails to retrigger the watchdog circuit within the time-out interval, tt(out) = 0.50 s, the RESET becomes active for the time period td. This event also reinitializes the watchdog timer. Leaving WDI unconnected disables the watchdog. The TPS3306-xx devices are available in standard 8-pin SO packages. The TPS3306-xxQ family is characterized for operation over a temperature range of  $-40^{\circ}$ C to  $125^{\circ}$ C.

# 2.5.7 MC33063A-Q1

The MC33063A-Q1 device is an easy-to-use integrated circuit containing all the primary circuitry required for building simple DC-DC converters. The device primarily consists of an internal temperature-compensated reference, a comparator, an oscillator, a PWM controller with active current limiting, a driver, and a high-current output switch. Thus, the device requires minimal external components to build converters in the boost, buck, and inverting topologies.



### 2.5.8 TLC2272-Q1

The TLC2272-Q1 and TLC2274-Q1 devices are dual and quadruple operational amplifiers from Texas Instruments. Both devices exhibit rail-to-rail output performance for increased dynamic range in single- or split-supply applications. The TLC227x-Q1 family offers 2 MHz of bandwidth and 3 V/µs of slew rate for higher-speed applications. These devices offer comparable AC performance while having better noise, input offset voltage, and power dissipation than existing CMOS operational amplifiers. The TLC227x-Q1 has a noise voltage of 9 nV/ $\sqrt{Hz}$ , which is two times lower than competitive solutions. The TLC227x-Q1, exhibiting high input impedance and low noise, is excellent for small-signal conditioning for high-impedance sources, such as piezoelectric transducers. In addition, the rail-to-rail output feature, with single- or split-supplies, makes this family a great choice when interfacing with analog-to-digital converters (ADCs). For precision applications, the TLC227xA-Q1 family is available with a maximum input offset voltage of 950  $\mu$ V. This family is fully characterized at 5 V and ±5 V. The devices offer increased output dynamic range, lower noise voltage, and lower input offset voltage. This enhanced feature set allows the devices to be used in a wider range of applications. For applications that require higher output drive and wider input voltage range, see the TLV2432-Q1 and TLV2442-Q1 devices. All of the parameters of the TLC227x-Q1 family enables the device to be applicable in most automotive applications.

# 3 Hardware Design

注: This text does not cover the fundamental theory of operation.

### 3.1 48-V Circuit Breaker

#### 3.1.1 Description

The 48-V circuit breaker allows the DC-DC to completely disconnect from the 48-V battery rail using fieldeffect transistors (FETs). The block also protects the DC-DC against overvoltage and overcurrent. See 表 4 for a system interface overview.

| SIGNAL | DIRECTION | DESCRIPTION                                                                                                       |
|--------|-----------|-------------------------------------------------------------------------------------------------------------------|
| KL40   | In/Out    | 48-V car battery system terminal (positive)                                                                       |
| KL41   | In/Out    | 48-V car battery system terminal (negative)                                                                       |
| P48V   | In/Out    | Protected 48-V rail (positive)                                                                                    |
| PGND   | In/Out    | Protected 48-V rail (negative)                                                                                    |
| KL40_M | Out       | 48-V battery four-wire voltage measurement terminal (positive)                                                    |
| KL41_M | Out       | 48-V battery four-wire voltage measurement terminal (negative)                                                    |
| EN48   | In        | Enable signal.; voltage greater than 2.0 V enables the circuit breaker; voltage on this pin shall not exceed 65 V |

| 表 4. System Interface for 48-V Circuit Br | reaker |
|-------------------------------------------|--------|
|-------------------------------------------|--------|

### 3.1.2 Considerations

The 48-V circuit breaker conducts and disconnects current up to 50 A in both directions for voltages up to 70 V. The limit of 70 V for 40 ms is given by the E48-02 Transient Overvoltage test defined in VDA320. The ability to disconnect current flow in both directions is generally required; therefore, a back-to-back MOSFETs configuration is used. This requirement is also beneficial; for example, pre-charging the 48-V side capacitors to the KL40 voltage reduces the inrush current during turnon. Selected MOSFETs have a very low  $R_{DS(ON)}$  and are rated up to 100 V. MOSFETs are in parallel to further reduce I<sup>2</sup>R losses caused by  $R_{DS(ON)}$ . Gate charge is not important as long as the LM5060-Q1 device is able to turn them ON and OFF fast enough. Give careful consideration to the safety operating area (SOA).

The protected side of the 48-V circuit breaker is used as a reference point for the voltage measurement circuitry.

注: The absolute maximum input and gate voltage for LM5060-Q1 is 75 V at 25°C. Contact a TI representative for 100-V capable solutions.

#### 3.1.3 HW Implementation



图 14 shows a schematic of the 48-V circuit breaker implementation.



A transient voltage suppression (TVS) diode D103 and a group of capacitors C100 through C105 comprise the basic board-level input transient protection. The TVS diode is bidirectional to allow the input to withstand the reverse polarity condition. Capacitors in series reduce the probability of a short circuit in case of single capacitor failure. The minimum breakdown voltage for the diode must be over 70 V under any circumstances (tolerance, temperature drift) to avoid conducting during the E48-02 test. Capacitors are rated for 50 V. The series configuration for the capacitors increases the voltage rating by an approximate factor of 1.5 to 75 V considering the tolerance and manufacturing span.

注: The component values have been chosen to protect the system in a laboratory environment only. Component selection for the automotive environment depends on the mechanical construction, cable length, and required criteria.

The U100 controls the Q100 through Q103 MOSFETs using an internal charge pump. Diodes D106 and D107 protect the VIN pin of the U100 in the event of reverse polarity. "OR" configuration of the diodes allow U100 operation either from the protected P48V or unprotected KL40 rail. This measure is important for the DC-DC converter turnon. Diode D106 conducts during start-up in BUCK mode from the KL40 rail. Diode D107 conducts during start-up in BOOST mode from the KL30 rail when the voltage on the KL40 rail is not present. C107 is a 100-V rated bypass capacitor. Diodes D101 and D105 are optional transient suppressors. Two resistor dividers R100, R107 and R101, R108 set the overvoltage and undervoltage threshold for U100. Undervoltage detection is not used. Transistor Q104, diode D102, and resistor R106 protect the transistor pair Q101 and Q103 from exceeding the maximum  $V_{GS}$  during a reverse polarity event. If the voltage on the drains of any of the Q100, Q102 or Q101, Q103 pairs is below ground (KL41, KL31) then the transistor Q104 starts conducting, which reduces  $V_{GS}$  to nearly zero. Resistor R106 sets the bias current through the base of Q104. Diode D102 protects the base-emitter junction of Q104 against



reverse polarity during normal operation, which results in a small standby current through R106. The resistor R105 protects the GATE pin from reverse current exceeding 25 mA in the reverse polarity situation. R105 also affects the turnon and turnoff times for the Q100-Q103 pairs. For this reason, the diode D100 is used to reduce the turnoff time to the minimum. Capacitor C106 is the optional soft-start. Capacitor C108 is the timing capacitor, which sets the V<sub>DS</sub> fault detection time for U100.

Resistors R109 and R110 allow disconnecting the voltage measurement circuitry from the measurement points during development and testing.

The PCB layout that 🕅 15 shows does not require any special considerations. All components are placed on the top side. Board-level input transient protection is close to the KL41 and KL40 terminals. Series-connected capacitors are 90° relative to one another. This technique is frequently used in the automotive industry to reduce the probability of simultaneous electrode cracking under mechanical stress. This technique is important because in most cases a cracked electrode of a ceramic capacitor shorts the capacitor. A hazardous situation and permanent damage of the board may occur if only a single capacitor is used or an electrode crack happens for both capacitors in series. Alternatively, capacitors with flexible SMD termination may be used. This general rule applies to all ceramic capacitors without any current-limiting element connected to the vehicle power rail.



图 15. 48-V Circuit Breaker PCB Layout

# 3.1.4 Test Data

See 6.1  $\ddagger$  for the test data.

# 3.1.5 Further Reading

See the following resources for more information:

- 1. Texas Instruments, *Automotive 12- and 24-V Battery Input Protection Reference Design*, TIDA-01167 Reference Design (TIDUC41)
- 2. Texas Instruments, *Complete Front End Automotive Reverse Polarity and Series Fault Protection Reference Design*, PMP10748 Reference Design (TIDUAW9)

# 3.2 48-V Filter

# 3.2.1 Description

The L-C filter on the P48V voltage rail mainly helps to reduce output ripple in the boost mode. See  $\frac{1}{8}$  5 for the system interface overview.

ZHCU222B-June 2017-Revised March 2018



#### Hardware Design

| SIGNAL  | DIRECTION | DESCRIPTION                                 |
|---------|-----------|---------------------------------------------|
| P48V    | In/Out    | Protected 48-V rail (positive - filtered)   |
| PGND    | In/Out    | Protected 48-V rail (negative)              |
| P48V_NF | In/Out    | Protected 48-V rail (positive - unfiltered) |

#### 3.2.2 Considerations

In contrast with a typical DC-DC converter application, a battery is connected to the output of a DC-DC converter in 12-V/48-V automotive systems. This battery effectively helps to reduce output voltage ripple, especially within a low frequency range. Adding an L-C filter on the output of a boost converter helps to reduce output voltage ripple even further. Consider the following measures:

- The highest output voltage ripple occurs in single-phase operation.
- Output voltage ripple increases with a higher load.
- Capacitors must be dimensioned for the given ripple current.
- An L-C filter affects the compensation (stability) for both BUCK and BOOST mode.
- The saturation current of the inductor must be higher than the average DC current.
- Increasing the inductance for the same cutoff frequency results in a higher Q-factor and an additional dumping network may be necessary to prevent oscillations and ringing.
  - 注: The SPICE circuit simulator helps with identifying initial component values. Use models containing equivalent series inductance (ESL) and equivalent series resistance (ESR) for capacitors and DC resistance (DCR) for inductors. A designer can replace the power stage with an ideal current source that simulates the power inductor ripple current in continuous mode.

#### 3.2.3 HW Implementation

图 16 shows a schematic of the 48-V filter implementation.







The L-C filter consists of five aluminum capacitors C200 through C204 and two inductors L200 and L201. High-performance UCZ series capacitors from Nichicon are rated up to 80 V with a capacitance of 150  $\mu$ F. The ESR for these capacitors is typically 280 m $\Omega$  and a ripple current of 700 mA. Power inductors L200 and L201 are from the XAL1060 series from Coilcraft. The type of power inductors used has an 82-A saturation current and a typical DCR of 0.80 m $\Omega$ . Inductors L200 and L201 are in parallel to reduce power dissipation and provide flexibility for further optimization during development.

注: Components used in the design are selected and optimized for a DC-DC converter operating with a resistive load in laboratory environment.



#### Hardware Design

www.ti.com.cn

The PCB layout of the 48-V filter block in 🛛 17 does not require any special attention. However, the designer should note the importance of connecting the capacitors to ground with a low impedance path.



图 17. 48-V Filter PCB Layout

# 3.2.4 Test Data

Test data for the 48-V block is not available and is a subject for future update.

## 3.2.5 Further Reading

See the following resources for more information:

- 1. Texas Instruments, *AN-2162 Simple Success With Conducted EMI From DC-DC Converters*, AN-2162 Application Report (SNVA489)
- 2. Texas Instruments, Input Filter Design for Switching Power Supplies, Application Note (SNVA489)

# 3.3 Power Stages

#### 3.3.1 Description

As previously described, the power stages use the synchronous buck converter topology as shown in the previous  $\mathbb{R}$  6. All four power stages are identical including the PCB layout. See  $\frac{1}{5}$  6 for the system interface overview of a single-phase power stage.

| SIGNAL                             | DIRECTION | DESCRIPTION                                 |
|------------------------------------|-----------|---------------------------------------------|
| P48V_NF_PS <i>n</i> <sup>(1)</sup> | In/Out    | 48-V car battery system terminal (positive) |
| PGND_Pn <sup>(1)</sup>             | In/Out    | Power ground (negative)                     |
| SW_PSn <sup>(1)</sup>              | Out       | Switch node                                 |
| HO_PS <i>n</i> <sup>(1)</sup>      | In        | High-side transistor gate                   |
| LO_PS <i>n</i> <sup>(1)</sup>      | In        | Low-side transistor gate                    |
| CSA_PSn <sup>(1)</sup>             | Out       | Shunt resistor current sensing - node A     |
| CSB_PSn <sup>(1)</sup>             | Out       | Shunt resistor current sensing - node B     |

#### 表 6. System Interface for Power Stage

<sup>(1)</sup> Where n = 1, 2, 3, 4 represents each individual phase.

| SIGNAL                          | DIRECTION | DESCRIPTION                    |
|---------------------------------|-----------|--------------------------------|
| P12V_PS <i>n</i> <sup>(1)</sup> | In/Out    | Protected 12-V rail (positive) |

### 表 6. System Interface for Power Stage (continued)

# 3.3.2 Considerations

Input and output capacitor selection is affected by the bidirectional functionality. Capacitors swap their function based on the operation mode. Increasing the output capacitance reduces output voltage ripple and output voltage overshoot during a load disconnect event. However, increased output capacitance also has a negative effect on transient response time and system costs. The selection of capacitors starts with choosing the right capacitance and a sufficient ESR to fulfil the design requirements. The selection process is then followed by choosing the other important parameters such as maximum ripple current, temperature range, and voltage rating.

注: Calculating current sharing (for ripple current analysis) between capacitors with different ESR and capacitance in parallel is not trivial. The SPICE circuit simulator is the most convenient tool for the circuit analysis. The same capacitors in parallel can be replaced by a single one. The total output capacitance is directly proportional and ESR is inversely proportional to the number of the same capacitors in parallel.

Finding a proper inductor for energy storage is challenging. The DC current rating must correspond to the maximum output current (BUCK) with some extra margin for the inductor ripple current. The inductor must never saturate. Inductance is selected based on the switching frequency. Smaller inductance inductors in the same package have a typically higher current rating due to a lower DCR, which results in a lower DC power loss. However, lower inductance increases ripple current and output ripple.

MOSFET transistor selection varies based on the system requirements. MOSFET transistors in the power stage negatively contribute to the total power dissipation, thus affecting the total system efficiency. The power dissipation results from conduction and switching losses. High-current MOSFET transistors with a low R<sub>DS(ON)</sub> minimize conduction losses (I<sup>2</sup>R), but typically have greater switching losses due to higher gate charges and parasitics [1]. In an ideal case, the MOSFETs are selected in such a way that the sum of conduction and switching losses is at the minimum. Various methods are available that detail how to select the optimal MOSFETs for a DC-DC converter. See *The J/K Method: A Technique to Select the Optimal MOSFET* for an example using the J-K method.

A snubber circuit may be necessary for damping the parasitic inductances and capacitances on the switch node during switching transitions.

A shunt resistor for current measurement must be rated to withstand the maximum ripple current through the inductor. Note the importance of using a shunt that has very low parasitic inductance and good stability over the whole temperature range. See the section titled *Compensating for the Non-Ideal Current Sense Resistor* in the *LM5170-Q1 Multiphase Bidirectional Current Controller* data sheet [2] to determine how to compensate the parasitic inductance of the shunt resistor.

# 3.3.3 HW Implementation

图 18 shows a schematic of the power stage (single phase shown).



#### Hardware Design



图 18. Power Stage Schematic (One Phase)

The group of small-value ceramic capacitors C301 through C304 on the 48-V side is as close to the switching node as possible. These ceramic capacitors cover small energy but very fast transients. Aluminum capacitors C300 and C311 through C315 handle low-frequency ripple and major output load changes. Capacitor groups C305 through C308, C316 through C319, and C309 serve the same purpose but on the 12-V side. All capacitors are carefully chosen to fulfill the voltage rating, ripple current rating, and temperature range. The group of 39-uF capacitors on the 48-V side are rated only to 63 V; nevertheless, their surge voltage is specified to 72.4 V for one minute, which sufficiently covers short term overvoltage cases. Power MOSFET transistors Q300 through Q303 are identical for both high side and low side. Each switch uses two 100-V rated N-FET transistors with  $R_{DS(ON)} = 3.8 \text{ m}\Omega$  (typical) in parallel. Every individual transistor gate has a separate gate resistor R302, R305, R306, or R307. This setup reflects a good engineering practice to mitigate a potential oscillation on the gate caused by a tank circuit formed from stray gate and drain inductances and gate-to-drain (Miller's) capacitance. Gate-to-source resistors R301, R304, R308, and R309 keep the respective transistor closed in case of high-impedance failure on HO and LO gate signals. L300 is a 4.7-µH inductor IHTH-1125KZ-5A (Vishay) with a specified saturation current of 52-A DC. The SER2915L-472KL from Coilcraft or the 7443640470 from Würth Elektronik can alternatively be placed on the board. The automotive-grade current sense resistor R300 is selected for a low inductance < 3 nH and a rated power up to 4 W. The optional snubber circuit R303 and C310 is not used.



图 19. Power Stage (One Phase) PCB Layout

Various online articles describe PCB layout techniques for a synchronous step-down converter. This PCB layout is a trade-off between performance and single-side component placement for a relatively complex design. The desire is to keep high di/dt current paths as short as possible to reduce electromagnetic interference (EMI). Small capacitors are always the part of the shortest current return path, close to the switch node.



Routing the gate driver signals and current sensing signals to the optimal length is not possible due to the single-side component placement. Gate driver signals use 30-mil wide traces and current sense signals use 10-mil wide traces. These signals are routed differentially to reduce stray inductance as much as possible. An I<sup>2</sup>C temperature sensor for each power stage is located in close proximity to the inductor with the digital ground routed separately. High current traces are supported by copper bus bars on the top and bottom side of the PCB.

#### 3.3.4 Test Data

See 6.2  $\ddagger$  for the test data.

### 3.3.5 Further Reading

See the following resources for more information:

- 1. Texas Instruments, *Understanding Buck Power Stages in Switchmode Power Supplies*, Application Report (SLVA057)
- 2. Texas Instruments, *Understanding Boost Power Stages in Switchmode Power Supplies*, Application Report (SLVA061)
- Lynch, Brian T.; Under the Hood of a DC/DC Boost Converter, Seminar Topic 3 (http://www.ti.com/download/trng/docs/seminar/Topic\_3\_Lynch.pdf)
- 4. Lynch, Brian T.; Hesse, Kurt; *Under the Hood of Low-Voltage DC/DC converters*, Seminar (http://application-notes.digchip.com/001/1-2958.pdf)
- 5. Powerelectronics.com, Miller, James; *The J/K Method: A Technique to Select the Optimal MOSFET*, Power Electronics Online Article (http://www.powerelectronics.com/dc-dc-converters/jk-method-technique-select-optimal-mosfet)
- 6. Texas Instruments, Taylor, Robert; Manack, Ryan; *Controlling switch-node ringing in synchronous buck converters*, Power Management Technical Brief (SLYT465)

# 3.4 12-V Circuit Breaker

#### 3.4.1 Description

The 12-V circuit breaker protects the DC-DC converter against reverse polarity and allows disconnecting the circuitry from the 12-V battery in case of a failure or to prevent current consumption when the system is switched off. The functionality is the same as the 48-V circuit breaker except the 12-V circuit breaker has a reverse polarity protection requirement. See  $\gtrsim$  7 for a system interface overview.

| SIGNAL    | DIRECTION | DESCRIPTION                                                                                                   |
|-----------|-----------|---------------------------------------------------------------------------------------------------------------|
| KL30_BIAS | Out       | Bias voltage rail for pre-boost circuitry                                                                     |
| KL30_POL  | Out       | Polarity detection for the 12-V battery                                                                       |
| P12V      | In/Out    | Protected 12-V rail (positive)                                                                                |
| PGND      | In/Out    | Protected 12-V rail (negative)                                                                                |
| EN12      | In        | Enable signal; voltage greater than 2.0 V enables the circuit breaker; optimized for 3.3-V/ 5-V logic signals |
| BRKG      | In        | Gate signal for the circuit breaker MOSFETs                                                                   |
| BRKS      | In        | Source signal for the circuit breaker MOSFETs                                                                 |
| KL30      | In/Out    | 12-V car battery system terminal (positive)                                                                   |
| KL31      | In/Out    | 12-V car battery system terminal (negative)                                                                   |
| KL30_M    | Out       | 12-V battery four-wire voltage measurement terminal (positive)                                                |



| SIGNAL | DIRECTION | DESCRIPTION                                                    |
|--------|-----------|----------------------------------------------------------------|
| KL31_M | Out       | 12-V battery four-wire voltage measurement terminal (negative) |

| 表 7. System Interface for 12-V Circuit Breaker (continued) |
|------------------------------------------------------------|
|------------------------------------------------------------|

# 3.4.2 Considerations

The DC-DC converter is disconnected from both power rails when the system is off. This setup ultimately requires an external impulse to the system to initiate device start-up. This impulse can either be the EN12 or EN48 signal. The circuit breaker on the 12-V side is controlled by the LM5170-Q1 controllers. The controllers do not contain any internal charge pump for the circuit breaker MOSFET transistors. Voltage on the HV-port must be at least 10-V higher than on the LV-port (KL30) to allow these N-MOSFET transistors to operate in the linear (ohmic) region as a switch. A back-to-back configuration of very low  $R_{DS(ON)}$  MOSFET transistors must be used similarly to the 48-V circuit breaker. A simple pre-boost circuit is connected to the 12-V battery terminal (KL31) to bypass the 12-V circuit breaker and enable DC-DC start-up from the 12-V side.

Per industry expectations, the 12-V battery in a vehicle is user accessible. For this reason, a reverse polarity condition may occur. The system must detect this condition and force the 12-V circuit breaker off in case this situation arises. Opening the 12-V circuit breaker during a reverse polarity condition results in excessive current flowing through the substrate diode of the low MOSFET and the inductor in the power stage, which causes immediate damage of the system.

The protected side of the 12-V circuit breaker is used as a reference point for the voltage measurement circuitry.



#### 3.4.3 HW Implementation

图 20 shows a schematic of the 12-V circuit breaker.





The circuit breaker uses back-to-back configuration of N-MOSFET transistors Q402 through Q406 in parallel. Resistor R404 prevents opening transistors in the case of high impedance on the BRKG and BRKS signals. C404 is an optional soft-start capacitor. Capacitors C400 through C403 and TVS diodes D402 and D403 form a basic input transient protection. RV400 is a placeholder for an optional metal oxide varistor (MOV), which is used for further transient suppression.

A P-MOSFET transistor Q400 is used for bypassing the 12-V circuit breaker for the pre-boost circuit. Current for the pre-boost circuit is relatively low, so a cheap P-MOSFET transistor is sufficient. Resistor R400 helps to close Q400. Diode D401 protects the gate-source junction of Q400 against excessive  $V_{GS}$  voltage. Resistors R402 and R403 set bias for a transistor-based inverter Q401. Resistor R401 limits current when the Zener diode D401 starts opening due to short term overvoltage. Diode D400 is a reverse polarity protection for the pre-boost circuitry. Voltage drop on D400 is negligible and only applies when the pre-boost operates during system start-up from the 12-V battery. The node between D400 and Q400 is used by the diagnostic block for reverse polarity detection on the 12-V side.

Resistors R109 and R110 allow disconnecting the voltage measurement circuitry from the measurement points during development and testing.





图 21. 12-V Circuit Breaker PCB Layout

# 3.4.4 Test Data

See 6.3  $\ddagger$  for test data.

# 3.5 LM5170-Q1 Subsystem

# 3.5.1 Description

The system uses two LM5170-Q1 subsystems for a current feedback loop: subsystem A or \_LM1, subsystem B or \_LM2. See the LM5170-Q1 data sheet [2] for a detailed theory of operation of the LM5170-Q1.  $\gtrsim 8$  shows the system interface for both LM5170-Q1 subsystems.

注: The PCB layout and the netlist for both LM5170-Q1 subsystems are identical. Signals SYNCIN and SYNCOUT are used for synchronization.

| •           |           | •                                                               |  |
|-------------|-----------|-----------------------------------------------------------------|--|
| SIGNAL      | DIRECTION | DESCRIPTION                                                     |  |
| P10V_LMn    | In        | +10-V bias supply for LM5170-Q1                                 |  |
| AGND_LMn    | —         | Common analog ground                                            |  |
| SYNCOUT_LMn | Out       | Clock synchronization (output)                                  |  |
| ISETD_LMn   | In        | Current programming (PWM with variable duty cycle: 3.3-V logic) |  |
| VIN_LMn     | In        | HV-port (P48V) voltage (positive)                               |  |
| UVLO_LMn    | In        | Master enable                                                   |  |
| EN1_LMn     | In        | Channel 1 enable                                                |  |
| DIR_LMn     | In        | Direction command (buck/boost)                                  |  |
| SYNCIN_LMn  | In        | Clock synchronization (input)                                   |  |

| 表 8. System Interface for LM5170-Q1 Subsystem | 5170-Q1 Subsystem | LM51 | for | Interface | ystem | 表 8. |  |
|-----------------------------------------------|-------------------|------|-----|-----------|-------|------|--|
|-----------------------------------------------|-------------------|------|-----|-----------|-------|------|--|

| SIGNAL          | DIRECTION                  | DESCRIPTION                                              |  |  |
|-----------------|----------------------------|----------------------------------------------------------|--|--|
| OPT_LM <i>n</i> | In                         | Multiphase configuration (sets phase lag of the SYNCOUT) |  |  |
| EN2_LMn         | In                         | Channel 2 enable                                         |  |  |
| NFAULT_LMn      | In/Out                     | Fault flag (internal pullup to 5 V)                      |  |  |
| IOUT1_LMn       | Out                        | Channel 1 current monitor output                         |  |  |
| IOUT2_LMn       | Out                        | Channel 2 current monitor output                         |  |  |
| BRKS_LMn        | Out                        | 12-V circuit breaker common SOURCE pin                   |  |  |
| BRKG_LMn        | Out                        | 12-V circuit breaker common GATE pin                     |  |  |
| CS1A_LMn        | In                         | Current sensing channel 1 – node A                       |  |  |
| CS1B_LMn        | In                         | Current sensing channel 1 – node B                       |  |  |
| SW1_LMn         | In                         | Switch node channel 1                                    |  |  |
| SW2_LMn         | In                         | Switch node channel 2                                    |  |  |
| CS2A_LMn        | In                         | Current sensing channel 2 – node A                       |  |  |
| CS2B_LMn        | In                         | Current sensing channel 2 – node B                       |  |  |
| HO1_LMn         | Out                        | High-side transistor gate – channel 1                    |  |  |
| LO1_LMn         | Out                        | Low-side transistor gate – channel 1                     |  |  |
| HO2_LMn         | Out                        | High-side transistor gate – channel 2                    |  |  |
| LO2_LMn         | Out                        | Low-side transistor gate – channel 2                     |  |  |
|                 | where $n = 1,2$ represents | each individual subsystem                                |  |  |

#### 表 8. System Interface for LM5170-Q1 Subsystem (continued)

#### 3.5.2 Considerations

Consider the following when selecting a controller for a 12-V/48-V automotive bidirectional DC-DC converter:

- Isolated or non-isolated topology
- Bidirectional operation
- Multiphase operation and synchronization
- Current sharing between phases
- Design scalability
- Digital, analog, or hybrid control loop
- Interfacing with the host microcontroller or system
- Protection mechanisms
- · Level of integration and automotive qualification

The LM5170-Q1 is the most straightforward and highly-integrated solution for the 12-V/48-V non-isolated bidirectional DC-DC converter.

#### Hardware Design

#### 3.5.3 HW Implementation



22 shows a schematic of the first LM5170-Q1 subsystem.

图 22. LM5170-Q1 Subsystem Schematic (Subsystem 1)

RC circuits R902, R903 and C905, and C906 are a part of the ramp generator. C907 is a bypass capacitor for the HV-input pin, which is rated up to 100 V. C910 is a bypass capacitor for the bias supply. The analog bias supply 10 V is decoupled by the RC filter R910, C909. Component groups C900, C901, R900 and C917, C920, and R920 are current-loop compensation networks for each channel, respectively. Resistors R918 and R918 set the overvoltage protection voltage threshold for the OVPA and OVPB pins. Small 100-pF capacitors C918 and C919 reduce the noise on the pins. A 10-k pulldown resistor R908 on the SYNCOUT pin disables the internal MOSFET fault check circuitry.

注: The MOSFET fault check is disabled due to high capacitance on P48V and P12V. Enabling this functionality may cause false fault reporting during LM5170-Q1 start-up.



Resistor R909 sets the switching frequency to approximately 100 kHz. The ISETD pin is used for current regulation. Pulldown resistor R911 defines the ISETD logic level when the output pins of the MCU are in a high-z state (reset). Capacitor C912 on the ISETA pin forms a low-pass filter, which converts the PWM signal from the ISETD pin to an analog voltage proportional to the duty cycle. Proper selection of this capacitor depends on the PWM for the ISETD pin and is critical for voltage loop stability. A higher capacitance adds delay to the control loop. A smaller capacitance increases voltage ripple on the ISETA pin due to a higher cutoff frequency of the RC filter.

A 10-k pullup resistor R905 sets the internal adaptive dead-time control between the high-side and lowside driver. Resistor R906 is a placeholder for the fixed dead-time settings. Resistor R912 programs the threshold for the cycle-by-cycle current limit comparator. Capacitor C913 defines soft-start time.

Component groups R901, R904, C903, C902, C904 and R914, R915, C915, C914, and C916 compensate parasitic inductance of the sense resistor. Components C908, R907, D900 and R911, R913, and R901 are bootstrap circuits for high-side MOSFET drivers.

Channel activity is visualized by LEDs D902 and D903 connected to EN1 and EN2 signals. Resistors R916 and R917 set the current through the LEDs to approximately 1 mA.

注: Always refer to the latest revision of a data sheet for proper component selection. The LM5170-Q1 data sheet contains detailed design procedure beginning in the section titled *Design Requirements* [2].

<sup>I</sup> ≥ 3 shows a PCB layout of the LM5170-Q1 subsystem. All components are placed in close proximity to the LM5170-Q1 on the top side of the PCB. The thermal pad is a reference point where analog and power ground meet.



图 23. LM5170-Q1 Subsystem PCB Layout

#### 3.5.4 Test Data

See 6.4 <sup>††</sup> for the test data.

ZHCU222B-June 2017-Revised March 2018



Hardware Design

#### 3.5.5 Further Reading

See the following resources for more information:

- Texas Instruments, Interconnecting automotive 48V and 12V rails in dual-battery systems, TI E2E<sup>™</sup> Online Community Forum – Behind the Wheel; March 2017 (https://e2e.ti.com/blogs\_/b/behind\_the\_wheel/archive/2017/03/20/how-to-connect-dual-automotivebattery-systems-)
- Texas Instruments, Selecting a bidirectional converter control scheme, TI E2E<sup>™</sup> Online Community Forum – Power House; March 2017 (https://e2e.ti.com/blogs\_/b/powerhouse/archive/2017/03/20/select-a-bidirectional-converter-controlscheme)

# 3.6 C2000<sup>™</sup> MCU

#### 3.6.1 Description

The C2000 MCU block, based on TMS320F28027F, is responsible for the outer voltage feedback loop, interfacing with LM5170-Q1 devices, and communication with the host system when applicable. See  $\gtrsim$  9 for a system interface overview of the C2000 MCU block.

| SIGNAL  | DIRECTION | DESCRIPTION                                                          |
|---------|-----------|----------------------------------------------------------------------|
| P3V3    | In        | +3.3-V bias supply                                                   |
| KL30_M  | In        | 12-V battery four-wire voltage measurement terminal (positive)       |
| KL31_M  | In        | 12-V battery four-wire voltage measurement terminal (negative)       |
| KL41_M  | In        | 48-V battery four-wire voltage measurement terminal (positive)       |
| KL40_M  | In        | 48-V battery four-wire voltage measurement terminal (negative)       |
| ADCINA6 | In/Out    | General purpose analog input or digital input/output                 |
| ADCINA7 | In/Out    | General purpose analog input                                         |
| ADCINB1 | In/Out    | General purpose analog input                                         |
| ADCINB2 | In/Out    | General purpose analog input or digital input/output                 |
| ADCINB3 | In/Out    | General purpose analog input                                         |
| ADCINB4 | In/Out    | General purpose analog input or digital input/output                 |
| ADCINB6 | In/Out    | General purpose analog input or digital input/output                 |
| SIMO    | In/Out    | SPI slave in, master out (unused)                                    |
| SOMI    | In/Out    | SPI slave in, master out (unused)                                    |
| CLK     | In/Out    | SPI clock (unused)                                                   |
| STEA    | In/Out    | SPI chip select (unused)                                             |
| TXD     | Out       | Serial Communications Interface (SCI) transmit                       |
| RXD     | In        | Serial Communications Interface (SCI) receive                        |
| EN1_A   | Out       | Power Stage 1 Enable (LM5170-Q1 subsystem A, EN1)                    |
| EN2_A   | Out       | Power Stage 2 Enable (LM5170-Q1 subsystem A, EN2)                    |
| EN1_B   | Out       | Power Stage 3 Enable (LM5170-Q1 subsystem B, EN1)                    |
| EN2_B   | Out       | Power Stage 4 Enable (LM5170-Q1 subsystem B, EN2)                    |
| OPT     | Out       | Multiphase configuration (sets phase lag of the SYNCOUT)             |
| DIR     | Out       | Direction command (buck/boost)                                       |
| ISETD   | Out       | Current programming (PWM with variable duty cycle: 3.3-V logic)      |
| IMON    | In        | Sum of phase-current monitor currents from both LM5170-Q1 subsystems |
| nFAULT  | In        | LM5170-Q1 subsystem fault detection monitor                          |
| SDA     | In/Out    | l <sup>2</sup> C bus data                                            |

### 表 9. System Interface for C2000™ Control MCU

| SIGNAL   | DIRECTION | DESCRIPTION                               |
|----------|-----------|-------------------------------------------|
| SCL      | Out       | l <sup>2</sup> C bus clock                |
| nRST     | In        | Microcontroller reset                     |
| UVLO     | In/Out    | UVLO monitoring and open-collector output |
| WDT_TRIG | Out       | External watchdog timer trigger           |
| GND      | _         | Common ground                             |
| P        |           |                                           |

# 表 9. System Interface for C2000™ Control MCU (continued)



#### 3.6.2 Considerations

MCU selection for this hybrid DC-DC converter, which combines the analog circuitry of LM5170-Q1 and the digital control for the outer voltage feedback loop, depends on several factors. In general, the batteries on 12-V and 48-V rails represent large energy storage with low internal resistance. These battery qualities free the external voltage loop from the requirement to handle ultra-fast transients known from other multiphase converters (processor power, for example). This configuration reduces the demand on MCU computing and peripherals performance. In theory, the lowest-cost MCU with a PWM for the ISETD pin and ADC periphery for voltage measurements can be used for a digital voltage feedback loop as long as the transient response is sufficient for the given system requirements. The transient response of the system corresponds to the refresh-rate of the PWM for the ISETD pin. During this period the MCU must sample voltages on the ADC pins and calculate the new PWM duty cycle.

A difference amplifier is used for four-wire voltage measurements. This solution improves load regulation. The operational amplifier must be capable of input and output rail-to-rail operation resulting from sensing close to ground, single-supply, and interfacing with the unipolar-input ADC. The voltage control loop does not require any current measurement. Current monitoring in TIDA-01168 is used only for approximate indication. An operational amplifier configured as a current-to-voltage converter is recommended whenever more precise current measurements are required.

### 3.6.3 HW Implementation

图 24 shows a schematic of the C2000<sup>™</sup> Control MCU.





The LM5170-Q1 current monitors have a current source output proportional to the current through the inductor of each respective channel. All monitor outputs are conceded together, thus the IMON signal represents the sum of currents through all phases. Resistor R804 in parallel with capacitor C800 is a simple current-to-voltage converter with a low-pass filter. The output is connected directly to the ADC. Voltage measurement is based on a dual operational amplifier U803. The operational amplifier is configured as a difference amplifier. Resistors R812, R813, R819, R822 and R829, R830, R831, and R832 set the gain for each channel. Resistors R812 and R819 must be rated up to 100 V in this application, which requires sensing up to 70 V. Capacitors C806 and C808 through C8010 set the cutoff frequency of the low-pass filter. Using the same capacitance of these capacitors is important. Any asymmetry affects the common-mode rejection ratio. Output of the operational amplifier goes directly to the ADC.

注: TI recommends to place an RC circuit between the output of the operational amplifier and the input of the ADC. This circuit improves the load response of the operational amplifier. The recommenced values are a  $1-\Omega$  to  $20-\Omega$  resistor and 10-100 pF capacitor.

The TL431-Q1 shunt regulator U802 and biasing resistor R807 provide a stable reference voltage for the ADC. Lossy ferrite bead L800 and the capacitor C803 isolate the analog power supply from the digital power supply rail. Capacitors C801 through C805 are bypassing capacitors for digital power pins and internal voltage regulators of the MCU.

The TMS320F28027F MCU is the smallest member from the C2000 real-time control MCU family. The microcontroller uses the internal 10-MHz oscillator as a clock source.

The 14-pin header connector J800 and resistors R800, R803, and R805 are required for the XDS100compatible Joint Test Action Group (JTAG) interface. Logic gates U800 and U804 with bypass capacitors C811 and C812 drive LEDs D800 through D804. U800A does logic-level translation for the NFAULT signal from the LM5170-Q1. Resistors R801, R802, R806, R833, and R834 set the current through the LEDs to approximately 1 mA. The group of 22- $\Omega$  resistors is for the MCU interface. One common habit is to place a 22- $\Omega$  series termination for signals interfaced outside the PCB board. Resistors R808 and R809 are DIR and OPT signal pullup resistors for the LM5170-Q1. Resistors R817 and R818 are pullup resistors for the I<sup>2</sup>C bus. The exact value of I<sup>2</sup>C pullup resistors depends on the clock speed, number of devices connected on the bus (parasitic capacitance), and bus length. I<sup>2</sup>C temperature sensors are located in the power stage areas. High currents resulting in strong magnetic fields couple a lot of impulse noise to I<sup>2</sup>C signals. When debugging I<sup>2</sup>C communication, this noise must be taken into account and active operation when all four phases are enabled is recommended.

Switch S800 and resistors R835 and R36 are reserved for firmware configuration. The current firmware v1.0 does not support this feature.

The PCB layout of the C2000 control MCU block does not have any special requirements except for the analog circuitry. See 🛽 25 for the PCB layout.





图 25. C2000<sup>™</sup> Control MCU PCB Layout

# 3.6.4 Test Data

See 6.4  $\ddagger$  for the test data.

#### 3.6.5 Further Reading

See the following resources for more information:

1. Texas Instruments, C2000<sup>TM</sup> Real-Time Microcontrollers, C2000 MCU Brochure (SPRB176AD)

# 3.7 Diagnostics

### 3.7.1 Description

The diagnostic block in TIDA-01168 monitors phase temperatures, MCU activity, reverse polarity condition on the 12-V rail, and bias voltages for the MCU and LM5170-Q1 subsystems. See 表 10 for a system interface overview of the diagnostic block.

| SIGNAL   | DIRECTION | DESCRIPTION                             |  |
|----------|-----------|-----------------------------------------|--|
| P3V3     | In        | +3.3-V bias supply                      |  |
| GND      | —         | Common ground                           |  |
| SDA      | In/Out    | I <sup>2</sup> C bus data               |  |
| SCL      | In        | I <sup>2</sup> C bus clock              |  |
| KL30_POL | In        | Polarity detection for the 12-V battery |  |
| nRST     | Out       | MCU reset                               |  |
| nSHDN    | Out       | Emergency shutdown for LM5170-Q1s       |  |
| WDT_TRIG | In        | External watchdog timer trigger         |  |

#### 表 10. System Interface for Diagnostic Block



### 3.7.2 Considerations

A basic set of diagnostic features and bias supply failure detection are beneficial even in a design intended for laboratory use. Temperature sensors monitor each power phase and react to overtemperature events independently of the control MCU. External reset circuitry with a watchdog timer is often used in systems controlled by an MCU. In the event that the MCU does not react (locks up), for example, due to a software bug or a control flow error, the watchdog timer shuts down the complete system and keeps it in a safe state. An integrated watchdog timer in the MCU can also be used if the provided level of robustness is sufficient. External watchdog circuit ICs are usually combined with voltage supervisor functionality, which make them a very robust solution. Systems with ASIL requirements often use a system basis chip (SBC). The SBC integrates even more functionality in a single chip, for example low-dropout regulators (LDOs), voltage supervisors, CAN and LIN interfaces, or wake-up signals.

Monitoring bias voltages for the MCU and LM5170-Q1 subsystems is important to ensure that all integrated circuits operate only within the specified operating voltage range. Operating within the specified operating range is important, especially during system start-up when all devices should be kept in reset or standby mode until the bias voltages reach the preset value.



#### Hardware Design

#### 3.7.3 HW Implementation

8 26 shows a schematic of the diagnostics.





U600, U602, U603, and U605 are TMP102-Q1 temperature sensors interfaced over an I<sup>2</sup>C bus. The biggest benefit of these senors is the ALERT open-collector output. The temperature sensor allows the designer to set a custom overtemperature threshold in the way that the ALERT output is set low when temperature reaches the threshold. All ALERT outputs are connected together to the OVERTEMP signal. Resistor R608 is a pullup resistor and does not have a critical value. Capacitors C600 through C603 are bypass capacitors for TMP102-Q1 temperature sensors. The external watchdog and voltage supervisor U601 is TPS3306-33, which monitors 3.3-V and 10-V power supplies for the MCU and LM5170-Q1 devices (see § 27). Resistor dividers R602 and R604 set the undervoltage threshold for the 10-V power rail. Capacitor C604 is a bypass capacitor.

A special circuitry checks the reverse polarity condition on the 12-V battery terminal (KL31). Shunt regulator U604 along with resistor R605 provide a stable nominal voltage of 2.495 V. Resistors R606 and R607 are a resistor divider. The power fail input (PFI) of U601 senses the output of the divider. If the voltage on KL30\_POL is slightly negative, the voltage on the PFI is below the threshold and the power fail output (PFO) signal is low. The PFO signal, overtemperature, and reset signal are logically connected together by diodes D600 through D602. Diodes D603 and D604 protect the PFI input. If any of the signals are low, the emergency shutdown signal nSHDN switches off the LM5170-Q1 devices. The emergency shutdown also immediately disconnects the 12-V circuit breaker or prevents turning it on during a reverse polarity condition in the 12-V battery terminal. Removing the resistor R603 allows disabling the watchdog timer during development and MCU programming.

The PCB layout of the diag block is fairly simple. The  $I^2C$  temperature sensors are located in the power section. Wiring separate power for the sensors is important. Do not ground the sensors locally to the power ground. See [3] 28 for further details.





图 27. Diag PCB Layout—External Watchdog and Voltage Supervisor



图 28. Diag PCB Layout—TMP102-Q1 Temperature Sensor in Power Stage

# 3.7.4 Test Data

See 6.6  $\ddagger$  for the test data.

#### 3.7.5 Further Reading

See the following resources for more information:

1. Texas Instruments, Understanding the PC Bus, Application Report (SLVA704)

### 3.8 Bias Supplies

#### 3.8.1 Description

Bias supplies provide stable power to other subsystems (blocks). See  $\frac{11}{5}$  11 for a system interface overview of the bias supplies block.

| SIGNAL    | DIRECTION                                    | DESCRIPTION                                                                                    |  |
|-----------|----------------------------------------------|------------------------------------------------------------------------------------------------|--|
| P48V      | In Protected 48-V rail (positive – filtered) |                                                                                                |  |
| KL30_BIAS | In                                           | Bias voltage rail for the pre-boost circuitry                                                  |  |
| PGND      | _                                            | Protected 48-V rail (negative)                                                                 |  |
| VIN_LM    | Out                                          | HV-port bias voltage for LM51710-Q1s; can be either P48V or the output from the pre-boost circ |  |
| P10V      | Out                                          | 10-V bias voltage                                                                              |  |
| P3V3      | Out                                          | 3.3-V bias voltage                                                                             |  |

#### 3.8.2 Considerations

As previously discussed, a pre-boost circuit for the LM5170-Q1 devices is required to open the 12-V circuit breaker when the system starts from the 12-V battery. The pre-boost circuit only works under this special condition; therefore, cost optimization is preferred over performance and efficiency. A standard non-isolated boost converter with hysteretic control fulfills these requirements. When the output voltage of the pre-boost circuit is slightly lower than nominal voltage on the 48-V rail the hysteretic control automatically switches off the boost converter. This behavior eliminates the requirement for a special control circuitry. The EN12 signal can be set low during normal operation to disconnect the pre-boost circuit completely and further reduce its standby current consumption.

A wide  $V_{IN}$  step-down DC-DC converter generates the 10-V bias supply for the LM5170-Q1 devices. The wide input voltage range on the P48V rail must be considered. A second step-down converter generates a 3.3-V bias voltage from the 10-V output to operate with a reasonable duty cycle. An optional linear post-regulator connected to the output of the 3.3-V converter reduces switching noise and output ripple. In this case, the output voltage of the DC-DC converter must be set a little higher to maintain the minimally-required voltage drop on the voltage regulator.

#### 3.8.3 HW Implementation

8 29 shows a schematic of the bias supplies.





图 29. Bias Supplies Schematic

The pre-boost converter U500 is a very low-cost MC33063A-Q1 switching regulator operating as a boost converter. Capacitors C500, C501, C502, inductor L500, and diode D501 are a part of the boost topology. Resistor R500 sets the current limit. Capacitor C503 is a timing capacitor for U500. Resistor divider R503 and R504 sets the output voltage to 28 V, which is below the normal operating range for the 48-V system (see  $\[B]$  5) but already high enough for the LM5170-Q1 devices to control the 12-V circuit breaker. D500 is a diode-OR for the 48-V rail. When voltage on P48V reaches approximately 28 V + V<sub>f(D500)</sub>, then U500 stops switching.

U501 is the LM5010A-Q1 step-down switching regulator for a 10-V rail. Capacitors C506, C507, C5010, C511, C512, diode D502, and inductor L501 are a part of the buck topology. Capacitor C509 is a soft-start timing capacitor. Turn-on ( $T_{ON}$ ) timing resistor R505 is set to operate the DC-DC converter in constant conduction mode. C505 is a bootstrap capacitor for the internal MOSFET driver. Capacitor C504 stabilizes the output of the internal 7-V bias voltage regulator. Feedback resistor divider R507 and R509 sets the output voltage to 10 V. The LM5010A-Q1 requires a minimum 25 mV of ripple voltage at the FB pin for stable fixed-frequency operation. TIDA-01168 uses resistor R508 and capacitors C508 and C513 as a ripple injection circuit. See the LM5010A-Q1 Data Sheet for further information [4].

The step-down DC-DC converter for the 3.3-V voltage rail is based on the TPS560200-Q1 (U502). This synchronous regulator with integrated MOSFETs requires minimum external components. Capacitors C515 through C518 and inductor L502 are a part of the buck topology. Resistor divider R511 and R512 sets the output voltage to 3.3 V. Capacitor C514 is a feed-forward capacitor which adds a zero and a pole to the control loop, which improves the phase margin and bandwidth when properly selected.



U503 is a placeholder for the LP5912 linear regulator. This regulator is selected for its very good power supply rejection ratio (PSSR) and competitive price.

Jumpers R501, R506, and R510 allow load disconnect for development.



图 30. Bias Supplies PCB Layout—LM5010-Q1 and TPS560200-Q1 Step-Down Converters



图 31. Bias Supplies PCB Layout—MC33063A-Q1 Pre-Boost Converter

#### 3.8.4 Test Data

See 6.7  $\ddagger$  for the test data.

#### 3.8.5 Further Reading

See the following resources for more information:

- 1. Texas Instruments, *Application of the MC34063 Switching Regulator*, MC34063 Application Report (SLVA252)
- 2. Texas Instruments, *Transient Response versus Ripple An Analysis of Ripple Injection Techniques Used in Hysteretic Controllers*, Application Report (SLVA653)
- ElectronicDesign.com, Glaser, Chris; Does Inductor Ripple-Current Percentage Still Matter in Low-Power Step-Down Converters?, Electronic Design Article, November 2015 (www.electronicdesign.com/power/does-inductor-ripple-current-percentage-still-matter-low-power-stepdown-converters)

# 3.9 System Interface

# 3.9.1 Description

The system interface is a set of connectors that allow interfacing with a host system. See  $\frac{12}{5}$  for a system interface overview of the system interface block.

| SIGNAL  | DIRECTION | DESCRIPTION                                                                                                                |  |  |
|---------|-----------|----------------------------------------------------------------------------------------------------------------------------|--|--|
| P48V    | Out       | Protected 48-V rail (positive)                                                                                             |  |  |
| P12V    | Out       | Protected 12-V rail (positive)                                                                                             |  |  |
| P10V    | Out       | +10-V bias supply                                                                                                          |  |  |
| P3V3    | Out       | +3.3-V bias supply                                                                                                         |  |  |
| SDA     | In/Out    | l <sup>2</sup> C bus data                                                                                                  |  |  |
| SCL     | Out       | I <sup>2</sup> C bus clock                                                                                                 |  |  |
| EN48    | In        | Enable signal; voltage greater than 2.0 V enables<br>the 48-V circuit breaker; voltage on this pin not to<br>exceed 65 V   |  |  |
| EN12    | In        | Enable signal; voltage greater than 2.0 V enables<br>the 12-V circuit breaker; optimized for 3.3-V or 5-V<br>logic signals |  |  |
| ADCINA6 | In/Out    | General purpose analog input or digital input or output                                                                    |  |  |
| ADCINA7 | In/Out    | General purpose analog input                                                                                               |  |  |
| ADCINB1 | In/Out    | General purpose analog input                                                                                               |  |  |
| ADCINB2 | In/Out    | General purpose analog input or digital input or output                                                                    |  |  |
| ADCINB3 | In/Out    | General purpose analog input                                                                                               |  |  |
| ADCINB4 | In/Out    | General purpose analog input or digital input or output                                                                    |  |  |
| ADCINB6 | In/Out    | General purpose analog input or digital input or output                                                                    |  |  |
| SIMO    | In/Out    | SPI slave in, master out (unused)                                                                                          |  |  |
| SOMI    | In/Out    | SPI slave in, master out (unused)                                                                                          |  |  |
| CLK     | In/Out    | SPI clock (unused)                                                                                                         |  |  |
| STEA    | In/Out    | SPI chip select (unused)                                                                                                   |  |  |
| TXD     | Out       | Serial communications interface (SCI) transmit                                                                             |  |  |
| RXD     | In        | Serial communications interface (SCI) receive                                                                              |  |  |
| GND     |           | Common ground                                                                                                              |  |  |

### 表 12. System Interface for System Interface

# 3.9.2 Considerations

The system interface allows connection to various host systems. The following signals are considered to be important:



- EN12 and EN48 enable signals for the 12-V and 48-V circuit breaker
- P48V, P12V, P10V, and P3V3 bias voltages for additional circuitry, if required
- I<sup>2</sup>C, SPI, and serial interface signals
- Multiple GPIOs and analog inputs (reserve) with two additional LEDs for system debugging and status interfacing

### 3.9.3 HW Implementation

图 29 shows a schematic of the system interface.







图 32. System Interface Schematic



Connectors J700 through J702 are standard through hole 2x8 pin headers with 100-mil spacing. LED diodes D700 and D701 are for debugging purposes and the user interface. Resistors R700 and R701 set the current through the LEDs to approximately 1 mA. All connectors have multiple ground signals for the optimal current return path.

# 3.9.4 Test Data

Test data for the 48-V block is not available and is a subject for future update.



### 4 Software Design

The software for the TIDA-01168 design enables basic functionality and a simple interface to a host system. The following subsections focus on the overall system architecture and voltage control loop. The software is written in C programming language and compiled using 16.9.1. LTS C2000 compiler in Code Composer Studio<sup>™</sup> software 7.0.0.00043 from Texas Instruments.

注: The software for TIDA-01168 is developed for demonstration purposes only. Texas Instruments provides no warranty for using this software.

# 4.1 Architecture

The software architecture for the TIDA-01168 design follows a minimalist approach, using a layer architecture as shown in 🕅 33. The system does not use any real-time operating system or an extensive set of additional software libraries. Understanding the concept allows for easy modification and code porting to a different MCU.



图 33. Software Architecture Diagram for TIDA-01168

The software architecture is split into four layers (see 8 33):

- Application Layer (Module main)
- Driver/Control Layer (Modules tmp102, control, serial)
- Hardware Abstraction Layer (Module hal)
- MCU Layer (TMS320F28027 registers and peripherals)

Communication between layers is from the top to the bottom with the given module interface. The Application Layer and Driver/Control Layer are hardware independent. Any access to the MCU registers or peripherals is in the HW Abstraction layer. This layer uses a set of functions and macros for direct access to the MCU Layer (MCU architecture). Only the HW Abstraction layer requires modification for migrating the software to a different MCU (changing the MCU layer).

The software uses a fixed-point Q number format for decimal numbers. All arithmetic operations with decimal numbers use C28X IQmath Library from Texas Instruments. This library is free of charge. See the *C28x IQmath Library* user's guide for further details [5].



# 4.2 The Super Loop (Main Loop)

The MCU executes the code in an endless main loop (super-loop architecture) with only two interrupts. The first interrupt is used for the control loop while the second is used for serial communication. Two main variables-structures *Comp* and *CtrlPrm* exist, which define system behavior and configuration. The type of these variables is declared in the *control* module header file and defined in the main module. See  $\ge$  13 and  $\ge$  14 for the description.

注: Q numbers have finite resolution given by the number of bits after the decimal point. This fact results in the arithmetic rounding of preset and calculated values.

| NAME                         | TYPE               | TYPICAL VALUES                                  | DESCRIPTION                                                                              |
|------------------------------|--------------------|-------------------------------------------------|------------------------------------------------------------------------------------------|
| Voltage, Current, and Temper | ature Measu        | rements                                         |                                                                                          |
| CtrlPrm.Meas.P12Vraw         | Uint16             | 04095                                           | P12V voltage AD conversion result after median-filtering                                 |
| CtrlPrm.Meas.P48Vraw         | Uint16             | 04095                                           | P48V voltage AD conversion result after median-filtering                                 |
| CtrlPrm.Meas.IMONraw         | Uint16             | 04095                                           | IMON voltage (current) AD conversion result after median-filtering                       |
| CtrlPrm.Meas.P12Vscaled      | Q24                | 02.495                                          | P12V voltage ADC result normalized to the voltage reference                              |
| CtrlPrm.Meas.P48Vscaled      | Q24                | 02.495                                          | P48V voltage ADC result normalized to the voltage reference                              |
| CtrlPrm.Meas.IMONscaled      | Q24                | 02.495                                          | IMON voltage (current) ADC result normalized to the voltage reference                    |
| CtrlPrm.Meas.P12Vvoltage     | Q24                | 024.95                                          | P12V voltage in Q number format                                                          |
| CtrlPrm.Meas.P48Vvoltage     | Q24                | 075.10                                          | P48V voltage in Q number format                                                          |
| CtrlPrm.Meas.IMONcurrent     | Q23                | 0175.685                                        | IMON current in Q number format                                                          |
| CtrlPrm.Meas.TempPS1         | Q4                 | -40+125                                         | Power stage 1 temperature in Q number format                                             |
| CtrlPrm.Meas.TempPS2         | Q4                 | -40+125                                         | Power stage 2 temperature in Q number format                                             |
| CtrlPrm.Meas.TempPS3         | Q4                 | -40+125                                         | Power stage 3 temperature in Q number format                                             |
| CtrlPrm.Meas.TempPS4         | Q4                 | -40+125                                         | Power stage 4 temperature in Q number format                                             |
| Control Parameters           |                    |                                                 |                                                                                          |
| CtrlPrm.Ctrl.P12Vset         | Q24                | 618                                             | Pre-set P12V output voltage for the BUCK mode                                            |
| CtrlPrm.Ctrl.P48Vset         | Q24                | 2454                                            | Pre-set P48V output voltage for the BOOST mode                                           |
| CtrlPrm.Ctrl.NoOfPhases      | Uint16 (3<br>bits) | 04                                              | Number of active phases                                                                  |
| CtrlPrm.Ctrl.UVLOtrack       | Uint16 (1<br>bit)  | 0/1                                             | Real-time logic level of UVLO signal                                                     |
| CtrlPrm.Ctrl.nFAULTtrack     | Uint16 (1<br>bit)  | 0/1                                             | Real-time logic level of nFAULT signal                                                   |
| CtrlPrm.Ctrl.Mode            | Uint16 (1<br>bit)  | 0/1 (1 = Buck, 0 = Boost)                       | Buck or boost operation mode                                                             |
| CtrlPrm.Ctrl.RefershTrig     | Uint16 (1<br>bit)  | Write 1, automatically clears to 0 when updated | Confirmation for the semi-synchronous control loop that LM5170-Q1 GPIOs shall be updated |

### 表 13. Configuration Variable CtrlPrm

| NAME                 | TYPE | TYPICAL VALUES    | DESCRIPTION                                                                                  |
|----------------------|------|-------------------|----------------------------------------------------------------------------------------------|
| Buck                 | 1    |                   |                                                                                              |
| Comp.Buck.B0         | Q24  | -128127.999999940 | Buck digital compensator (regulator) input coefficient                                       |
| Comp.Buck.B1         | Q24  | -128127.999999940 | Buck digital compensator (regulator) input coefficient                                       |
| Comp.Buck.B2         | Q24  | -128127.999999940 | Buck digital compensator (regulator) input coefficient                                       |
| Comp.Buck.A1         | Q24  | -128127.999999940 | Buck digital compensator (regulator) output coefficient                                      |
| Comp.Buck.A2         | Q24  | -128127.999999940 | Buck digital compensator (regulator) output coefficient                                      |
| Comp.Buck.Error      | Q24  | -2.4952.495       | Buck digital compensator (regulator) output and preset voltage difference (actual sample)    |
| Comp.Buck.Error1     | Q24  | -2.4952.495       | Buck digital compensator (regulator) output and preset voltage difference (previous sample)  |
| Comp.Buck.Error2     | Q24  | -2.4952.495       | Buck digital compensator (regulator) output and preset voltage difference (two samples ago)  |
| Comp.Buck.SetOutput  | Q24  | 02.495            | Buck digital compensator (regulator) output (actual sample)                                  |
| Comp.Buck.Output1    | Q24  | 02.495            | Buck digital compensator (regulator) output (previous sample)                                |
| Comp.Buck.Output2    | Q24  | 02.495            | Buck digital compensator (regulator) output (two samples ago)                                |
| loost                |      |                   | *                                                                                            |
| Comp.Boost.B0        | Q24  | -128127.999999940 | Boost digital compensator (regulator) input coefficient                                      |
| Comp.Boost.B1        | Q24  | -128127.999999940 | Boost digital compensator (regulator) input coefficient                                      |
| Comp.Boost.B2        | Q24  | -128127.999999940 | Boost digital compensator (regulator) input coefficient                                      |
| Comp.Boost.A1        | Q24  | -128127.999999940 | Boost digital compensator (regulator) output coefficient                                     |
| Comp.Boost.A2        | Q24  | -128127.999999940 | Boost digital compensator (regulator) output coefficient                                     |
| Comp.Boost.Error     | Q24  | -2.4952.495       | Boost digital compensator (regulator) output and preset voltage difference (actual sample)   |
| Comp.Boost.Error1    | Q24  | -2.4952.495       | Boost digital compensator (regulator) output and preset voltage difference (previous sample) |
| Comp.Boost.Error2    | Q24  | -2.4952.495       | Boost digital compensator (regulator) output and preset voltage difference (two samples ago) |
| Comp.Boost.SetOutput | Q24  | 02.495            | Boost digital compensator (regulator) output (actual sample)                                 |
| Comp.Boost.Output1   | Q24  | 02.495            | Boost digital compensator (regulator) output (previous sample)                               |
| Comp.Boost.Output1   | Q24  | 02.495            | Boost digital compensator (regulator) output (two sample ago)                                |

Atomic instruction is required for confirming a new configuration, which is important for the digital compensator running in the interrupt routine. One example case is when the DIR signal changes polarity right before the interrupt; the digital compensator may still compensate for the old mode setting (BUCK, for example) while the DIR signal corresponds to the new mode setting (BOOST, for example).

34 shows a flow chart of the super-loop.





图 34. Super-Loop Flow Chart

# 4.3 Control Loop

The task of the control loop is to provide voltage feedback and control GPIO pins for the LM5170-Q1 subsystems, for which two sub-control loops exist:

- Synchronous interrupt-driven digital compensator
- Semi-synchronous LM5170-Q1 GPIO control

The digital compensator must be synchronous with the control loop and PWM for the ISETD signal to obtain a stable and predictable performance from the DC-DC converter. For this reason, the code is executed in the interrupt service routine, which occurs every new PWM period on the rising edge. 35 shows a simplified flow chart of the interrupt-driven digital compensator.





图 35. Simplified Control-Loop Flow Chart

⊠ 36 shows the timing of the synchronous control loop. With every rising edge of the ISETD signal the interrupt routine reads the latest analog conversion results, performs filtering (median), and calculates a new duty cycle for the ISETD signal. The duty cycle is updated automatically with the next PWM period.

Consider the following timing constraints:

 $t_{ctrl\_busy}$  is the amount of time the MCU spends in the interrupt service routine for the voltage feedback loop. Ensuring that this time is shorter than the control loop cycle  $t_{ctrl\_loop}$  under any condition is important. This time can be measured using an oscilloscope and toggling a free GPIO pin. The TIDA-01168 reference design uses the LED700 connected to ADCINB2 which is set ON at the beginning and set OFF at the end of every control loop interrupt. The  $t_{ctrl\_busy} / t_{ctrl\_loop}$  ratio corresponds to the total utilization of the MCU by the control loop (omitting GPIOs control in the main super-loop).  $t_{ctrl\_free}$  is the time when the MCU can perform other actions such as communication.  $t_{ISETD\_ON}$  and  $t_{ISETD\_OFF}$  define the duty cycle of the ISETD signal. The PWM corresponds to the control loop cycle  $t_{ctrl\_loop}$  period, which is always constant.  $t_{ADC\_CTRL\_SAMPL}$  is the effective sampling period of the AD converter, which is used for compensator calculations. This sampling period has small jitter due to the median filtering technique described in  $\ddagger$ 







Additional control signals for the LM5170-Q1 subsystems are not usually time critical. The second semisynchronous control loop is executed in the main loop in the application layer. This loop is semisynchronous because the timing may vary based on a number of other events during the main loop execution, for example, serial communication. (2) 37 shows a flow chart of the semi-synchronous control loop.



图 37. Flow Chart – Semi-Synchronous Control Loop Service

The semi-synchronous control loop periodically updates the logic levels of the UVLO and NFAULT open collector signals in the *CtrIPrm* variable to inform the host system. Successively, the algorithm checks the *RefreshTrig* bit to see if any update is required. If so, the algorithm changes the UVLO, DIR, and EN1-EN4 signals (GPIOs) according to the parameters stored in the *CtrIPrm* variable.

注: The CPU overhead for the control loop running a digital compensator can be reduced to nearly zero using advanced peripheries such as Control Law Accelerator (CLA) in selected C2000 MCUs.

ZHCU222B-June 2017-Revised March 2018



#### 4.3.1 AD Conversion

The C2000 microcontroller family has a highly-configurable AD converter periphery which allows freerunning automatic sampling of multiple input channels. The ADC in the TIDA-01168 reference design is configured in such a way that every channel is sampled three times in a sequence, as 🕅 38 shows. Every instance of nine conversion results is stored in a different memory location.



图 38. ADC Channels Conversion Timing Diagram

The ADC periphery automatically runs this sequence in the background without any MCU intervention. The benefit of this configuration is that, at any time, the system has the last three conversion results for all channels in the memory. This data is used for a simple median filter implementation, which effectively eliminates impulsive noise. The size of the filter window is three which means that the filter takes the last three conversion results and returns the mean value. 图 39, 图 40, and 图 41 show the effect of the mean filter. The charts represent the sensing stable voltage reference on the KL40\_M and KL41\_M signals. The charts show that random spurious peaks have been eliminated.



图 39. Effect of Median Filter in Time Domain











Understanding the timing and the effect on the system is important. Only the last three conversion results for every channel, which were taken right before the interrupt service routine, are filtered and used. Other results are discarded. For these reasons, the effective sampling frequency of the AD converter is given by  $t_{adc\_ctrt\_sampl}$ . The median filter introduces time jitter in the AD conversion timing because it is impossible to determine which result from the filter window is returned to the control loop algorithm. The jitter size is  $\pm 3 \times t_{ADC\_chan\_sampl}$ , where  $t_{ADC\_chan\_sampl}$  is the channel sampling period. The jitter size should not exceed one-tenth of the control loop cycle  $t_{ctrt\_loop}$ . The conversion time  $t_{ADC\_conv}$  is usually fixed and corresponds to the resolution and clock source of the ADC.



The sample-and-hold window time  $t_{ADC_S/H}$  is also important. A short transient occurs when the sampleand-hold circuit captures voltage on the pin and starts charging the internal sampling capacitor. The operational amplifier driving this pin reacts to this with a transient response with settling time  $t_{settle}$ . Note the importance of having a  $t_{ADC_S/H}$  that is longer than  $t_{settle}$  (see  $\boxtimes$  42). This behavior can be greatly improved by adding an R-C network, as suggested in  $\ddagger$  3.6.3.



图 42. Sample-and-Hold Circuit Timing

# 4.3.2 Digital Compensator

A DC-DC converter is a closed-loop system that requires frequency compensation for the control loop to remain stable under any circumstances and to provide the desired step response.

Design procedure:

- 1. Compensate the inner current loop
  - Same compensation loop regardless of BUCK or BOOST mode
- 2. Compensate the outer voltage loop
  - Separate error amplifiers for each mode of operation
  - Low frequency pole is major concern in BUCK mode
  - Beware of right-half-plane zero (RHPZ) in BOOST model

The inner current control loop uses analog compensation as described in the LM5170-Q1 data sheet [2]. The following selections are applied for the analog compensation and offer a good trade-off between transient response and stability:

- Crossover frequency f<sub>c\_curr</sub> for the inner current loop is 1/6th of the switching frequency f<sub>sw</sub>
- Compensation zero frequency f<sub>z1\_curr</sub> is set to half of the crossover frequency f<sub>c\_curr</sub>
- Compensation pole frequency f<sub>p1\_curr</sub> is between half of the switching frequency f<sub>sw</sub> and switching frequency f<sub>sw</sub> to attenuate high frequency noise

The external voltage control loop is digital and therefore requires a digital compensator. Designing a digital compensator for a DC-DC converter has already been described in various literature and a detailed description exceeds the scope of this document. This subsection highlights design differences for a hybrid solution with a combined analog and digital feedback loop used with the LM5170-Q1.

注: Various strategies are available for determining compensation parameters. Crossover frequency, compensation zero, and pole location recommendations may vary from what is recommended in the *LM5170-Q1 Design Calculator*, which is a part of the Tools & Software folder of LM5170-Q1 on TI.com.

If 43 shows the LM5170-Q1 operating in buck mode using an analog compensator for the outer voltage feedback loop. Both current (highlighted red) and voltage (highlighted blue) compensators are type-II. The main difference is that the current loop compensator uses a transconductance amplifier (OTA) while the voltage loop compensator uses a traditional operational amplifier. Both compensation networks have two poles and one zero. See the *Demystifying Type II and Type III Compensators Using OpAmp and OTA for DC/DC Converters* application report [16] for details as to how their operation differs.



#### 图 43. Control Loop for LM5170-Q1 With Analog Voltage Feedback Operating in BUCK Mode

The type-II controller transfer function in Laplace domain is:

$$H_{C}(s) = \frac{\omega_{cp0}}{s} \times \frac{1 + \frac{s}{\omega_{cz1}}}{1 + \frac{s}{\omega_{cp1}}}$$
(1)

where  $\omega_{\mbox{\tiny CP0}}$  is the pole at the origin:

$$\omega cp0 = \frac{1}{R_1 C_1}$$
<sup>(2)</sup>

 $\omega_{cz1}$  is a compensation zero:

$$\omega_{cz1} = \frac{1}{R_2 C_1}$$
(3)

and  $\omega_{\mbox{ cp1}}$  is a compensation pole:

$$\omega_{\rm cp1} = \frac{1}{R_2 C_2} \tag{4}$$

8 44 shows the gain and phase curve of a type-II compensator using an operational amplifier.



Software Design



图 44. Phase and Gain of Type-II Compensator

### LM5170-Q1 outer voltage feedback loop compensator

For the BUCK compensator, Texas Instruments recommends to set:

- Crossover frequency f<sub>c\_volt\_buck</sub> to 1/5 of the inner current loop crossover frequency f<sub>c\_volt\_buck</sub>
- Compensation zero frequency  $f_{z_1\_volt\_buck}$  to 1/10 of the outer voltage loop crossover frequency  $f_{c\_volt\_buck}$
- Compensation pole frequency f<sub>p1\_volt\_buck</sub> between half of the switching frequency f<sub>sw</sub> and switching frequency f<sub>sw</sub> to attenuate high-frequency noise.

For the BOOST compensator, Texas Instruments recommends to set:

- Crossover frequency f<sub>c\_volt\_boost</sub> to approximately 1/5 of the current open loop crossover frequency f<sub>c\_volt\_boost</sub> or 1/5 of RHP zero, whichever is lower
- Compensation zero frequency f<sub>z1 volt boost</sub> to 1/10 of the outer voltage loop crossover frequency f<sub>c volt boost</sub>
- Compensation pole frequency  $f_{p1\_vol\_boost}$  close to half of the switching frequency  $f_{sw}$ .

☑ 45 shows the case when a digital solution replaces the analog compensator in the outer voltage loop. The behavior of the digital compensator is identical to the analog counterpart. To implement a discrete time compensator, poles and zeros from the analog domain must be converted into the digital domain. This task involves converting from the continuous time s-domain to the discrete time z-domain. The bilinear (also known as Tustin's or Mobius) transformation is relatively simple and effective method [17].





**Digital Controller** 

图 45. Control Loop for LM5170-Q1 With Digital Voltage Feedback Operating in BUCK Mode



Copyright © 2017, Texas Instruments Incorporated

#### 图 46. Small Signal Analysis of Control Loop for LM5170-Q1 With Digital Voltage Feedback

The transfer function of an analog compensator can be converted in to the z-domain by replacing the 's' terms with:

$$s \leftarrow \frac{2z - 1}{Tz + 1} \tag{5}$$

where T is the sampling period  $t_{adc\_ctrl\_sampl}$ .  $\Delta \exists 5$  may then be substituted into the type-II controller transfer function given in  $\Delta \exists 1$  to yield the equivalent discrete time compensator transfer function in  $\Delta \exists 6$ .

$$H_{C}[Z] = \frac{\frac{\omega cp0}{2z-1}}{Tz+1} \times \frac{1 + \frac{\frac{2z-1}{Tz+1}}{\frac{\omega_{cz1}}{2z-1}}}{\frac{2z-1}{1+\frac{Tz+1}{\omega_{cp1}}}}$$
(6)

After some algebraic manipulation, this function can be represented in terms of a standard discrete two-pole two-zero (2p2z) discrete controller transfer function (see  $\& rac{1}{2}$ ).

$$H_{C}[Z] = \frac{B_{2} + B_{1}z + B_{0}z^{2}}{-A_{2} - A_{1}z + z^{2}}$$
(7)

where,

$$B_{0} = \frac{\left(T\omega_{cp0}\omega_{cp1} (2 + T\omega_{C21})\right)}{2(2 + T\omega_{CP1})\omega_{C21}}$$

$$B_{1} = \frac{T^{2}\omega_{cp0}\omega_{cp1}}{(2 + T\omega_{cp1})}$$

$$B_{2} = \frac{T\omega_{cp0}\omega_{cp1} (-2 + T\omega_{c21})}{2(2 + T\omega_{cp1})\omega_{c21}}$$

$$A_{1} = \frac{4}{(2 + T\omega_{cp1})}$$

$$A_{2} = \frac{(-2 + T\omega_{cp1})}{(2 + T\omega_{cp1})}$$
(8)

To obtain the linear difference equation (LDE) from the two-pole two-zero discrete transfer function ( $\Delta \mathfrak{K}$  7), first multiply both top and bottom through by  $z^2$ , as shown in  $\Delta \mathfrak{K}$  9.

$$H_{C}[z] = \frac{y[z]}{x[z]} = \frac{B_{2}z^{-2} + B_{1}z^{-1} + B_{0}}{-A_{2}z^{-2} - A_{1}z^{-1} + 1}$$
(9)

公式 9 can now be rearranged to obtain the linear difference equation that can be calculated using a microprocessor:

$$y[z] (-A_{2}z^{-2} - A_{2}z^{-1} + 1) = x[z] (B_{2}z^{-2} + B_{2}z^{-1} + B_{0}) - A_{2}y[n-2] - A_{1}y[n-1] + y[n] = B_{2}x[n-2] + B_{1}x[n-1] + B_{0}x[n] y[n] = B_{2}x[n-2] + B_{1}x[n-1] + B_{0}x[n] + A_{2}y[n-2] + A_{1}y[n-1]$$
(10)

Where x[n] is the error input to the controller for this sampling period and y[n] is the controller output for this sampling period. x[n-1] denotes the pervious sampling period and x[n-2] is two sampling periods in the past.



147 shows a simplified flow chart for the digital compensator. The program flow and computation is the same for BUCK and BOOST modes and only the variables differ.



图 47. Digital Compensator Flow Chart



Software Design

www.ti.com.cn

The following is a code snippet of the actual digital compensator for the BUCK mode visualized on 图 47.

```
if (HAL_DIR_STATUS == 1)/* previously = (BUCK == (*Param).Ctrl.Mode)*/
    {
        /* Pass Previous Errors to the correct memory location */
        (*Reg).Buck.Error2 = (*Reg).Buck.Error1;
        (*Reg).Buck.Error1 = (*Reg).Buck.Error;
        /* Pass previous output values to the correct memory location */
        (*Reg).Buck.Output2 = (*Reg).Buck.Output1;
        (*Reg).Buck.Output1 = (*Reg).Buck.SetOutput;
        /* Calculate error */
        (*Reg).Buck.Error = _IQmpy((*Param).Ctrl.P12Vset, _IQ(P12V_ADC_SCALE)) -
 (*Param).Meas.P12Vscaled;
        /* Sets the output using the differential linear difference equation */
        (*Reg).Buck.SetOutput = _IQmpy((*Reg).Buck.B0, (*Reg).Buck.Error) +
                                _IQmpy((*Reg).Buck.B1, (*Reg).Buck.Error1) +
                                _IQmpy((*Reg).Buck.B2, (*Reg).Buck.Error2) +
                                _IQmpy((*Reg).Buck.A1, (*Reg).Buck.Output1) +
                                _IQmpy((*Reg).Buck.A2, (*Reg).Buck.Output2);
        /* This will limit Value to % duty cycle */
        if ((*Reg).Buck.SetOutput > _IQ(2.5)) { (*Reg).Buck.SetOutput = _IQ(2.5); }
        else if ((*Reg).Buck.SetOutput < _IQ(0.000)) { (*Reg).Buck.SetOutput = _IQ(0.000); }
        /* Error becomes the Duty Cycle */
        HAL_SET_DUTY(_IQ19int(_IQ19mpy(_IQtoIQ19((*Reg).Buck.SetOutput), _IQ19(SCALE_ISETD))));
    }
    /* BOOST operation compensation */
   else
    {
    . . . .
```

See the Modeling Bi-Directional Buck/Boost Converter for Digital Control Using C2000 Microcontrollers application report [6] and the Introduction to Digital Control of Switched-Mode Power Converters presentation [7] for additional literature.

注: Texas Instruments has a complete set of C2000 libraries for digital power supplies. See the C28x Digital Power Library in the controlSUITE™ software or powerSUITE for more details.

# 4.3.3 PWM for ISETD

Consider the two following important considerations regarding PWM generation for the ISETD signal:

- Resolution
- Update behavior

PWM modulators in MCUs require a clock source which is derived from a system clock generator. The smallest step (LSB) for a PWM period or duty cycle corresponds to the clock source period. This parameter limits the maximum output frequency or resolution of the generated signal. The MCU in TIDA-01168 uses a 50-MHz system clock which is 20 ns per period. The control loop has a 10-b resolution; therefore,  $1024 \times 20$  ns = 20.48 µs, which is the ISETD and the control loop period.

PWM modulators typically compare an internal counter with a digital comparator register. When the counter matches the comparator, the output of the modulator changes value. This action is used for duty cycle control. When the internal counter overflows, the output is changed again to the default state, which controls the period.





However, the update behavior of such a PWM modulator may be not always be as predictable as  $\boxed{8}$  48 shows. In all three cases A, B, and C, the update occurs at 25% of the PWM period.

• In the case of A:

The new duty cycle (digital comparator) value is bigger than the actual value of the counter. The duty cycle changes immediately to the new value.

• In the case of B:

The new duty cycle (digital comparator) value is smaller than the actual value of the counter. The duty cycle changes temporarily to the actual counter value. The new desired duty cycle transpires with the new PWM period.

• In the case of **C**:

C is a configuration when the PWM is always updated with a PWM period. This configuration is recommended because it provides the most predictable timing for the control loop.



注: The selected C2000 MCUs from Texas Instruments have an enhanced pulse-width modulator (ePWM) module with a high-resolution pulse-width modulator (HRPWM) extension. The HRPWM module extends the time resolution capabilities of the conventionally-derived digital pulse-width modulator (ePWM). HRPWM is typically used when the PWM resolution falls approximately below 9 to 10 bits.



## 5 Getting Started Hardware and Software

### 5.1 Hardware

### 5.1.1 Recommended Laboratory Setup Description

A test setup for a bidirectional DC-DC converter is quite complex. 🛛 49 shows a recommended hardware setup for TIDA-01168.





Power supplies on both sides must be able to source and sink current (two-quadrant power supply) in cases where bidirectional operation is desired. Alternatively, a traditional one-quadrant power supply can be used in parallel with an electronic load for the replacement (see [50] 50). The power supply current limit corresponds to the sum of input and output currents from the system. The electronic load operates in constant current mode set to the level of maximum output current from the system. When the system operates as a load, the energy consumed by the electronic load is wasted. When the system operates as a source then the electronic load consumes all current and adds all the current from the 48-V power supply on top to achieve the preset value. See the *LM5170-Q1 EVM User Guide* [8] for further information.



# 图 50. Power Supply With Electronic Load in Parallel Allowing Bidirectional Current Flow



注: The digital voltage control implemented in TIDA-01168 does not have a current limit. The voltage feedback loop must be disabled when using a power supply in parallel with an electronic load, such as in the example shown in 图 50.

High currents on power rails are measured indirectly by measuring the voltage ( $V_{112}$ ,  $V_{148}$ ) across a precision shunt resistor ( $R_{SHUNT12}$ ,  $R_{SHUNT48}$ ). 52 shows an example of these precision resistors. The power rail voltage is measured directly on KL30, KL31 and KL40, and KL41 system terminals. Terminals with cable lugs are modified as shown in 851 to fit the mechanical dimensions of the PCB the system. The host system is a battery-operated laptop which controls the TIDA-01168 using a JTAG or universal asynchronous receiver/transmitter (UART) interface. The EN12 and EN48 enable signals come from an additional laboratory power supply.



图 51. Modified Terminals for TIDA-01168



图 52. Current Shunts

See  $\pm$  15 for an overview of the selected hardware used during TIDA-01168 development.

| EQUIPMENT                                      | ТҮРЕ                                                                |
|------------------------------------------------|---------------------------------------------------------------------|
| 48-V power supply                              | Chroma 62024P-80-60                                                 |
| 48-V electronic load                           | BK Precision 8518                                                   |
| 12-V power supply                              | Supply Chroma 62012P-40-120                                         |
| 48-V electronic load                           | Kikusui PLZ10004W                                                   |
| V <sub>48</sub> , V <sub>12</sub> Voltmeters   | Fluke 87-V Industrial Multimeter                                    |
| V <sub>I48</sub> , V <sub>I12</sub> Voltmeters | Keysight 34410A                                                     |
| R <sub>SHUNT48</sub>                           | Murata Power Solutions 3020-01108-0                                 |
| R <sub>SHUNT12</sub>                           | Murata Power Solutions 3020-01101-0                                 |
| JTAG probe                                     | XDS100v2 JTAG Debug Probe (14-pin TI version)<br>(TMDSEMU100V2U-14) |
| Cables                                         | AWG8, AWG6                                                          |
| KL40, KL41, KL30, KL31 terminals               | Panduit                                                             |
|                                                | CB70-14-CY (image of modified version in 图 51)                      |

表 15. List of Equipment Used for Test Setup

# 5.2 TIDA-01168 First Powering

This subsection describes a concise, step-by-step procedure for the turnon required by the TIDA-01168 for MCU programming.

Follow these steps when first powering the reference design in BUCK mode (unidirectional operation):

- 1. Make sure to switch off all the laboratory equipment (laboratory power supplies, for example).
- Connect the 48-V power supply output to KL40 (positive) and KL41 (negative) terminals. Preset the
  output voltage to 48 V and set the current limit to 1 A.
- 3. Connect signal EN48 (J702, pin 6) and ground (J702, pin 4) to an external laboratory power supply. Preset the output voltage to 5 V and set the current limit to 10 mA. Keep the output OFF.
- 4. Connect the XDS100 JTAG probe to J800.
- 5. Connect the JTAG probe to the laptop.
- 6. Turn on the 48-V power supply.
- 7. Turn on the external laboratory power supply for the EN48.
- 8. Verify that the LEDs are ON.
- 9. Proceed to the software section.

# 5.3 Software

The MCU in the TIDA-01168 reference design must be programmed to make the system functional. TI recommends using the JTAG programming interface.

注: The software configuration in the following subsections utilize the Microsoft® Windows® 7 operating system SP1 (x64), build 7601 and a Google Chrome<sup>™</sup> browser (56.0.2924.87).

# 5.3.1 JTAG Probe Configuration

Programming the TMS320F28027F MCU in the TIDA-01168 design requires a C2000-compatible JTAG probe. Texas Instruments recommends the ultra-low-cost XDS100V2. The driver for the XDS100v2 JTAG probe is a part of various Texas Instruments software packages:

- Code Composer Studio (complete development toolchain)
- Uniflash
- controlSUITE
- TI Cloud Agent (internet browser extension for TI Cloud Tools)

Install one of these applications if the Windows operating system prompts for a driver. 853 shows a screenshot of the Device Manager confirming a properly installed XDS100v2 driver. Make sure that the virtual COM port (VCP) box is checked for both channels as 854 shows.





图 53. Properly Installed and Configured XDS100V2 Driver

| TI XDS100 Channel A Properties                          | ×    |
|---------------------------------------------------------|------|
| General Advanced Driver Details                         |      |
| TI XDS100 Channel A                                     |      |
| Configuration                                           | n II |
| Use these settings to override normal device behaviour. |      |
| ■ Load VCP<br>Enable Selective Suspend                  |      |
| 5 Selective Suspend Idle Timeout (msec)                 |      |
|                                                         |      |
|                                                         |      |
|                                                         |      |
|                                                         |      |
|                                                         |      |
| OK Cancel H                                             | elp  |

### 图 54. Load VCP Checkbox Enables Virtual COM Port

See the XDS100 wikipage for more information about the XDS100 or for troubleshooting.



#### 5.3.2 Programming Microcontroller

The TIDA-01168 software package comes with a precompiled binary file. Three different tools can be used for the MCU programming:

- Code Composer Studio
- Uniflash
- Cloud-based Uniflash available on dev.ti.com

The programming procedure when using Uniflash V4 is as follows:

- 1. Download and install Uniflash V4 from ti.com/tool/uniflash.
- 2. Make sure that the JTAG probe is properly installed as described in  $\ddagger$  5.3.1.
- 3. Power up the board as described in 5.2  $\ddagger$ .
- 4. Open the Uniflash software and select the MCU as shown in 图 55.
- 5. Select the JTAG probe as shown in 图 56.
- 6. Click on the Start button.
- 7. Click on the green *Browse* button and select the binary image from *TIDA-01168/Debug/TIDA-01168.out*.
- 8. Start programming by clicking on the *Load Image* button (图 58).
- 9. Check the console to confirm whether the programming is successful (图 58).

| Selected Devi                 | TMS320F28027           |                      | ~  |
|-------------------------------|------------------------|----------------------|----|
| Selected Devic                |                        | F28027               | ^  |
| Category: All   C2000   mmWav | e   MSP   PGA   Safety | Tiva   UCD   Wireles | 88 |
| <b>Q</b> Enter Device Name (  | 106 Available)         | :: ×                 |    |
| TMS320F28022                  |                        | On Chip              |    |
| TMS320F28022                  |                        | On-Chip<br>On-Chip   |    |
| TMS320F280220                 |                        | On-Chip              |    |
| TMS320F28023                  |                        | On-Chip              |    |
| TMS320F280250                 |                        | On-Chip              |    |
| TMS320F280260                 |                        | On-Chip              |    |
| TMS320F28027                  |                        | On-Chip              |    |
| TMS320F280270                 |                        | On-Chip              |    |
| TMS320F28030                  |                        | On-Chip              |    |
| TMS320F28031                  |                        | On-Chip              |    |
| TMS320F28032                  |                        | On-Chip              |    |
| TMS320F28033                  |                        | On-Chip              |    |
| TMS320E28034                  |                        | On-Chin *            |    |
|                               |                        |                      |    |
| 2 Choo                        | se Your Connection     |                      |    |

图 55. Uniflash V4—Selecting Device





图 56. Uniflash V4—Selecting Communication Interface

| 🖌 UniFlash                         |                                                                                                                                   |          |
|------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|----------|
| UniFlash Session -                 | About                                                                                                                             | ٠        |
| Configured Device : Texas Instrume | nts XDS100v2 USB Debug Probe > TMS320F28027                                                                                       | • C28xx  |
| Program                            | Select and Load Images                                                                                                            |          |
| Settings & Utilities               | Flash Image(s)                                                                                                                    |          |
| Memory                             | TIDA-01168.out Size: 120.65 KB   Binary: [                                                                                        | <b>×</b> |
| Standalone Command Line            | Available Action(s)<br>Load Image Verify Image<br>Quick Settings<br>Create your personalize settings view. Click to add settings. |          |
| Console                            | ♥ Verbose                                                                                                                         | X Close  |
|                                    |                                                                                                                                   |          |





Getting Started Hardware and Software

| 🗲 UniFlash                           |                                                                  |                             | L              | □ X        |
|--------------------------------------|------------------------------------------------------------------|-----------------------------|----------------|------------|
| UniFlash Session -                   | About                                                            |                             |                | ٠          |
| Configured Device : Texas Instrumer  | ts XDS100v2 USB Debug Probe > TMS320F28027                       | • C28xx Disc                | connected: Ru  | nning Free |
| Program                              | Select and Load Images                                           |                             |                |            |
| Settings & Utilities                 | Flash Image(s)                                                   |                             |                |            |
| Memory                               | TIDA-01168.out                                                   | Size: 120.65                | KB   Binary: [ | <b>×</b>   |
| Standalone Command Line              | $\oplus$                                                         |                             |                |            |
|                                      | Available Action(s)                                              |                             |                |            |
|                                      | Load Image Verify Image                                          |                             |                |            |
|                                      | ▼ Quick Settings<br>Create your personalize settings view. Click | to add settings.            |                |            |
| Console                              |                                                                  | <ul> <li>Verbose</li> </ul> | <i>≡</i> Clear | × Close    |
| [3/29/2017, 3:42:32 PM] Status: Prog | ram Load completed successfully.                                 |                             |                |            |

图 58. Uniflash V4—Programming Finished

注: For more information on how to modify or compile a provided source code using C2000 Compiler and Code Composer Studio visit processors.wiki.ti.com or ask on the TI E2E<sup>™</sup> online community.

# 5.3.3 Using Software for TIDA-01168

The following two options are available for configuring and controlling the TIDA-01168:

- GUI Composer application (JTAG)
- Serial terminal (UART)

# 5.3.3.1 Using GUI Composer

GUI Composer is a cloud-based graphic user interface available on dev.ti.com. The tool uses nonintrusive JTAG access to read and write data to the MCU. System variables are displayed in the Internet browser. Google Chrome<sup>™</sup> or Mozilla<sup>®</sup> Firefox<sup>®</sup> are the supported browsers with an additional plugin (TI Cloud Agent Bridge). Any additional communication protocol is not necessary. The user can import the project from the gallery to their workspace or download a standalone version available for various operating systems. The GUI Composer project contains the binary file and, if set properly, the file eliminates the process of programming the MCU as described in <sup>††</sup> 5.3.2. The GUI Composer can program the MCU either every run or upon request from the menu.

注: The GUI Composer application is easy to use but is considered to be experimental. User experience depends on several factors such as Internet service provider (ISP) bandwidth, Internet browser, or PC hardware. TI provides absolutely no warranty for using the software.

|                               | Edit         | Help              |       |               |          |      |        |                         |                         |
|-------------------------------|--------------|-------------------|-------|---------------|----------|------|--------|-------------------------|-------------------------|
| Voltage                       | P12V         |                   | No. o | f Phases      | <u> </u> | Buck | Com    | pensation               |                         |
| 12.                           | 5 1          | 2.5 <sup>2</sup>  | 9 H   | • 1<br>1 2    | 3 4      | 13   | BŰ     | 2.602812                | ş                       |
| West's                        |              | 2.0               |       |               | 2 4      |      | B1     | 0.040566                | 6                       |
| Voltage                       |              | 10.1              | Mode  |               |          |      | B2     | -2.562246               |                         |
| 35.                           | .8 4         | 48 <mark>4</mark> | 10 Bo | ost 🐽         | Buck     |      | A1     | 0.918233                |                         |
| Current                       | (IMON)       |                   | UVLO  | Control       |          |      | A2     | 0.081767                | 6                       |
|                               | 2            | .171              | 11    | Low ma        | High     | Boo  | st Con | npensation              | i                       |
| 1                             |              |                   |       |               |          | 14   | BO     | 1.735208                | 3                       |
| Activity I                    | Monitor      |                   | C     | lick to updat | •12      |      | B1     | 0.027044                |                         |
| UVLO Tr                       | acking       | 7 *               |       |               |          |      | B2     | -1.708164               | 1                       |
| nFAULT                        | Tracking     |                   |       |               |          |      | A1     | 0.918233                |                         |
| Tempera                       | ature [°C]   |                   | Firmv | vare Info     |          |      | AZ     | 0.081767                |                         |
| T1 23.3                       | 8            | 3 232             |       | Date:         |          |      |        |                         |                         |
| T2 233                        | T            | 60 - SA           |       | 0.1           |          |      |        |                         |                         |
| 25V                           | P12V         |                   |       |               | 11.<br>1 |      | _      | 75 V                    | 175                     |
| 257                           |              |                   |       |               |          |      |        | 75 V<br>64.37           | 175                     |
| 257                           | P12V<br>P48V |                   |       |               |          |      |        |                         |                         |
| 25 V                          | P12V<br>P48V |                   |       |               |          |      |        | 64.37                   | 151.3                   |
| 25 V<br>22 5<br>20            | P12V<br>P48V |                   |       |               |          |      |        | 64.37<br>53.74          | 151.3<br>127.6<br>104.0 |
| 25 V<br>22 5 11<br>20<br>17 5 | P12V<br>P48V |                   |       |               |          |      |        | 64.37<br>53.74<br>43.11 | 151.3                   |

图 59. GUI Composer Application for TIDA-01168

The steps for connecting to the TIDA-01168 design using GUI Composer are as follows:

- 1. Make sure that the reference design has been properly turned on (see 5.2  $\ddagger$ ).
- 2. Make sure that the JTAG probe has been properly installed as described in  $\ddagger$  5.3.1.
- 3. Go to dev.ti.com and open TIDA-01168 from the gallery or import it to the user workspace.
- 4. Click on the RUN button (black triangle) from the toolbar.
- 5. A new window opens with the application running. Make sure that the status bar shows "target connected". The activity monitor progress-bar periodically changes value to signal MCU activity.
- 6. The system is ready to use.

图 59 shows the GUI Composer application controls, which are numbered as follows:

- 1. 12-V rail actual voltage
- 2. 12-V rail preset output voltage
- 3. 48-V rail actual voltage
- 4. 48-V rail preset output voltage
- 5. Total current flowing through all power stages (approximate value)
- 6. Activity monitor; value is dynamically changing
- 7. UVLO and NFAULT signals logic levels
- 8. Actual temperature for power stages 1 through 4
- 9. Number of active phases (requires confirmation using button 12)
- 10. Buck or Boost mode selector switch (requires using button 12)
- 11. UVLO (open collector) control (requires confirmation using button 12)



- 12. Update button; confirms new configuration for the control loop
- 13. Constants for BUCK mode digital compensator
- 14. Constants for BOOST mode digital compensator

All parameters are changed in the system immediately. The control loop in the MCU requires confirmation for critical parameter changes, such as *number of phases*, *UVLO level*, or *buck/boost* operation. Any change to these parameters must always be confirmed by selecting the *click to update!* checkbox.

See the TI E2E Community forum for GUI Composer troubleshooting.

### 5.3.3.2 Using Serial Terminal

Serial terminal is the second option for configuring and controlling the TIDA-01168 reference design from a personal computer. A terminal software and a serial-to-USB converter are required. The Termite 3.3 software from CompuPhase is used as an example of terminal software. This software is free for personal and commercial use.

 $\frac{16}{8}$  shows the serial port configuration.

| PARAMETER          | CONFIGURATION |  |  |
|--------------------|---------------|--|--|
| Baud rate          | 9600          |  |  |
| Data bits          | 8             |  |  |
| Parity             | None          |  |  |
| Stop bits          | 1             |  |  |
| Flow control       | None          |  |  |
| New line character | \n (0x0A)     |  |  |
| End command with   | \r (0x0D)     |  |  |
| Logic levels       | CMOS 3.3 V    |  |  |

#### 表 16. Serial Port Configuration for TIDA-01168 Reference Design

# Connecting to TIDA-01168 using serial interface and Termite 3.3:

- 1. Make sure that the system is powered up (5.2  $\ddagger$ ) and the MCU is preprogrammed ( $\ddagger$  5.3.2).
- 2. Connect the serial-to-USB converter to the PC and to the board (J701, pins 4, 6, and 8). Make sure that the Rx and Tx signals are crossed and the ground is connected.
- 3. Download Termite 3.3 from CompuPhase and configure it as the *Serial port settings* window shows in the following 图 60. The *Port* number may vary.
- 4. Make sure that the terminal is not disconnected (图 61).
- 5. Type in the *help* command in the field at the bottom (red dashed box in 图 61) and press the ENTER key to access a menu with all the possible commands.



| Port configu | ration | Transmitted text  | Options                   |
|--------------|--------|-------------------|---------------------------|
| Port         | COM5 👻 | Append nothing    | 🔲 Stay on top             |
|              |        | Append CR         | 📝 Quit on Escape          |
| Baud rate    | 9600 👻 | Append LF         | 📝 Autocomplete edit line  |
| Data bits    | 8 -    | Append CR-LF      | 📝 Keep history            |
| Data Dits    | 8 🔻    | V Local echo      | 📃 Close port when inactiv |
| Stop bits    | 1 -    | Received text     | Plug-ins                  |
| Parity       | none 🔻 | Polling 100 ms    | 🔲 Highlight               |
|              |        | Max. lines        |                           |
| Flow control | none 🔻 | Font monospaced - |                           |
| Forward      | none 👻 |                   |                           |
|              |        | Word wrap         |                           |

图 60. Termite 3.3 Terminal Configuration for TIDA-01168 Reference Design

| COM5 9600 bps, 8N1                                                   | , no handshake Settings Clear About Clos                               |
|----------------------------------------------------------------------|------------------------------------------------------------------------|
| help                                                                 |                                                                        |
| TIDA-01168                                                           |                                                                        |
| help                                                                 | print help                                                             |
| v12set                                                               | set 12-V output voltage                                                |
| v48set                                                               | set 48-V output voltage                                                |
| buck                                                                 | buck operation mode                                                    |
| boost                                                                | boost operation mode                                                   |
| uvlo_low                                                             | set UVLO low (open collector)                                          |
| uvlo_release                                                         | set UVLO high-z (open collector)                                       |
| off                                                                  | switch all EN signals off                                              |
| single-phase                                                         | single-phase operation                                                 |
| dual-phase                                                           | dual-phase operation                                                   |
| triple-phase                                                         | triple-phase operation                                                 |
| quad-phase                                                           | quad-phase operation                                                   |
| set-phase                                                            | set no. of active phases                                               |
| b0_buck                                                              | compensator constant B0 (buck)                                         |
| b1_buck                                                              | compensator constant B1 (buck)                                         |
| b2_buck                                                              | compensator constant B2 (buck)                                         |
| a1_buck                                                              | compensator constant A1 (buck)                                         |
| a2_buck                                                              | compensator constant A2 (buck)                                         |
| b0_boost                                                             | compensator constant B0 (boost)                                        |
| b1_boost                                                             | compensator constant B1 (boost)                                        |
| b2_boost                                                             | compensator constant B2 (boost)                                        |
| al_boost                                                             | compensator constant A1 (boost)                                        |
| a2_boost                                                             | compensator constant A2 (boost)                                        |
|                                                                      | prints monitor data (VT100 format)                                     |
|                                                                      | prints monitor data (one time)                                         |
| info                                                                 | control & compensator information                                      |
| about                                                                | device & FW information                                                |
| CMD>about                                                            |                                                                        |
|                                                                      |                                                                        |
|                                                                      | hal DC/DC converter for 12/48-V Systems<br>ed: 16:30:32 on Mar 29 2017 |
| Credits:<br>Jiri Panacek, j-<br>Garrett Roecker,<br>Texas Instrument | g-roecker@ti.com                                                       |
| CMD>                                                                 |                                                                        |

图 61. Interfacing TIDA-01168 With Serial Terminal Using Termite 3.3



#### Getting Started Hardware and Software

www.ti.com.cn

图 62 shows a terminal communication, which is helpful for a better understanding of the data flow. The reference design always responds with a corresponding string that shows the expected input (PRM> for a parameter and CMD> for a command). An invalid command or parameter results in error messages. 图 61 shows the list of possible commands, which can be obtained by using the *help* command. The commands description is self-explanatory.



图 62. Example of Serial Communication Between Terminal and TIDA-01168



## 6 Testing and Results

## 6.1 48-V Circuit Breaker Test Data



图 63. 48-V Circuit Breaker Turnon from KL40-41 Terminal (Blue = KL40-41 Terminal, Green = EN48, and Red = P48V)

#### 6.2 Power Stages Test Data



图 64. Measurement Technique for Switching Node and Gate Signals Using DIY 1:21 Passive Probe[27].

注: The gate-source voltage for the top switch is calculated in the oscilloscope because all of the channels share the same ground potential.

ZHCU222B-June 2017-Revised March 2018



#### Testing and Results



图 65. Switching Waveforms With Adaptive Dead-Time Settings



图 66. Switching Waveforms With Adaptive Dead-Time Settings (Detail)





图 67. Switching Waveforms With Adaptive Dead-Time Settings (Detail)

图 68. Switching Waveforms With Fixed Dead-Time Settings (R906 = 10 k)



图 69. Switching Waveforms With Fixed Dead-Time Settings (R906 = 10 k) – Detail



# 6.3 12-V Circuit Breaker Test Data



图 70. 12-V Circuit Breaker Turnon From 12-V Terminal (Green = UVLO, Red = P12V)



图 72. 12-V Circuit Breaker Turnoff From 12-V Terminal (Green = UVLO, Red = P12V)



图 71. 12-V Circuit Breaker Turnon to 12-V Terminal (Blue = KL30-31 Terminal, Green = UVLO, and Red = P12V)



图 73. 12-V Circuit Breaker Turnoff to 12-V Terminal (Blue = KL30-31 Terminal, Green = UVLO, and Red = P12V)

## 6.4 LM5170-Q1 Subsystem Test Data



图 74. Relationship Between ISETD Duty Cycle and ISETA Voltage: C912 = 3.3 nF, f<sub>ISED</sub> = 48.8 kHz

## 6.5 C2000<sup>™</sup> Control MCU Test Data



图 75. Timing of Control loop ISR Measured on Testpin ADCINB2 (D700)



图 77. I <sup>2</sup> C Bus TMP102-Q1 Single Frame Timing



图 76. I<sup>2</sup>C Bus TMP102-Q1 Frames Timing



图 78. I <sup>2</sup> C Bus TMP102-Q1 Single Frame Timing (Detail)



# 6.6 Diag Test Data







图 80. External Watchdog Behavior During Shutdown: (Blue = nRST, Violet = P3V3, Green = P10V, and Red = VIN\_LM)



图 81. External Watchdog Behavior During Start-Up: (Blue = nRST, Violet = NSHDN, Green = P10V, and Red = P3V#)



#### Testing and Results

## 6.7 Bias Supplies Test Data



图 82. MC33063A-Q1 Pre-Boost Converter Output Ripple at 50 mA



Note the effect of ESL of the output capacitors and the very fine oscilloscope vertical amplifier settings.

#### 图 84. TPS560200-Q1 Step-Down Converter Output Ripple in CCM Mode



图 83. LM5010A-Q1 Step-Down Converter Output Ripple in CCM Mode



图 85. TPS560200-Q1 Step-Down Converter Output Ripple at 10-mA Light-Load Operation





#### 图 86. MC33063A-Q1 Pre-Boost Converter Start-Up Behavior to 650-Ω Load



# 图 88. TPS560200-Q1 Step-Down Converter Start-Up Behavior to 66- $\Omega$ Load

# Testing and Results re Masks Math MyScope Utilities Help



图 87. LM5010A-Q1 Step-Down Converter Start-Up Behavior to 200-Ω Load















图 92. Efficiency Plot for TPS560200-Q1 Step-Down Converter V<sub>IN</sub> = 10 V, V<sub>OUT</sub> = 3.3 V



#### Design Files

## 7 Design Files

## 7.1 Schematics

To download the schematics, see the design files at TIDA-01168.

## 7.2 Bill of Materials

To download the bill of materials (BOM), see the design files at TIDA-01168.

## 7.3 Altium Project

To download the Altium project files, see the design files at TIDA-01168.

#### 7.4 Gerber Files

To download the Gerber files, see the design files at TIDA-01168.

## 7.5 Assembly Drawings

To download the assembly drawings, see the design files at TIDA-01168.

#### 8 Software Files

To download the software files, see the design files at TIDA-01168.

## 9 List Of Recommended Modifications

Increase the spacing between the heat sink and the KL40, KL41, KL30, and KL31 terminals. Optimize the mechanical construction for bigger cable lugs (see 8 93).



图 93. KL30, KL31, KL40, and KL41 Terminal Spacing

Change the diameter of the holes for M3 screws in the PCB to 3.81 mm. This adjustment allows placement of TO-220 isolation spacers through the complete assembly (top copper bus bars, PCB, bottom copper bus bars), as shown in 8 94.



图 94. Hole for M3 Screw and Isolation Spacer

A Wurth inductor 74436410470 in the position of L300 is preferred for initial testing.

Testing during development shows that, under certain conditions (high output current, four-phase operation), the I<sup>2</sup>C temperature sensors randomly fail to send ACK to the bus. This occurrence happens approximately six times per hour due to noise on the I<sup>2</sup>C bus. Current firmware is able to recover from such event. Texas Instruments recommends careful selection of temperature sensors which are in close proximity to the power stage. Behavior can be improved using better PCB layout techniques, filtering, or choosing a communication bus that is more durable against impulse noise (SPI).



Related Documentation

#### 10 Related Documentation

- Texas Instruments, 48V systems: Design considerations for a typical auxiliary power inverter, TI E2E™ Online Community Forum – Behind the Wheel; July 2015 (https://e2e.ti.com/blogs\_/b/behind\_the\_wheel/archive/2015/07/08/48v-systems-design-considerationsfor-a-typical-auxiliary-power-inverter)
- 2. Texas Instruments, *LM5170-Q1 Multiphase Bidirectional Current Controller*, LM5170-Q1 Data Sheet (SNVSAQ6)
- 3. Forsythe, J.B.; Paralleling of Power MOSFETs, IEEE-IAS Conference Record, October 1981
- 4. Texas Instruments, *LM5010A, LM5010A-Q1 High-Voltage 1-A Step-Down Switching Regulator*, LM5010A/LM5010A-Q1 Data Sheet (SNVS376)
- 5. Texas Instruments, C28x IQmath Library, Software Module User's Guide (SPRC990)
- 6. Texas Instruments, *Modeling Bi-Directional Buck/Boost Converter for Digital Control Using C2000 Microcontrollers*, Application Report (SPRABX5)
- 7. University of Colorado, *Introduction to Digital Control of Switched-Mode Power Converters*, ECEN5807 Materials (http://ecee.colorado.edu/~ecen5807/course\_material/digital/5807\_Digital\_Intro.pdf)
- 8. Texas Instruments, LM5170-Q1 EVM User Guide, LM5170-Q1 EVM User's Guide (SNVU543)
- 9. Environmental Protection Agency, Average Annual Emissions and Fuel Consumption for Gasoline-Fueled Passenger Cars and Light Trucks, EPA420-F-08-024, October 2008 (https://nepis.epa.gov)
- 10. European Commission, *Reducing CO2 emissions from passenger cars*, Climate Action Report (https://ec.europa.eu/clima/policies/transport/vehicles/cars\_en)
- 11. Verband der Automobilindustrie e. V., Electric and Electronic Components in Motor Vehicles 48 V On-Board Power Supply Requirements and Tests, VDA-320 Publication
- 12. EETimes.com; Hegarty, Tim; *Benefits of multiphasing buck converters (Part 1, Part 2)*, EE Times Design How-To, 2007 (http://www.eetimes.com/document.asp?doc\_id=1273224)
- 13. EDN.com; Hegarty, Tim; *Voltage-mode control and compensation: Intricacies for buck regulators*, EDN Network How To Article, 2008 (http://www.edn.com/design/analog/4326882/Voltage-mode-control-and-compensation-Intricacies-for-buck-regulators)
- 14. Ahonen, Janne, *A wideband 1:21 DIY 1 k*Ω *oscilloscope probe*, Online Publication (http://jahonen.kapsi.fi/Electronics/DIY%201k%20probe/)
- 15. Biricha DigitalPower Ltd, *Designing Stable Digital Power Supplies*, Seminar Presentation, 2011 (https://www.omicron-lab.com/fileadmin/assets/support/Presentation\_-\_Mr.\_Ali\_Shirsavar.pdf)
- 16. Texas Instruments, *Demystifying Type II and Type III Compensators Using OpAmp and OTA for DC/DC Converters*, Application Report (SLVA662)
- 17. Texas Instruments, *Digital Peak Current Mode Control With Slope Compensation Using the TMS320F2803x*, Application Report (SPRABE7)

TEXAS INSTRUMENTS

#### www.ti.com.cn

- 11 Terminology
  - ESR— Equivalent series resistance
  - **SAR** Successive approximation register
  - PWM— Pulse-width modulation
  - ESL— Equivalent series inductance
  - DCR— DC resistance
  - EMI— Electromagnetic interference
  - ADC Analog-to-digital converter
  - LDO— Low-dropout
  - IC— Integrated circuit
  - SBC— System basis chip
  - ISP- Internet service provider
  - **VCP** Virtual COM port
  - **OS** Operating system
  - PC— Personal computer
  - CCM— Constant conduction mode
  - DCM— Discontinuous mode

#### 12 About the Author

**JIRI PANACEK** is a systems engineer in the Powertrain Automotive Systems team at Texas Instruments where he develops reference designs. Jiri has five years of field experience in the industrial automation and most recently the EV/HEV automotive segment. Jiri earned his master's degree in microelectronics from the Brno University of Technology in the Czech Republic.

A special thank you goes out to Garrett Roecker and Youhao Xi for their support during the development of the TIDA-01168 reference design.



修订历史记录

# 修订历史记录

注: 之前版本的页码可能与当前版本有所不同。

Changes from Original (June 2017) to A Revision

## Page

Page

| • | Updated 公式 1  | 57 |
|---|---------------|----|
| • | Updated 公式 2  | 57 |
| • | Updated 公式 3  | 57 |
|   | Updated 公式 4  |    |
|   | Updated 公式 5  |    |
|   | Updated 公式 6  |    |
|   | Updated 公式 7  |    |
|   | Updated 公式 8  |    |
|   | Updated 公式 9  |    |
|   | Updated 公式 10 |    |
|   |               |    |

# 修订历史记录

## Changes from A Revision (September 2017) to B Revision

| • | 已更改 标题页方框图图像 |  | 1 |
|---|--------------|--|---|
|---|--------------|--|---|

#### 有关 TI 设计信息和资源的重要通知

德州仪器 (TI) 公司提供的技术、应用或其他设计建议、服务或信息,包括但不限于与评估模块有关的参考设计和材料(总称"TI 资源"),旨在 帮助设计人员开发整合了 TI 产品的 应用; 如果您(个人,或如果是代表贵公司,则为贵公司)以任何方式下载、访问或使用了任何特定的 TI 资源,即表示贵方同意仅为该等目标,按照本通知的条款进行使用。

TI 所提供的 TI 资源,并未扩大或以其他方式修改 TI 对 TI 产品的公开适用的质保及质保免责声明;也未导致 TI 承担任何额外的义务或责任。 TI 有权对其 TI 资源进行纠正、增强、改进和其他修改。

您理解并同意,在设计应用时应自行实施独立的分析、评价和 判断, 且应全权负责并确保 应用的安全性, 以及您的 应用 (包括应用中使用 的所有 TI 产品))应符合所有适用的法律法规及其他相关要求。你就您的 应用声明,您具备制订和实施下列保障措施所需的一切必要专业知 识,能够 (1) 预见故障的危险后果,(2) 监视故障及其后果,以及 (3) 降低可能导致危险的故障几率并采取适当措施。您同意,在使用或分发包 含 TI 产品的任何 应用前, 您将彻底测试该等 应用 和该等应用所用 TI 产品的 功能而设计。除特定 TI 资源的公开文档中明确列出的测试 外,TI 未进行任何其他测试。

您只有在为开发包含该等 TI 资源所列 TI 产品的 应用时, 才被授权使用、复制和修改任何相关单项 TI 资源。但并未依据禁止反言原则或其他 法理授予您任何TI知识产权的任何其他明示或默示的许可,也未授予您 TI 或第三方的任何技术或知识产权的许可,该等产权包括但不限于任 何专利权、版权、屏蔽作品权或与使用TI产品或服务的任何整合、机器制作、流程相关的其他知识产权。涉及或参考了第三方产品或服务的信 息不构成使用此类产品或服务的许可或与其相关的保证或认可。使用 TI 资源可能需要您向第三方获得对该等第三方专利或其他知识产权的许 可。

TI 资源系"按原样"提供。TI 兹免除对 TI 资源及其使用作出所有其他明确或默认的保证或陈述,包括但不限于对准确性或完整性、产权保证、 无屡发故障保证,以及适销性、适合特定用途和不侵犯任何第三方知识产权的任何默认保证。

TI 不负责任何申索,包括但不限于因组合产品所致或与之有关的申索,也不为您辩护或赔偿,即使该等产品组合已列于 TI 资源或其他地方。 对因 TI 资源或其使用引起或与之有关的任何实际的、直接的、特殊的、附带的、间接的、惩罚性的、偶发的、从属或惩戒性损害赔偿,不管 TI 是否获悉可能会产生上述损害赔偿,TI 概不负责。

您同意向 TI 及其代表全额赔偿因您不遵守本通知条款和条件而引起的任何损害、费用、损失和/或责任。

本通知适用于 TI 资源。另有其他条款适用于某些类型的材料、TI 产品和服务的使用和采购。这些条款包括但不限于适用于 TI 的半导体产品 (http://www.ti.com/sc/docs/stdterms.htm)、评估模块和样品 (http://www.ti.com/sc/docs/sampterms.htm) 的标准条款。

> 邮寄地址:上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2018 德州仪器半导体技术(上海)有限公司