









**TMUX7462F** 

ZHCSNM9B - MARCH 2021 - REVISED JUNE 2023

# TMUX7462F 具有可调节故障阈值、1.8V 逻辑电平和闩锁效应抑制的 ±60V 故障 保护、4通道保护器

## 1 特性

- 宽电源电压范围:8V至44V单电源 ±5V 至 22V 双电源
- 通道保护器,无需为每通道设置专用选择引脚
  - 减少整个 PCB 布线的控制逻辑信号数量
- 集成故障保护:
  - 过压保护(从源极到电源或到漏极):±85V
  - 过压保护: ±60V - 断电保护: ±60V
  - 指示故障状态的中断标志
  - 可调节过压触发阈值
    - $V_{\mathsf{FP}}$  : 3V 至  $V_{\mathsf{DD}}$  ,  $V_{\mathsf{FN}}$  : 0V 至  $V_{\mathsf{SS}}$
  - 故障期间的可调节输出行为(钳位或开路)
- 器件构造可实现闩锁效应抑制
- 6kV 人体放电模型 (HBM) ESD 等级
- 低导通电阻:8.3Ω 典型值
- 平缓的导通电阻: $5m\Omega$  典型值
- 业界通用 TSSOP 封装和较小的 WQFN 封装

# 2 应用

- 工厂自动化和控制
- 可编程逻辑控制器 (PLC)
- 模拟输入模块
- 半导体测试设备
- 电池测试设备
- 伺服驱动器控制模块
- 数据采集系统 (DAQ)



### 3 说明

TMUX7462F 是一款四通道保护器,可置于信号路径的 前端,保护下游敏感元件不会因过压故障受损。4个通 道中均有内部开关,可在发生过压故障时自动关闭,无 需外部控制。它使器件的每个通道不再需要控制信号, 可简化稳健系统级保护设计。TMUX7462F 在通电和断 电情况下均提供过压保护,适用于无法精确控制电源定 序的应用。

如果器件电源浮动、接地或低于欠压 (UV) 阈值,开关 通道都将保持高阻抗状态(无论开关输入条件如何)。 如果任何 Sx 引脚上的信号电平超过故障电压 (VFP 或  $V_{EN}$ ) 一个阈值电压  $(V_T)$ , Sx 引脚将变为高阻态, 一 个输出故障标志将置于低电平,指示正常运行中的故障 情况。漏极引脚 (Dx) 将被拉至超出范围的故障电源电 压或保持悬空,具体取决于 DR 控制逻辑。

该器件在双电源(±5V至 ±22V)、单电源(8V 至 44V)或非对称电源供电时均能正常运行。 TMUX7462F 具有平缓的低导通电阻,因此非常适合出 色线性度和低失真至关重要的数据采集应用。

#### 封装信息

| 器件型号      | 封装 <sup>(1)</sup> | <b>封装尺寸<sup>(2)</sup></b> |  |  |  |  |
|-----------|-------------------|---------------------------|--|--|--|--|
| TMUX7462F | PW ( TSSOP , 16 ) | 5 mm × 6.4 mm             |  |  |  |  |
|           | RRP ( WQFN , 16 ) | 4mm x 4mm                 |  |  |  |  |

- 如需了解所有可用封装,请参阅数据表末尾的可订购产品附 (1)
- (2) 封装尺寸(长×宽)为标称值,并包括引脚(如适用)。



# **Table of Contents**

| 1 特性                                               | 1  | 7.7 Fault Flag Recovery Time            | <mark>2</mark> 4 |
|----------------------------------------------------|----|-----------------------------------------|------------------|
| 2 应用                                               |    | 7.8 Fault Drain Enable Time             | 25               |
| - <del></del>                                      |    | 7.9 Inter-Channel Crosstalk             | 25               |
| 4 Revision History                                 |    | 7.10 Bandwidth                          | 26               |
| 5 Pin Configuration and Functions                  |    | 7.11 THD + Noise                        | <mark>26</mark>  |
| 6 Specifications                                   |    | 8 Detailed Description                  | <mark>27</mark>  |
| 6.1 Absolute Maximum Ratings                       |    | 8.1 Overview                            | <mark>27</mark>  |
| 6.2 ESD Ratings                                    |    | 8.2 Functional Block Diagram            | <mark>27</mark>  |
| 6.3 Thermal Information                            |    | 8.3 Feature Description                 | <mark>27</mark>  |
| 6.4 Recommended Operating Conditions               |    | 8.4 Device Functional Modes             | 30               |
| 6.5 Electrical Characteristics (Global)            |    | 9 Application and Implementation        | <mark>31</mark>  |
| 6.6 ±15 V Dual Supply: Electrical Characteristics  |    | 9.1 Application Information             | 31               |
| 6.7 ±20 V Dual Supply: Electrical Characteristics  |    | 9.2 Typical Application                 | 31               |
| 6.8 12 V Single Supply: Electrical Characteristics |    | 9.3 Power Supply Recommendations        | 33               |
| 6.9 36 V Single Supply: Electrical Characteristics |    | 9.4 Layout                              | 33               |
| 6.10 Typical Characteristics                       |    | 10 Device and Documentation Support     | 35               |
| 7 Parameter Measurement Information                |    | 10.1 Documentation Support              | 35               |
| 7.1 On-Resistance                                  |    | 10.2 接收文档更新通知                           | 35               |
| 7.2 On-Leakage Current                             |    | 10.3 支持资源                               | 35               |
| 7.3 Input and Output Leakage Current under         |    | 10.4 Trademarks                         | 35               |
| Overvoltage Fault                                  | 22 | 10.5 静电放电警告                             | 35               |
| 7.4 Fault Response Time                            |    | 10.6 术语表                                |                  |
| 7.5 Fault Recovery Time                            |    | 11 Mechanical, Packaging, and Orderable |                  |
| 7.6 Fault Flag Response Time                       |    | Information                             | 35               |
|                                                    |    |                                         |                  |

# **4 Revision History**

注:以前版本的页码可能与当前版本的页码不同

| Changes from Revision A (October 2021) to Revision B (November  | r 2022) Page |
|-----------------------------------------------------------------|--------------|
| • 将 PW 封装状态从 预发布 更改为 正在供货                                       | 1            |
| • 更新了封装信息 表的格式以包含封装引线                                           | 1            |
| Changes from Revision * (March 2021) to Revision A (October 202 | Page         |
| • 将数据表的状态从预告信息更改为量产数据                                           | 1            |



# **5 Pin Configuration and Functions**





图 5-1. PW Package, 16-Pin TSSOP (Top View)

图 5-2. RRP Package, 16-Pin WQFN (Top View)

表 5-1. Pin Functions

|                     | PIN         |                     | TVDE(1)                                                                                                                                                                                                                                                                | DECORPORTION                                                                                                                                                                                                                                                                                                                            |
|---------------------|-------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME TSSOP WQFN     |             | TYPE <sup>(1)</sup> | DESCRIPTION                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                         |
| D1                  | 2           | 16                  | I/O                                                                                                                                                                                                                                                                    | Drain pin 1 can be an input or output. The drain pin is not overvoltage protected and shall remain within the recommended operating range.                                                                                                                                                                                              |
| D2                  | 15          | 13                  | I/O                                                                                                                                                                                                                                                                    | Drain pin 2 can be an input or output. The drain pin is not overvoltage protected and shall remain within the recommended operating range.                                                                                                                                                                                              |
| D3                  | 10          | 8                   | I/O                                                                                                                                                                                                                                                                    | Drain pin 3 can be an input or output. The drain pin is not overvoltage protected and shall remain within the recommended operating range.                                                                                                                                                                                              |
| D4                  | 7           | 5                   | I/O                                                                                                                                                                                                                                                                    | Drain pin 4 can be an input or output. The drain pin is not overvoltage protected and shall remain within the recommended operating range.                                                                                                                                                                                              |
| DR                  | 8           | 6                   | 1                                                                                                                                                                                                                                                                      | Drain Response (DR) input. Tying the DR pin to GND enables the drain to be pulled to $V_{FP}$ or $V_{FN}$ through a 40 k $\Omega$ resistor during an overvoltage fault event. The drain pin becomes open circuit when the DR pin is a logic high or left floating.                                                                      |
| FF                  | 12          | 10                  | 0                                                                                                                                                                                                                                                                      | General fault flag. This pin is an open drain output and is asserted low when overvoltage condition is detected on any of the source (Sx) pins. Connect this pin to an external supply (1.8 V to 5.5 V) through a 1 k $\Omega$ pull-up resistor.                                                                                        |
| GND                 | 5           | 3                   | Р                                                                                                                                                                                                                                                                      | Ground (0 V) reference.                                                                                                                                                                                                                                                                                                                 |
| N.C.                | 9           | 7                   | _                                                                                                                                                                                                                                                                      | No internal connection                                                                                                                                                                                                                                                                                                                  |
| S1                  | 3           | 1                   | I/O                                                                                                                                                                                                                                                                    | Overvoltage protected source pin 1 can be an input or output.                                                                                                                                                                                                                                                                           |
| S2                  | 14          | 12                  | I/O                                                                                                                                                                                                                                                                    | Overvoltage protected source pin 2 can be an input or output.                                                                                                                                                                                                                                                                           |
| S3                  | 11          | 9                   | I/O                                                                                                                                                                                                                                                                    | Overvoltage protected source pin 3 can be an input or output.                                                                                                                                                                                                                                                                           |
| S4                  | 6           | 4                   | I/O                                                                                                                                                                                                                                                                    | Overvoltage protected source pin 4 can be an input or output.                                                                                                                                                                                                                                                                           |
| V <sub>DD</sub>     | 13          | 11                  | Р                                                                                                                                                                                                                                                                      | Positive power supply. This pin is the most positive power-supply potential. Connect a decoupling capacitor ranging from 0.1 $\mu$ F to 10 $\mu$ F between V <sub>DD</sub> and GND for reliable operation.                                                                                                                              |
| V <sub>FP</sub>     | 16          | 14                  | Р                                                                                                                                                                                                                                                                      | Positive fault voltage supply that determines the overvoltage protection triggering threshold on the positive side. Connect to $V_{DD}$ if the triggering threshold is the same as the device's positive supply. Connect a decoupling capacitor ranging from 0.1 $\mu$ F to 10 $\mu$ F between $V_{FP}$ and GND for reliable operation. |
| V <sub>FN</sub>     | 1           | 15                  | Р                                                                                                                                                                                                                                                                      | Negative fault voltage supply that determines the overvoltage protection triggering threshold on the negative side. Connect to $V_{SS}$ if the triggering threshold is the same as the device's negative supply. Connect a decoupling capacitor ranging from 0.1 $\mu$ F to 10 $\mu$ F between $V_{FN}$ and GND for reliable operation. |
| V <sub>SS</sub> 4 2 |             | Р                   | Negative power supply. This pin is the most negative power-supply potential. This pin can be connected to ground in single-supply applications. Connect a decoupling capacitor ranging from 0.1 $\mu$ F to 10 $\mu$ F between $V_{SS}$ and GND for reliable operation. |                                                                                                                                                                                                                                                                                                                                         |
|                     | Thermal Pad | l                   | _                                                                                                                                                                                                                                                                      | The thermal pad is not connected internally. No requirement to solder this pad. For best performance it is recommended that the pad be tied to GND or VSS.                                                                                                                                                                              |

(1) I = input, O = output, I/O = input and output, P = power.



# **6 Specifications**

# 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1)

|                                         |                                                                    | MIN                                   | MAX                                   | UNIT |
|-----------------------------------------|--------------------------------------------------------------------|---------------------------------------|---------------------------------------|------|
| V <sub>DD</sub> to V <sub>SS</sub>      |                                                                    |                                       | 48                                    | V    |
| V <sub>DD</sub> to GND                  | Supply voltage                                                     | - 0.3                                 | 48                                    | V    |
| V <sub>SS</sub> to GND                  |                                                                    | - 48                                  | 0.3                                   | V    |
| V <sub>FP</sub> to GND                  | Fault alamping voltage                                             | - 0.3                                 | V <sub>DD</sub> + 0.3                 | V    |
| V <sub>FN</sub> to GND                  | Fault clamping voltage                                             | VSS - 0.3                             | 0.3                                   | V    |
| V <sub>S</sub> to GND                   | Source input pin (Sx) voltage to GND                               | - 65                                  | 65                                    | V    |
| V <sub>S</sub> to V <sub>DD</sub>       | Source input pin (Sx) voltage to V <sub>DD</sub> or V <sub>D</sub> | - 90                                  |                                       | V    |
| V <sub>S</sub> to V <sub>SS</sub>       | Source input pin (Sx) voltage to V <sub>SS</sub> or V <sub>D</sub> |                                       | 90                                    | V    |
| V <sub>D</sub>                          | Drain pin (Dx) voltage                                             | V <sub>FN</sub> - 0.7                 | V <sub>FP</sub> +0.7                  | V    |
| $V_{DR}$                                | Logic input pin (DR) voltage <sup>(2)</sup>                        | GND - 0.7                             | 48                                    | V    |
| V <sub>FF</sub>                         | Logic output pin (FF) voltage <sup>(2)</sup>                       | GND - 0.7                             | 6                                     | V    |
| I <sub>DR</sub>                         | Logic input pin (DR) current <sup>(2)</sup>                        | - 30                                  | 30                                    | mA   |
| I <sub>FF</sub>                         | Logic output pin (FF) current <sup>(2)</sup>                       | - 10                                  | 10                                    | mA   |
| I <sub>S</sub> or I <sub>D (CONT)</sub> | Source or drain continuous current (Sx or Dx)                      | I <sub>DC</sub> ± 10 % <sup>(3)</sup> | I <sub>DC</sub> ± 10 % <sup>(3)</sup> | mA   |
| T <sub>stg</sub>                        | Storage temperature                                                | - 65                                  | 150                                   | °C   |
| T <sub>A</sub>                          | Ambient temperature                                                | - 55                                  | 150                                   | °C   |
| TJ                                      | Junction temperature                                               |                                       | 150                                   | °C   |
| P <sub>tot</sub> (4)                    | Total power dissipation (QFN)                                      |                                       | 1600                                  | mW   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Rating may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Condition. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

- (2) Stresses have to be kept at or below both voltage and current ratings at all time.
- (3) Refer to Recommended Operating Conditions for I<sub>DC</sub> ratings.
- (4) For QFN package:  $P_{tot}$  derates linearly above  $T_A = 70^{\circ}$ C by 23.5 mW/°C

# 6.2 ESD Ratings

|                    |                         |                                                                                 | VALUE | UNIT |
|--------------------|-------------------------|---------------------------------------------------------------------------------|-------|------|
| V                  | Electrostatio discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup>     | ±6000 | V    |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per ANSI/ESDA/JEDEC JS-002, all pins <sup>(2)</sup> | ±750  | V    |

- 1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

Submit Document Feedback

Copyright © 2023 Texas Instruments Incorporated

English Data Sheet: SCDS394

### **6.3 Thermal Information**

|                        |                                              | TMUX       |            |      |
|------------------------|----------------------------------------------|------------|------------|------|
|                        | THERMAL METRIC <sup>(1)</sup>                | PW (TSSOP) | RRP (WQFN) | UNIT |
|                        |                                              | 16 PINS    | 16 PINS    |      |
| R <sub>0</sub> JA      | Junction-to-ambient thermal resistance       | 100.4      | 42.8       | °C/W |
| R <sub>θ JC(top)</sub> | Junction-to-case (top) thermal resistance    | 31.3       | 28.5       | °C/W |
| R <sub>θ JB</sub>      | Junction-to-board thermal resistance         | 46.4       | 17.9       | °C/W |
| $\Psi_{JT}$            | Junction-to-top characterization parameter   | 1.7        | 0.3        | °C/W |
| ΨЈВ                    | Junction-to-board characterization parameter | 45.8       | 17.9       | °C/W |
| R <sub>θ JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A        | 4.0        | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

# **6.4 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)

|                                                  |                                                                                |                        | MIN             | NOM MAX         | UNIT |
|--------------------------------------------------|--------------------------------------------------------------------------------|------------------------|-----------------|-----------------|------|
| V <sub>DD</sub> - V <sub>SS</sub> (1)            | Power supply voltage differential                                              |                        | 8               | 44              |      |
| $V_{DD}$                                         | Positive power supply voltage                                                  |                        | 5               | 44              | V    |
| V <sub>FP</sub>                                  | Positive fault clamping voltage                                                |                        | 3               | $V_{DD}$        | V    |
| V <sub>FN</sub>                                  | Negative fault clamping voltage                                                |                        | V <sub>SS</sub> | 0               |      |
| Vs                                               | Source pin (Sx) voltage (non-fault condition)                                  |                        | V <sub>FN</sub> | V <sub>FP</sub> |      |
| V <sub>S</sub> to GND                            | Source pin (Sx) voltage to GND (fault condition)                               |                        | - 60            | 60              |      |
| V <sub>S</sub> to V <sub>DD</sub> <sup>(2)</sup> | Source pin (Sx) voltage to V <sub>DD</sub> or V <sub>D</sub> (fault condition) |                        | - 85            |                 | V    |
| V <sub>S</sub> to V <sub>SS</sub> <sup>(2)</sup> | Source pin (Sx) voltage to V <sub>SS</sub> or V <sub>D</sub> (fault condition) |                        |                 | 85              |      |
| V <sub>D</sub>                                   | Drain pin (Dx) voltage                                                         |                        | V <sub>FN</sub> | V <sub>FP</sub> |      |
| $V_{DR}$                                         | Logic input pin (DR) voltage                                                   |                        | GND             | 44              | V    |
| V <sub>FF</sub> (3)                              | Logic output pin (FF) voltage                                                  |                        | GND             | 5.5             | V    |
| T <sub>A</sub>                                   | Ambient temperature                                                            |                        | - 40            | 125             | °C   |
|                                                  |                                                                                | T <sub>A</sub> = 25°C  |                 | 150             |      |
| I <sub>DC</sub>                                  | Continuous current through switch, WQFN package                                | T <sub>A</sub> = 85°C  |                 | 100             | mA   |
|                                                  |                                                                                | T <sub>A</sub> = 125°C |                 | 60              |      |

- $V_{DD}$  and  $V_{SS}$  can be any value as long as 8 V  $\leq$  ( $V_{DD}$   $V_{SS}$ )  $\leq$  44 V, and the minimum  $V_{DD}$  is met.
- Source pin voltage (Sx) under a fault condition may not exceed 85 V from supply pins (V<sub>DD</sub> and V<sub>SS</sub>.) or drain pins (D, Dx). Logic output pin (FF) is an open drain output and should be pulled up to a voltage within the max ratings

# **6.5 Electrical Characteristics (Global)**

at T<sub>A</sub> = 25°C (unless otherwise noted)

Typical at  $V_{DD} = 15 \text{ V}$ ,  $V_{SS} = -15 \text{ V}$ , GND = 0 V (unless otherwise noted)

|                       | PARAMETER                        | TEST CONDITIONS               | T <sub>A</sub>   | MIN TYP    | MAX  | UNIT |
|-----------------------|----------------------------------|-------------------------------|------------------|------------|------|------|
| ANALOG SV             | VITCH                            |                               | '                | -          |      |      |
| V <sub>T</sub>        | Threshold voltage for fault dete | 25°C                          | 0.7              | V          |      |      |
| LOGIC INPU            | T/ OUTPUT                        |                               | 1                | 1          |      |      |
| V <sub>IH</sub>       | High-level input voltage         | DR pin                        | - 40°C to +125°C | 1.3        |      | V    |
| V <sub>IL</sub>       | Low-level input voltage          | DR pin                        | - 40°C to +125°C |            | 0.8  | V    |
| I <sub>IH</sub>       | High-level input current         | V <sub>DR</sub> = logic high  | - 40°C to +125°C | 0.4        | 3    | μA   |
| I <sub>IL</sub>       | Low-level input current          | V <sub>DR</sub> = logic low   | - 40°C to +125°C | - 1 - 0.65 |      | μA   |
| V <sub>OL(FLAG)</sub> | Low-level output voltage         | FF pin, I <sub>O</sub> = 5 mA | - 40°C to +125°C |            | 0.35 | V    |

Copyright © 2023 Texas Instruments Incorporated

Submit Document Feedback



# 6.5 Electrical Characteristics (Global) (continued)

at T<sub>A</sub> = 25°C (unless otherwise noted)

Typical at  $V_{DD}$  = 15 V,  $V_{SS}$  = -15 V, GND = 0 V (unless otherwise noted)

|                     | PARAMETER                                                                             | TEST CONDITIONS             | T <sub>A</sub>   | MIN | TYP | MAX | UNIT |  |
|---------------------|---------------------------------------------------------------------------------------|-----------------------------|------------------|-----|-----|-----|------|--|
| POWER SUPPLY        |                                                                                       |                             |                  |     |     |     |      |  |
| .,                  | Undervoltage lockout (UVLO) threshold voltage (V <sub>DD</sub> - V <sub>SS</sub> )    | Rising edge, single supply  | - 40°C to +125°C | 5.1 | 5.8 | 6.4 | V    |  |
| V <sub>UVLO</sub>   |                                                                                       | Falling edge, single supply | - 40°C to +125°C | 5   | 5.7 | 6.3 | V    |  |
| V <sub>HYS</sub>    | V <sub>DD</sub> Undervoltage lockout (UVLO) hysteresis                                | Single supply               | - 40°C to +125°C |     | 0.2 |     | V    |  |
| R <sub>D(OVP)</sub> | Drain resistance to fault supply during overvoltage protection when enabled by DR pin |                             | 25°C             |     | 40  |     | kΩ   |  |

# 6.6 ±15 V Dual Supply: Electrical Characteristics

 $V_{DD}$  = +15 V ± 10%,  $V_{SS}$  = -15 V ±10%, GND = 0 V (unless otherwise noted) Typical at  $V_{DD}$  = +15 V,  $V_{SS}$  = -15 V,  $T_{\Delta}$  = 25°C (unless otherwise noted)

|                              | PARAMETER                                                              | TEST CONDITIONS                                                                                                               | T <sub>A</sub>   | MIN   | TYP   | MAX  | UNIT |
|------------------------------|------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|------------------|-------|-------|------|------|
| ANALOG SWIT                  | гсн                                                                    |                                                                                                                               |                  | _     |       |      |      |
|                              |                                                                        |                                                                                                                               | 25°C             |       | 8.3   | 10.7 |      |
| R <sub>ON</sub>              | On-resistance                                                          | $V_S = -10 \text{ V to } +10 \text{ V}$<br>$I_D = -10 \text{ mA}$                                                             | - 40°C to +85°C  |       |       | 13.5 | Ω    |
|                              |                                                                        |                                                                                                                               | - 40°C to +125°C |       |       | 16   |      |
|                              |                                                                        |                                                                                                                               | 25°C             |       | 0.05  | 0.45 |      |
| ∆ R <sub>ON</sub>            | On-resistance mismatch between channels                                | $V_S = -10 \text{ V to } +10 \text{ V}$<br>$I_D = -10 \text{ mA}$                                                             | - 40°C to +85°C  |       |       | 0.5  | Ω    |
|                              | S. I.a. III. S. I                                                      |                                                                                                                               | - 40°C to +125°C |       |       | 0.6  |      |
|                              |                                                                        |                                                                                                                               | 25°C             |       | 0.005 | 0.4  |      |
| R <sub>FLAT</sub>            | On-resistance flatness                                                 | $V_S = -10 \text{ V to } +10 \text{ V}$<br>$I_D = -10 \text{ mA}$                                                             | - 40°C to +85°C  |       |       | 0.4  | Ω    |
|                              |                                                                        |                                                                                                                               | - 40°C to +125°C |       |       | 0.4  |      |
| R <sub>ON_DRIFT</sub>        | On-resistance drift                                                    | V <sub>S</sub> = 0 V, I <sub>S</sub> = -10 mA                                                                                 | - 40°C to +125°C |       | 0.04  |      | Ω/°C |
|                              | Channel on leakage current (1)                                         | Switch state is on,<br>$V_{DD} = 16.5 \text{ V}, V_{SS} = -16.5 \text{ V},$<br>$V_{S} = V_{D} = \pm 10 \text{ V}$             | 25°C             | - 0.7 | 0.1   | 0.7  |      |
| $I_{S(ON)}$ ,<br>$I_{D(ON)}$ |                                                                        |                                                                                                                               | - 40°C to +85°C  | - 2   |       | 2    | nA   |
| -D(ON)                       |                                                                        |                                                                                                                               | - 40°C to +125°C | - 15  |       | 15   |      |
| FAULT CONDI                  | TION                                                                   |                                                                                                                               |                  |       |       |      |      |
| I <sub>S(FA)</sub>           | Input leakage current during overvoltage                               | $V_S = \pm 60 \text{ V}, \text{ GND} = 0 \text{ V},$<br>$V_{DD} = V_{FP} = 16.5 \text{ V}, V_{SS} = V_{FN} = -16.5 \text{ V}$ | - 40°C to +125°C |       | ±110  |      | μΑ   |
| S(FA) Grounded               | Input leakage current during overvoltage with grounded supply voltages | V <sub>S</sub> = ± 60 V, GND = 0 V,<br>V <sub>DD</sub> = V <sub>SS</sub> = V <sub>FP</sub> = V <sub>FN</sub> = 0 V            | - 40°C to +125°C |       | ±135  |      | μA   |
| S(FA) Floating               | Input leakage current during overvoltage with floating supply voltages | $V_S = \pm 60 \text{ V}$ , GND = 0 V,<br>$V_{DD} = V_{SS} = V_{FP} = V_{FN} = \text{floating}$ ,                              | - 40°C to +125°C |       | ±140  |      | μA   |
|                              |                                                                        | V <sub>S</sub> = ± 60 V, GND = 0 V,                                                                                           | 25°C             | - 20  | ±0.1  | 20   |      |
| I <sub>D(FA)</sub>           | Output leakage current during overvoltage                              | $V_{DD} = V_{FP} = 16.5 \text{ V}, V_{SS} = V_{FN} = -16.5 \text{ V},$                                                        | - 40°C to +85°C  | - 30  |       | 30   | nA   |
|                              | aumig evervenage                                                       | V <sub>DR</sub> = 5 V or floating                                                                                             | - 40°C to +125°C | - 60  |       | 60   |      |
|                              | Output leakage current                                                 |                                                                                                                               | 25°C             | - 30  | ±0.01 | 30   |      |
| I <sub>D(FA)</sub> Grounded  | during overvoltage with                                                | $V_S = \pm 60 \text{ V}, \text{ GND} = 0 \text{ V},$<br>$V_{DD} = V_{SS} = V_{EP} = V_{EN} = 0 \text{ V}$                     | - 40°C to +85°C  | - 50  |       | 50   | nA   |
|                              | grounded supply voltages                                               | - DD - 33 - FF - FN                                                                                                           | - 40°C to +125°C | - 90  |       | 90   |      |
|                              | Output leakage current                                                 |                                                                                                                               | 25°C             |       | ±0.6  |      |      |
| I <sub>D(FA) Floating</sub>  | during overvoltage with                                                | $V_S = \pm 60 \text{ V}$ , GND = 0 V,<br>$V_{DD} = V_{SS} = V_{FP} = V_{FN} = \text{floating}$                                | - 40°C to +85°C  |       | ±1.2  |      | μA   |
| . ,,                         | floating supply voltages                                               |                                                                                                                               | - 40°C to +125°C |       | ±2.2  |      |      |

Product Folder Links: TMUX7462F

Submit Document Feedback

Copyright © 2023 Texas Instruments Incorporated

# 6.6 ±15 V Dual Supply: Electrical Characteristics (continued)

 $V_{DD}$  = +15 V ± 10%,  $V_{SS}$  = -15 V ±10%, GND = 0 V (unless otherwise noted)

|                                            | PARAMETER                                  | TEST CONDITIONS                                                                                                                                                        | T <sub>A</sub>   | MIN TYP | MAX  | UNIT |
|--------------------------------------------|--------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|---------|------|------|
| SWITCHING CH                               | ARACTERISTICS                              |                                                                                                                                                                        |                  |         |      |      |
|                                            |                                            |                                                                                                                                                                        | 25°C             | 100     | 350  |      |
| t <sub>RESPONSE</sub>                      | Fault response time                        | $V_{FP} = 10 \text{ V}, V_{FN} = -10 \text{ V},$                                                                                                                       | - 40°C to +85°C  |         | 380  | ns   |
|                                            |                                            | $R_L = 300  \Omega$ , $C_L = 12  pF$                                                                                                                                   | - 40°C to +125°C |         | 400  |      |
|                                            |                                            |                                                                                                                                                                        | 25°C             | 1600    | 4500 |      |
| t <sub>RECOVERY</sub>                      | Fault recovery time                        | $V_{FP} = 10 \text{ V}, V_{FN} = -10 \text{ V},$                                                                                                                       | - 40°C to +85°C  |         | 4800 | ns   |
|                                            |                                            | $R_L = 300  \Omega$ , $C_L = 12  pF$                                                                                                                                   | - 40°C to +125°C |         | 4800 |      |
| t <sub>RESPONSE(FLAG)</sub>                | Fault flag response time                   | $V_{FP}$ = 10 V, $V_{FN}$ = -10 V,<br>$V_{PU}$ = 5 V, $R_{PU}$ = 1 k $\Omega$ , $C_L$ = 12 pF                                                                          | 25°C             | 250     |      | ns   |
| t <sub>RECOVERY(FLAG)</sub>                | Fault flag recovery time                   | $V_{FP} = 10 \text{ V}, V_{FN} = -10 \text{ V},$<br>$V_{PU} = 5 \text{ V}, R_{PU} = 1 \text{ k} \Omega, C_L = 15 \text{ pF}$                                           | 25°C             | 1.2     |      | μs   |
| t <sub>RESPONSE(DR)</sub>                  | Fault output response time                 | V <sub>FP</sub> = 10 V, V <sub>FN</sub> = -10 V,<br>V <sub>PU</sub> = 5 V, C <sub>L</sub> = 12 pF                                                                      | 25°C             | 2.7     |      | μs   |
| X <sub>TALK</sub>                          | Intra-channel crosstalk                    | $R_S$ = 50 $\Omega$ , $R_L$ = 50 $\Omega$ , $C_L$ = 5 pF, $V_S$ = 200 mV <sub>RMS</sub> , $V_{BIAS}$ = 0 V, f = 1 MHz                                                  | 25°C             | - 100   |      | dB   |
| BW                                         | - 3 dB bandwidth (WQFN Package)            | $R_S$ = 50 $\Omega$ , $R_L$ = 50 $\Omega$ , $C_L$ = 5 pF, $V_S$ = 200 mV <sub>RMS</sub> , $V_{BIAS}$ = 0 V                                                             | 25°C             | 650     |      | MHz  |
| BW                                         | - 3 dB bandwidth (TSSOP<br>Package)        | $R_S$ = 50 $\Omega$ , $R_L$ = 50 $\Omega$ , $C_L$ = 5 pF, $V_S$ = 200 mV <sub>RMS</sub> , $V_{BIAS}$ = 0 V                                                             | 25°C             | 580     |      | MHz  |
| I <sub>LOSS</sub>                          | Insertion loss                             | $R_S$ = 50 $\Omega$ , $R_L$ = 50 $\Omega$ , $C_L$ = 5 pF, $V_S$ = 200 mV <sub>RMS</sub> , $V_{BIAS}$ = 0 V, f = 1 MHz                                                  | 25°C             | - 0.7   |      | dB   |
| THD+N                                      | Total harmonic distortion plus noise       | $\begin{split} R_S &= 50 \;\; \Omega \;, \; R_L = 10 \; k \; \Omega \;, \\ V_S &= 15 \; V_{PP}, \; V_{BIAS} = 0 \; V, \\ f &= 20 \; Hz \; to \; 20 \; kHz \end{split}$ | 25°C             | 0.0006  |      | %    |
| C <sub>S(ON)</sub> ,<br>C <sub>D(ON)</sub> | Input/Output on-capacitance                | f = 1 MHz, V <sub>S</sub> = 0 V                                                                                                                                        | 25°C             | 14      |      | pF   |
| POWER SUPPL                                | Υ                                          |                                                                                                                                                                        |                  |         |      |      |
|                                            |                                            | $\begin{array}{c} V_{DD} = V_{FP} = 16.5 \text{ V,} \\ V_{SS} = V_{FN} = -16.5 \text{ V,} \\ V_{DR} = 0 \text{ V, 5 V, or V}_{DD} \end{array}$                         | 25°C             | 0.32    | 0.5  |      |
| I <sub>DD</sub>                            | V <sub>DD</sub> supply current             |                                                                                                                                                                        | - 40°C to +85°C  |         | 0.5  | mA   |
|                                            |                                            |                                                                                                                                                                        | - 40°C to +125°C |         | 0.6  |      |
|                                            |                                            | V <sub>DD</sub> = V <sub>EP</sub> = 16.5 V,                                                                                                                            | 25°C             | 0.26    | 0.4  |      |
| I <sub>ss</sub>                            | V <sub>SS</sub> supply current             | $V_{SS} = V_{FN} = -16.5 \text{ V},$                                                                                                                                   | - 40°C to +85°C  |         | 0.4  | mΑ   |
|                                            |                                            | $V_{DR} = 0 \text{ V}, 5 \text{ V}, \text{ or } V_{DD}$                                                                                                                | - 40°C to +125°C |         | 0.5  |      |
| $I_{GND}$                                  | GND current                                | $V_{DD} = V_{FP} = 16.5 \text{ V}, V_{SS} = V_{FN} = -16.5 \text{ V}, V_{DR} = 0 \text{ V}, 5 \text{ V}, \text{ or } V_{DD}$                                           | 25°C             | 0.06    |      | mA   |
| I <sub>FP</sub>                            | V <sub>FP</sub> supply current             | $V_{DD} = V_{FP} = 16.5 \text{ V}, V_{SS} = V_{FN} = -16.5 \text{ V}, V_{DR} = 0 \text{ V}, 5 \text{ V}, \text{ or } V_{DD}$                                           | 25°C             | 10      |      | μΑ   |
| I <sub>FN</sub>                            | V <sub>FN</sub> supply current             | $V_{DD} = V_{FP} = 16.5 \text{ V}, V_{SS} = V_{FN} = -16.5 \text{ V}, V_{DR} = 0 \text{ V}, 5 \text{ V}, \text{ or } V_{DD}$                                           | 25°C             | 10      |      | μΑ   |
|                                            |                                            | V <sub>S</sub> = ± 60 V,                                                                                                                                               | 25°C             | 0.27    | 0.5  |      |
| DD(FA)                                     | V <sub>DD</sub> supply current under fault | $V_{DD} = V_{FP} = 16.5 \text{ V}, V_{SS} = V_{FN} = -16.5 \text{ V},$                                                                                                 | - 40°C to +85°C  |         | 0.5  | mA   |
|                                            |                                            | $V_{DR} = 0 \text{ V}, 5 \text{ V}, \text{ or } V_{DD}$                                                                                                                | - 40°C to +125°C |         | 0.6  |      |
|                                            |                                            | V <sub>S</sub> = ± 60 V,                                                                                                                                               | 25°C             | 0.2     | 0.3  |      |
| SS(FA)                                     | V <sub>SS</sub> supply current under fault | $V_{DD} = V_{FP} = 16.5 \text{ V}, V_{SS} = V_{FN} = -16.5 \text{ V},$                                                                                                 | - 40°C to +85°C  |         | 0.3  | mΑ   |
|                                            |                                            | $V_{DR} = 0 \text{ V}, 5 \text{ V}, \text{ or } V_{DD}$                                                                                                                | - 40°C to +125°C |         | 0.4  |      |
| I <sub>GND(FA)</sub>                       | GND current under fault                    | V <sub>S</sub> = ± 60 V,                                                                                                                                               | 25°C             | 0.15    |      | mA   |
| FP(FA)                                     | V <sub>FP</sub> supply current under fault | $V_{DD} = V_{FP} = 16.5 \text{ V}, V_{SS} = V_{FN} = -16.5 \text{ V},$                                                                                                 | 25°C             | 10      |      | μΑ   |
| I <sub>FN(FA)</sub>                        | V <sub>FN</sub> supply current under fault | V = 0 \/ 5 \/ or \/                                                                                                                                                    | 25°C             | 10      |      | μΑ   |

<sup>(1)</sup> When  $V_S$  is at a voltage potential,  $V_D$  is floating, or when  $V_D$  is at a voltage potential,  $V_S$  is floating.



# 6.7 ±20 V Dual Supply: Electrical Characteristics

 $V_{DD}$  = +20 V ± 10%,  $V_{SS}$  = -20 V ±10%, GND = 0 V (unless otherwise noted)

Typical at  $V_{DD}$  = +20 V,  $V_{SS}$  = -20 V,  $T_A$  = 25°C (unless otherwise noted)

|                                            | PARAMETER                                                              | TEST CONDITIONS                                                                                                           | T <sub>A</sub>   | MIN   | TYP   | MAX  | UNIT |
|--------------------------------------------|------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|------------------|-------|-------|------|------|
| ANALOG SWIT                                | тсн                                                                    |                                                                                                                           |                  |       |       |      |      |
|                                            |                                                                        |                                                                                                                           | 25°C             |       | 8.3   | 10.5 |      |
| R <sub>ON</sub>                            | On-resistance                                                          | $V_S = -15 \text{ V to } +15 \text{ V}$<br>$I_D = -10 \text{ mA}$                                                         | - 40°C to +85°C  |       |       | 14   | Ω    |
|                                            |                                                                        | IB - TO TILA                                                                                                              | - 40°C to +125°C |       |       | 17   |      |
|                                            |                                                                        |                                                                                                                           | 25°C             |       | 0.05  | 0.35 |      |
| $\Delta R_{ON}$                            | On-resistance mismatch between channels                                | $V_S = -15 \text{ V to } +15 \text{ V}$<br>$I_D = -10 \text{ mA}$                                                         | - 40°C to +85°C  |       |       | 0.5  | Ω    |
|                                            | Chameis                                                                |                                                                                                                           | - 40°C to +125°C |       |       | 0.5  |      |
|                                            |                                                                        |                                                                                                                           | 25°C             |       | 0.006 | 0.4  |      |
| R <sub>FLAT</sub>                          | On-resistance flatness                                                 | $V_S = -15 \text{ V to } +15 \text{ V}$<br>$I_D = -10 \text{ mA}$                                                         | - 40°C to +85°C  |       |       | 0.5  | Ω    |
|                                            |                                                                        | 10 1121                                                                                                                   | - 40°C to +125°C |       |       | 0.5  |      |
| R <sub>ON_DRIFT</sub>                      | On-resistance drift                                                    | V <sub>S</sub> = 0 V, I <sub>S</sub> = - 10 mA                                                                            | - 40°C to +125°C |       | 0.04  |      | Ω/°C |
|                                            |                                                                        | Switch state is on,                                                                                                       | 25°C             | - 0.7 | 0.1   | 0.7  |      |
| I <sub>S(ON)</sub> ,<br>I <sub>D(ON)</sub> | Channel on leakage current (1)                                         | V <sub>DD</sub> = 22 V, V <sub>SS</sub> = -22 V                                                                           | - 40°C to +85°C  | - 2   |       | 2    | nΑ   |
| -D(ON)                                     |                                                                        | $V_S = V_D = \pm 15 \text{ V}$                                                                                            | - 40°C to +125°C | - 15  |       | 15   |      |
| FAULT CONDI                                | TION                                                                   |                                                                                                                           | -                |       |       |      |      |
| I <sub>S(FA)</sub>                         | Input leakage current during overvoltage                               | $V_S = \pm 60 \text{ V}, \text{ GND} = 0 \text{ V},$<br>$V_{DD} = V_{FP} = 22 \text{ V}, V_{SS} = V_{FN} = -22 \text{ V}$ | - 40°C to +125°C |       | ±95   |      | μA   |
| I <sub>S(FA)</sub> Grounded                | Input leakage current during overvoltage with grounded supply voltages | V <sub>S</sub> = ± 60 V, GND = 0V,<br>V <sub>DD</sub> = V <sub>SS</sub> = V <sub>FP</sub> = V <sub>FN</sub> = 0 V         | - 40°C to +125°C |       | ±135  |      | μA   |
| I <sub>S(FA)</sub> Floating                | Input leakage current during overvoltage with floating supply voltages | $V_S = \pm 60 \text{ V}, \text{ GND} = 0\text{V},$<br>$V_{DD} = V_{SS} = V_{FP} = V_{FN} = \text{floating}$               | - 40°C to +125°C |       | ±140  |      | μΑ   |
|                                            |                                                                        | V <sub>S</sub> = ± 60 V, GND = 0 V,                                                                                       | 25°C             | - 50  | ±10   | 50   | nA   |
| I <sub>D(FA)</sub>                         | Output leakage current during overvoltage                              | $V_{DD} = V_{FP} = 22 \text{ V}, V_{SS} = V_{FN} = -22 \text{ V},$                                                        | - 40°C to +85°C  | - 70  |       | 70   | nA   |
|                                            | during everyonage                                                      | V <sub>DR</sub> = 5 V or floating                                                                                         | - 40°C to +125°C | - 90  |       | 90   | nA   |
|                                            | Output leakage current                                                 |                                                                                                                           | 25°C             | - 700 | ±500  | 700  | nA   |
| I <sub>D(FA) Grounded</sub>                | during overvoltage with                                                | $V_S = \pm 60 \text{ V}, \text{ GND} = 0 \text{ V},$<br>$V_{DD} = V_{SS} = V_{EP} = V_{EN} = 0 \text{ V}$                 | - 40°C to +85°C  | - 700 |       | 700  | nA   |
|                                            | grounded supply voltages                                               | ADD ASS ALL ALVO                                                                                                          | - 40°C to +125°C | - 700 |       | 700  | nA   |
|                                            | Output lookogo averant                                                 |                                                                                                                           | 25°C             |       | ±0.6  |      | μA   |
| D(FA) Floating                             | Output leakage current during overvoltage with                         | $V_S = \pm 60 \text{ V}$ , GND = 0 V,<br>$V_{DD} = V_{SS} = V_{EP} = V_{EN} = \text{floating}$                            | - 40°C to +85°C  |       | ±1.3  |      | μA   |
|                                            | floating supply voltages                                               | VDD - VSS - VFP - VFN - HOAMING                                                                                           | - 40°C to +125°C |       | ±2.3  |      | μA   |

# 6.7 ±20 V Dual Supply: Electrical Characteristics (continued)

 $V_{DD}$  = +20 V ± 10%,  $V_{SS}$  = -20 V ±10%, GND = 0 V (unless otherwise noted) Typical at  $V_{DD}$  = +20 V,  $V_{SS}$  = -20 V,  $T_{A}$  = 25°C (unless otherwise noted)

|                                            | PARAMETER                                  | TEST CONDITIONS                                                                                                                                                                      | T <sub>A</sub>   | MIN TYP | MAX  | UNIT |  |
|--------------------------------------------|--------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|---------|------|------|--|
| SWITCHING CH                               | IARACTERISTICS                             |                                                                                                                                                                                      |                  |         |      |      |  |
|                                            |                                            |                                                                                                                                                                                      | 25°C             | 150     | 400  |      |  |
| t <sub>RESPONSE</sub>                      | Fault response time                        | $V_{FP} = 10 \text{ V}, V_{FN} = -10 \text{ V},$                                                                                                                                     | - 40°C to +85°C  |         | 430  | ns   |  |
| THEST STREET                               |                                            | $R_L = 300  \Omega$ , $C_L = 12  pF$                                                                                                                                                 | - 40°C to +125°C |         | 450  |      |  |
|                                            |                                            |                                                                                                                                                                                      | 25°C             | 1100    | 4500 |      |  |
| t <sub>RECOVERY</sub>                      | Fault recovery time                        | $V_{FP} = 10 \text{ V}, V_{FN} = -10 \text{ V},$                                                                                                                                     | - 40°C to +85°C  |         | 4900 | ns   |  |
| 1120012111                                 |                                            | $R_L = 300  \Omega$ , $C_L = 12  pF$                                                                                                                                                 | - 40°C to +125°C |         | 4900 |      |  |
| t <sub>RESPONSE(FLAG)</sub>                | Fault flag response time                   | $V_{FP} = 10 \text{ V}, V_{FN} = -10 \text{ V},$<br>$V_{PU} = 5 \text{ V}, R_{PU} = 1 \text{ k} \Omega, C_L = 12 \text{ pF}$                                                         | - 40°C to +125°C | 220     |      | ns   |  |
| t <sub>RECOVERY(FLAG)</sub>                | Fault flag recovery time                   | $V_{FP} = 10 \text{ V}, V_{FN} = -10 \text{ V},$<br>$V_{PU} = 5 \text{ V}, R_{PU} = 1 \text{ k}\Omega, C_L = 12 \text{ pF}$                                                          | - 40°C to +125°C | 1.1     |      | μs   |  |
| t <sub>RESPONSE(DR)</sub>                  | Fault output response time                 | $V_{FP}$ = 10 V, $V_{FN}$ = -10 V, $V_{PU}$ = 5 V, $C_L$ = 12 pF                                                                                                                     | - 40°C to +125°C | 2.7     |      | μs   |  |
| X <sub>TALK</sub>                          | Intra-channel crosstalk                    | $R_S$ = 50 $\Omega$ , $R_L$ = 50 $\Omega$ , $C_L$ = 5 pF, $V_S$ = 200 mV <sub>RMS</sub> , $V_{BIAS}$ = 0 V, f = 1 MHz                                                                | 25°C             | - 100   |      | dB   |  |
| BW                                         | - 3 dB bandwidth (WQFN Package)            | $R_S$ = 50 $\Omega$ , $R_L$ = 50 $\Omega$ , $C_L$ = 5 pF, $V_S$ = 200 mV <sub>RMS</sub> , $V_{BIAS}$ = 0 V                                                                           | 25°C             | 650     |      | MHz  |  |
| BW                                         | - 3 dB bandwidth (TSSOP<br>Package)        | $R_S$ = 50 $\Omega$ , $R_L$ = 50 $\Omega$ , $C_L$ = 5 pF, $V_S$ = 200 mV <sub>RMS</sub> , $V_{BIAS}$ = 0 V                                                                           | 25°C             | 590     |      | MHz  |  |
| I <sub>LOSS</sub>                          | Insertion loss                             | $R_S$ = 50 $\Omega$ , $R_L$ = 50 $\Omega$ , $C_L$ = 5 pF, $V_S$ = 200 mV <sub>RMS</sub> , $V_{BIAS}$ = 0 V, f = 1 MHz                                                                | 25°C             | - 0.7   |      | dB   |  |
| THD+N                                      | Total harmonic distortion plus noise       | $\label{eq:RS} \begin{array}{l} R_S = 50 \;\; \Omega \;, \; R_L = 10 \; k \; \Omega \;, \\ V_S = 20 \; V_{PP}, \; V_{BIAS} = 0 \; V, \\ f = 20 \; Hz \; to \; 20 \; kHz \end{array}$ | 25°C             | 0.0006  |      | %    |  |
| C <sub>S(ON)</sub> ,<br>C <sub>D(ON)</sub> | Input/Output on-capacitance                | f = 1 MHz, V <sub>S</sub> = 0 V                                                                                                                                                      | 25°C             | 14      |      | pF   |  |
| POWER SUPPL                                | Y                                          |                                                                                                                                                                                      |                  |         |      |      |  |
|                                            |                                            | V <sub>DD</sub> = V <sub>FP</sub> = 22 V,                                                                                                                                            | 25°C             | 0.32    | 0.5  |      |  |
| I <sub>DD</sub>                            | V <sub>DD</sub> supply current             | $V_{SS} = V_{FN} = -22 \text{ V},$                                                                                                                                                   | - 40°C to +85°C  |         | 0.5  | mΑ   |  |
|                                            |                                            | $V_{DR} = 0 \text{ V}, 5 \text{ V}, \text{ or } V_{DD}$                                                                                                                              | - 40°C to +125°C |         | 0.6  | , ]  |  |
|                                            |                                            | V <sub>DD</sub> = V <sub>FP</sub> = 22 V,                                                                                                                                            | 25°C             | 0.26    | 0.4  |      |  |
| I <sub>SS</sub>                            | V <sub>SS</sub> supply current             | $V_{SS} = V_{FN} = -22 \text{ V},$                                                                                                                                                   | - 40°C to +85°C  |         | 0.4  | mA   |  |
|                                            |                                            | $V_{DR} = 0 \text{ V}, 5 \text{ V}, \text{ or } V_{DD}$                                                                                                                              | - 40°C to +125°C |         | 0.5  |      |  |
| I <sub>GND</sub>                           | GND current                                | $V_{DD} = V_{FP} = 22 \text{ V}, V_{SS} = V_{FN} = -22 \text{ V},$<br>$V_{DR} = 0 \text{ V}, 5 \text{ V}, \text{ or } V_{DD}$                                                        | 25°C             | 0.07    |      | mA   |  |
| I <sub>FP</sub>                            | V <sub>FP</sub> supply current             | $V_{DD} = V_{FP} = 22 \text{ V}, V_{SS} = V_{FN} = -22 \text{ V},$<br>$V_{DR} = 0 \text{ V}, 5 \text{ V}, \text{ or } V_{DD}$                                                        | 25°C             | 10      |      | μΑ   |  |
| I <sub>FN</sub>                            | V <sub>FN</sub> supply current             | $V_{DD} = V_{FP} = 22 \text{ V}, V_{SS} = V_{FN} = -22 \text{ V},$<br>$V_{DR} = 0 \text{ V}, 5 \text{ V}, \text{ or } V_{DD}$                                                        | 25°C             | 10      |      | μΑ   |  |
|                                            |                                            | V <sub>S</sub> = ± 60 V,                                                                                                                                                             | 25°C             | 0.27    | 0.5  |      |  |
| I <sub>DD(FA)</sub>                        | V <sub>DD</sub> supply current under fault | $V_{DD} = V_{FP} = 22 \text{ V}, V_{SS} = V_{FN} = -22 \text{ V},$                                                                                                                   | - 40°C to +85°C  |         | 0.5  | mA   |  |
|                                            |                                            | $V_{DR} = 0 \text{ V}, 5 \text{ V}, \text{ or } V_{DD}$                                                                                                                              | - 40°C to +125°C |         | 0.6  |      |  |
|                                            |                                            | V <sub>S</sub> = ± 60 V,                                                                                                                                                             | 25°C             | 0.2     | 0.3  |      |  |
| I <sub>SS(FA)</sub>                        | V <sub>SS</sub> supply current under fault | $V_{DD} = V_{FP} = 22 \text{ V}, V_{SS} = V_{FN} = -22 \text{ V},$                                                                                                                   | - 40°C to +85°C  |         | 0.3  | mA   |  |
|                                            |                                            | $V_{DR} = 0 \text{ V}, 5 \text{ V}, \text{ or } V_{DD}$                                                                                                                              | - 40°C to +125°C |         | 0.4  |      |  |
| I <sub>GND(FA)</sub>                       | GND current under fault                    | V <sub>S</sub> = ± 60 V,                                                                                                                                                             | 25°C             | 0.15    |      | mA   |  |
| I <sub>FP(FA)</sub>                        | V <sub>FP</sub> supply current under fault | $V_{DD} = V_{FP} = 22 \text{ V}, V_{SS} = V_{FN} = -22 \text{ V},$                                                                                                                   | 25°C             | 10      |      | μΑ   |  |
| I <sub>FN(FA)</sub>                        | V <sub>FN</sub> supply current under fault | $V_{DR} = 0 \text{ V}, 5 \text{ V}, \text{ or } V_{DD}$                                                                                                                              | 25°C             | 10      |      | μΑ   |  |

<sup>(1)</sup> When  $V_S$  is at a voltage potential,  $V_D$  is floating, or when  $V_D$  is at a voltage potential,  $V_S$  is floating.



# 6.8 12 V Single Supply: Electrical Characteristics

 $V_{DD}$  = +12 V ± 10%,  $V_{SS}$  = 0 V, GND = 0 V (unless otherwise noted)

Typical at  $V_{DD}$  = +12 V,  $V_{SS}$  = 0 V,  $T_A$  = 25°C (unless otherwise noted)

|                                                | PARAMETER                                                              | TEST CONDITIONS                                                                                                           | T <sub>A</sub>   | MIN   | TYP  | MAX | UNIT |  |
|------------------------------------------------|------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|------------------|-------|------|-----|------|--|
| ANALOG SWI                                     | тсн                                                                    |                                                                                                                           |                  |       |      |     |      |  |
|                                                |                                                                        | V <sub>S</sub> = 0 V to 7.8 V,<br>I <sub>S</sub> = -10 mA                                                                 | 25°C             |       | 8.3  | 11  | Ω    |  |
| R <sub>ON</sub>                                | On-resistance                                                          | V <sub>S</sub> = 0 V to 7.8 V, I <sub>S</sub> = -10 mA                                                                    | - 40°C to +85°C  |       |      | 15  | Ω    |  |
|                                                |                                                                        | V <sub>S</sub> = 0 V to 7.8 V, I <sub>S</sub> = -10 mA                                                                    | - 40°C to +125°C |       |      | 18  | Ω    |  |
|                                                |                                                                        |                                                                                                                           | 25°C             |       | 0.05 | 0.5 |      |  |
| $\Delta R_{ON}$                                | On-resistance mismatch between channels                                | $V_S = 0 \text{ V to } 7.8 \text{ V},$<br>$I_S = -10 \text{ mA}$                                                          | - 40°C to +85°C  |       |      | 0.6 | Ω    |  |
|                                                | Sharmore                                                               |                                                                                                                           | - 40°C to +125°C |       |      | 0.7 |      |  |
|                                                |                                                                        |                                                                                                                           | 25°C             |       | 0.05 | 0.4 |      |  |
| R <sub>FLAT</sub>                              | On-resistance flatness                                                 | $V_S = 0 \text{ V to } 7.8 \text{ V},$ $I_S = -10 \text{ mA}$                                                             | - 40°C to +85°C  |       |      | 0.5 | Ω    |  |
|                                                |                                                                        | IS - TO TIA                                                                                                               | - 40°C to +125°C |       |      | 0.5 |      |  |
| R <sub>ON_DRIFT</sub>                          | On-resistance drift                                                    | $V_S = 6 \text{ V}, I_S = -10 \text{ mA}$                                                                                 | - 40°C to +125°C |       | 0.04 |     | Ω/°C |  |
|                                                |                                                                        | Switch state is on,                                                                                                       | 25°C             | - 0.7 | 0.1  | 0.7 |      |  |
| I <sub>S(ON)</sub> ,                           | Output on leakage current <sup>(1)</sup>                               | $V_{DD} = 13.2 \text{ V}, V_{SS} = 0 \text{ V},$                                                                          | - 40°C to +85°C  | - 2   |      | 2   | nA   |  |
| I <sub>D(ON)</sub>                             |                                                                        | $V_S = V_D = 1 \text{ V/ } 10 \text{ V,}$                                                                                 | - 40°C to +125°C | - 14  |      | 14  |      |  |
| FAULT CONDI                                    | TION                                                                   |                                                                                                                           |                  |       |      |     |      |  |
| I <sub>S(FA)</sub>                             | Input leakage current during overvoltage                               | $V_S = \pm 60 \text{ V}, \text{ GND} = 0 \text{ V}, \\ V_{DD} = V_{FP} = 13.2 \text{ V}, V_{SS} = V_{FN} = 0 \text{ V}, $ | - 40°C to +125°C |       | ±145 |     | μA   |  |
| I <sub>S(FA)</sub> Grounded                    | Input leakage current during overvoltage with grounded supply voltages | V <sub>S</sub> = ± 60 V, GND = 0 V,<br>V <sub>DD</sub> = V <sub>SS</sub> = V <sub>FP</sub> = V <sub>FN</sub> = 0 V        | - 40°C to +125°C |       | ±135 |     | μA   |  |
| I <sub>S(FA)</sub> Floating                    | Input leakage current during overvoltage with floating supply voltages | $V_S = \pm 60 \text{ V}$ , GND = 0 V,<br>$V_{DD} = V_{SS} = V_{FP} = V_{FN} = \text{floating}$                            | - 40°C to +125°C |       | ±140 |     | μA   |  |
|                                                |                                                                        | V <sub>S</sub> = ± 60 V, GND = 0V,                                                                                        | 25°C             | - 20  | ±2   | 20  |      |  |
| $I_{D(FA)}$                                    | Output leakage current during overvoltage                              | $V_{DD} = V_{FP} = 13.2 \text{ V}, V_{SS} = V_{FN} = 0 \text{ V},$                                                        | - 40°C to +85°C  | - 30  |      | 30  | nA   |  |
|                                                | during overvoltage                                                     | V <sub>DR</sub> = 5 V or floating                                                                                         | - 40°C to +125°C | - 50  |      | 50  |      |  |
|                                                | Output leakage augrent                                                 |                                                                                                                           | 25°C             | - 30  | ±10  | 30  |      |  |
| Output leakage current during overvoltage with |                                                                        | $V_S = \pm 60 \text{ V}, \text{ GND} = 0 \text{ V},$<br>$V_{DD} = V_{SS} = V_{FP} = V_{FN} = 0 \text{ V}$                 | - 40°C to +85°C  | - 50  |      | 50  | nA   |  |
| •                                              | grounded supply voltages                                               | ADD - ASS - AEB - AEV - O A                                                                                               | - 40°C to +125°C | - 90  |      | 90  | 1    |  |
|                                                | Outrant le elle en en en ente                                          |                                                                                                                           | 25°C             |       | ±0.6 |     |      |  |
| I <sub>D(FA) Floating</sub>                    | Output leakage current during overvoltage with                         | $V_S = \pm 60 \text{ V}, \text{ GND} = 0 \text{ V},$<br>$V_{DD} = V_{SS} = V_{FP} = V_{FN} = \text{floating}$             | - 40°C to +85°C  |       | ±1.3 |     | μA   |  |
| . , 3                                          | floating supply voltages                                               | VDD - VSS - VFP - VFN - IIOaurig                                                                                          | - 40°C to +125°C |       | ±2.3 |     |      |  |

Product Folder Links: TMUX7462F

Submit Document Feedback

Copyright © 2023 Texas Instruments Incorporated

# 6.8 12 V Single Supply: Electrical Characteristics (continued)

 $V_{DD}$  = +12 V ± 10%,  $V_{SS}$  = 0 V, GND = 0 V (unless otherwise noted) Typical at  $V_{DD}$  = +12 V,  $V_{SS}$  = 0 V,  $T_A$  = 25°C (unless otherwise noted)

|                                         | PARAMETER                                  | TEST CONDITIONS                                                                                                                                                    | T <sub>A</sub>                               | MIN TYP | MAX  | UNIT |
|-----------------------------------------|--------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|---------|------|------|
| SWITCHING CH                            | ARACTERISTICS                              |                                                                                                                                                                    |                                              |         |      |      |
|                                         |                                            |                                                                                                                                                                    | 25°C                                         | 500     | 600  |      |
| t <sub>RESPONSE</sub>                   | Fault response time                        | $V_{FP} = 8 \text{ V}, V_{FN} = 0 \text{ V},$<br>$R_1 = 300 \Omega, C_1 = 12 \text{ pF}$                                                                           | - 40°C to +85°C                              |         | 650  | ns   |
|                                         |                                            | 11 - 300 sz, Θ[- 12 β]                                                                                                                                             | - 40°C to +125°C                             |         | 700  |      |
|                                         |                                            |                                                                                                                                                                    | 25°C                                         | 850     | 2400 |      |
| RECOVERY                                | Fault recovery time                        | $V_{FP} = 8 \text{ V}, V_{FN} = 0 \text{ V},$<br>$R_1 = 300 \Omega, C_1 = 12 \text{ pF}$                                                                           | - 40°C to +85°C                              |         | 2900 | ns   |
|                                         |                                            | 1ζ – 300 s², Θ[– 12 βι                                                                                                                                             | - 40°C to +125°C                             |         | 2900 |      |
| RESPONSE(FLAG)                          | Fault flag response time                   | $V_{FP} = 8 \text{ V}, V_{FN} = 0 \text{ V}, \\ V_{PU} = 5 \text{ V}, R_{PU} = 1 \text{ k} \Omega, C_L = 12 \text{ pF}$                                            | 11 / 11 / 110 / 110   - 40°C to ±125°C   110 |         |      | ns   |
| RECOVERY(FLAG)                          | Fault flag recovery time                   | $V_{FP} = 8 \text{ V}, V_{FN} = 0 \text{ V}, \\ V_{PU} = 5 \text{ V}, R_{PU} = 1 \text{ k}\Omega, C_L = 12 \text{ pF}$                                             | - 40°C to +125°C                             | 0.8     |      | μs   |
| t <sub>RESPONSE(DR)</sub>               | Fault output response time                 | $V_{FP}$ = 8 V, $V_{FN}$ = 0 V, $R_L$ = 1 k $\Omega$ , $C_L$ = 12 pF                                                                                               | - 40°C to +125°C                             | 3       |      | μs   |
| X <sub>TALK</sub>                       | Inter-channel crosstalk                    | $R_S$ = 50 $\Omega$ , $R_L$ = 50 $\Omega$ , $C_L$ = 5 pF, $V_S$ = 200 mV <sub>RMS</sub> , $V_{BIAS}$ = 2 V, f = 1 MHz                                              | 25°C                                         | - 100   |      | dB   |
| BW                                      | - 3 dB bandwidth (WQFN Package)            | $R_S$ = 50 $\Omega$ , $R_L$ = 50 $\Omega$ , $C_L$ = 5 pF, $V_S$ = 200 mV <sub>RMS</sub> , $V_{BIAS}$ = 2 V                                                         | 25°C                                         | 620     |      | MHz  |
| BW                                      | - 3 dB bandwidth (TSSOP<br>Package)        | $R_S = 50 \Omega$ , $R_L = 50 \Omega$ , $C_L = 5 pF$ , $V_S = 200 \text{ mV}_{RMS}$ , $V_{BIAS} = 2 \text{ V}$                                                     | 25°C                                         | 560     |      | MHz  |
| I <sub>LOSS</sub>                       | Insertion loss                             | $R_S = 50 \Omega$ , $R_L = 50 \Omega$ , $C_L = 5 pF$ , $V_S = 200 \text{ mV}_{RMS}$ , $V_{BIAS} = 2 \text{ V}$ , $f = 1 \text{ MHz}$                               | 25°C                                         | - 0.7   |      | dB   |
| THD+N                                   | Total harmonic distortion plus noise       | $R_S = 50 \Omega$ , $R_L = 10 k \Omega$ , $V_S = 6 V_{PP}$ , $V_{BIAS} = 6 V$ , $f = 20 Hz$ to 20 kHz                                                              | 25°C                                         | 0.0007  |      | %    |
| C <sub>S(ON)</sub> , C <sub>D(ON)</sub> | Input/Output on-capacitance                | f = 1 MHz, V <sub>S</sub> = 6 V                                                                                                                                    | 25°C                                         | 16      |      | pF   |
| POWER SUPPL                             | Y                                          |                                                                                                                                                                    |                                              |         |      |      |
|                                         |                                            | V <sub>DD</sub> = V <sub>FP</sub> = 13.2 V,                                                                                                                        | 25°C                                         | 0.3     | 0.5  | mA   |
| I <sub>DD</sub>                         | V <sub>DD</sub> supply current             | $V_{SS} = V_{FN} = 0 V$                                                                                                                                            | - 40°C to +85°C                              |         | 0.5  | mA   |
|                                         |                                            | $V_{DR} = 0 \text{ V}, 5 \text{ V}, \text{ or } V_{DD}$                                                                                                            | - 40°C to +125°C                             |         | 0.6  | mA   |
| I <sub>GND</sub>                        | GND current                                | $V_{DD} = V_{FP} = 13.2 \text{ V},$ $V_{SS} = V_{FN} = 0 \text{ V},$ $V_{DR} = 0 \text{ V}, 5 \text{ V}, \text{ or } V_{DD}$                                       | 25°C                                         | 0.06    |      | mA   |
| I <sub>FP</sub>                         | V <sub>FP</sub> supply current             | $V_{DD} = V_{FP} = 13.2 \text{ V},$ $V_{SS} = V_{FN} = 0 \text{ V},$ $V_{DR} = 0 \text{ V}, 5 \text{ V}, \text{ or } V_{DD}$                                       | 25°C                                         | 10      |      | μA   |
| I <sub>FN</sub>                         | V <sub>FN</sub> supply current             | $V_{DD} = V_{FP} = 13.2 \text{ V},$ $V_{SS} = V_{FN} = 0 \text{ V},$ $V_{DR} = 0 \text{ V}, 5 \text{ V}, \text{ or } V_{DD}$                                       | 25°C                                         | 10      |      | μA   |
|                                         |                                            |                                                                                                                                                                    | 25°C                                         | 0.32    | 0.5  | mA   |
| I <sub>DD(FA)</sub>                     | V <sub>DD</sub> supply current under fault | $V_S = \pm 60 \text{ V},$<br>$V_{DD} = V_{FP} = 13.2 \text{ V}, V_{SS} = V_{FN} = 0 \text{ V},$                                                                    | - 40°C to +85°C                              |         | 0.5  | mA   |
| bb FF9 radio                            |                                            | $V_{DR} = 0 \text{ V}, 5 \text{ V}, \text{ or } V_{DD}$                                                                                                            | - 40°C to +125°C                             |         | 0.6  | mA   |
| GND(FA)                                 | GND current under fault                    | $V_S = \pm 60 \text{ V},$<br>$V_{DD} = V_{FP} = 13.2 \text{ V}, V_{SS} = V_{FN} = 0 \text{ V},$<br>$V_{DR} = 0 \text{ V}, 5 \text{ V}, \text{ or } V_{DD}$         | 25°C                                         | 0.16    |      | mA   |
| FP(FA)                                  | V <sub>FP</sub> supply current under fault | V <sub>S</sub> = ± 60 V,<br>V <sub>DD</sub> = V <sub>FP</sub> = 13.2 V, V <sub>SS</sub> = V <sub>FN</sub> = 0 V,<br>V <sub>DR</sub> = 0 V, 5 V, or V <sub>DD</sub> | 25°C                                         | 10      |      | μА   |
| I <sub>FN(FA)</sub>                     | V <sub>FN</sub> supply current under fault | $V_S = \pm 60 \text{ V},$<br>$V_{DD} = V_{FP} = 13.2 \text{ V}, V_{SS} = V_{FN} = 0 \text{ V},$<br>$V_{DR} = 0 \text{ V}, 5 \text{ V}, \text{ or } V_{DD}$         | 25°C                                         | 10      |      | μA   |

<sup>(1)</sup> When  $V_S$  is at a voltage potential,  $V_D$  is floating, or when  $V_D$  is at a voltage potential,  $V_S$  is floating.



# 6.9 36 V Single Supply: Electrical Characteristics

 $V_{DD}$  = +36 V ± 10%,  $V_{SS}$  = 0 V, GND = 0 V (unless otherwise noted)

Typical at  $V_{DD}$  = +36 V,  $V_{SS}$  = 0 V,  $T_A$  = 25 °C (unless otherwise noted)

|                                            | PARAMETER                                                              | TEST CONDITIONS                                                                                                                 | T <sub>A</sub>   | MIN   | TYP  | MAX | UNIT |  |
|--------------------------------------------|------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|------------------|-------|------|-----|------|--|
| ANALOG SWIT                                | гсн                                                                    |                                                                                                                                 | <u> </u>         |       |      |     |      |  |
|                                            |                                                                        |                                                                                                                                 | 25°C             |       | 8.3  | 11  |      |  |
| R <sub>ON</sub>                            | On-resistance                                                          | $V_S = 0 \text{ V to } 30 \text{ V},$<br>$I_S = -10 \text{ mA}$                                                                 | - 40°C to +85°C  |       |      | 14  | Ω    |  |
|                                            |                                                                        | 15 10 11 11                                                                                                                     | - 40°C to +125°C |       |      | 17  |      |  |
|                                            |                                                                        |                                                                                                                                 | 25°C             |       | 0.05 | 0.5 |      |  |
| ∆ R <sub>ON</sub>                          | On-resistance mismatch between channels                                | $V_S = 0 \text{ V to } 30 \text{ V},$<br>$I_S = -10 \text{ mA}$                                                                 | - 40°C to +85°C  |       |      | 0.6 | Ω    |  |
|                                            |                                                                        | 13 13 11 11                                                                                                                     | - 40°C to +125°C |       |      | 0.7 |      |  |
|                                            |                                                                        |                                                                                                                                 | 25°C             |       | 0.06 | 0.9 |      |  |
| R <sub>FLAT</sub>                          | On-resistance flatness                                                 | $V_S = 0 \text{ V to } 30 \text{ V},$<br>$I_S = -10 \text{ mA}$                                                                 | - 40°C to +85°C  |       |      | 1.1 | Ω    |  |
|                                            |                                                                        |                                                                                                                                 | - 40°C to +125°C |       |      | 1.3 |      |  |
| R <sub>ON_DRIFT</sub>                      | On-resistance drift                                                    | V <sub>S</sub> = 18 V, I <sub>S</sub> = -10 mA                                                                                  | - 40°C to +125°C |       | 0.04 |     | Ω/°C |  |
|                                            |                                                                        | Switch state is on,                                                                                                             | 25°C             | - 0.7 | 0.2  | 0.7 |      |  |
| I <sub>S(ON)</sub> ,<br>I <sub>D(ON)</sub> | Output on leakage current <sup>(1)</sup>                               | $V_{DD} = 39.6 \text{ V}, V_{SS} = 0 \text{ V},$                                                                                | - 40°C to +85°C  | - 2   |      | 2   | nA   |  |
| D(ON)                                      |                                                                        | $V_S = V_D = 1 \text{ V/ } 30 \text{ V}$                                                                                        | - 40°C to +125°C | - 15  |      | 15  |      |  |
| FAULT CONDI                                | TION                                                                   |                                                                                                                                 |                  |       |      |     |      |  |
| I <sub>S(FA)</sub>                         | Input leakage current during overvoltage                               | V <sub>S</sub> = 60 / - 40 V, GND = 0 V,<br>V <sub>DD</sub> = V <sub>FP</sub> = 39.6 V, V <sub>SS</sub> = V <sub>FN</sub> = 0 V | - 40°C to +125°C |       | ±98  |     | μA   |  |
| S(FA) Grounded                             | Input leakage current during overvoltage with grounded supply voltages | V <sub>S</sub> = ± 60 V, GND = 0 V,<br>V <sub>DD</sub> = V <sub>SS</sub> = V <sub>FP</sub> = V <sub>FN</sub> = 0 V              | - 40°C to +125°C |       | ±135 |     | μА   |  |
| S(FA) Floating                             | Input leakage current during overvoltage with floating supply voltages | $V_S = \pm 60 \text{ V}, \text{ GND} = 0 \text{ V},$<br>$V_{DD} = V_{SS} = V_{FP} = V_{FN} = \text{floating}$                   | - 40°C to +125°C |       | ±140 |     | μА   |  |
|                                            |                                                                        | V <sub>S</sub> = 60 / - 40 V, GND = 0 V,                                                                                        | 25°C             | - 20  | ±2   | 20  |      |  |
| I <sub>D(FA)</sub>                         | Output leakage current during overvoltage                              | $V_{DD} = V_{FP} = 39.2 \text{ V}, V_{SS} = V_{FN} = 0 \text{ V},$                                                              | - 40°C to +85°C  | - 30  |      | 30  | nA   |  |
|                                            | aumig evervenage                                                       | V <sub>DR</sub> = 5 V or floating                                                                                               | - 40°C to +125°C | - 50  |      | 50  |      |  |
|                                            | Output leakage current                                                 |                                                                                                                                 | 25°C             | - 30  | ±10  | 30  |      |  |
| I <sub>D(FA)</sub> Grounded                | during overvoltage with                                                | $V_S = \pm 60 \text{ V}, \text{ GND} = 0 \text{ V},$<br>$V_{DD} = V_{SS} = V_{EP} = V_{EN} = 0 \text{ V}$                       | - 40°C to +85°C  | - 50  |      | 50  | nA   |  |
|                                            | grounded supply voltages                                               | VDD VSS - VFP - VFN - 0 V                                                                                                       | - 40°C to +125°C | - 90  |      | 90  |      |  |
|                                            | Output lookage current                                                 |                                                                                                                                 | 25°C             |       | ±0.6 |     |      |  |
| D(FA) Floating                             | Output leakage current during overvoltage with                         | $V_S = \pm 60 \text{ V}, \text{ GND} = 0 \text{ V},$<br>$V_{DD} = V_{SS} = V_{FP} = V_{FN} = \text{ floating}$                  | - 40°C to +85°C  |       | ±1.3 |     | μΑ   |  |
|                                            | floating supply voltages                                               | VD - VSS - VFP - VFN - HOALING                                                                                                  | - 40°C to +125°C |       | ±2.3 |     |      |  |

Product Folder Links: TMUX7462F

Submit Document Feedback

Copyright © 2023 Texas Instruments Incorporated

# 6.9 36 V Single Supply: Electrical Characteristics (continued)

 $V_{DD}$  = +36 V ± 10%,  $V_{SS}$  = 0 V, GND = 0 V (unless otherwise noted) Typical at  $V_{DD}$  = +36 V,  $V_{SS}$  = 0 V,  $T_A$  = 25°C (unless otherwise noted)

|                                         | PARAMETER                                  | TEST CONDITIONS                                                                                                                                                         | T <sub>A</sub>   | MIN TYP | MAX  | UNIT |
|-----------------------------------------|--------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|---------|------|------|
| SWITCHING CH                            | ARACTERISTICS                              |                                                                                                                                                                         |                  |         |      |      |
|                                         |                                            |                                                                                                                                                                         | 25°C             | 150     | 310  |      |
| RESPONSE                                | Fault response time                        | $V_{FP} = 18 \text{ V}, V_{FN} = 0 \text{ V},$<br>$R_1 = 300 \Omega, C_1 = 12 \text{ pF}$                                                                               | - 40°C to +85°C  |         | 330  | ns   |
|                                         |                                            | π 500 ω, σ 12 μ                                                                                                                                                         | - 40°C to +125°C |         | 350  |      |
|                                         |                                            |                                                                                                                                                                         | 25°C             | 1100    | 2200 |      |
| RECOVERY                                | Fault recovery time                        | $V_{FP} = 18 \text{ V}, V_{FN} = 0 \text{ V},$<br>$R_1 = 300 \Omega, C_1 = 12 \text{ pF}$                                                                               | - 40°C to +85°C  |         | 2700 | ns   |
|                                         |                                            | 11, 000 11, 0t 12 pt                                                                                                                                                    | - 40°C to +125°C |         | 2700 |      |
| tresponse(flag)                         | Fault flag response time                   | $V_{FP} = 18 \text{ V}, V_{FN} = 0 \text{ V},$<br>$V_{PU} = 5 \text{ V}, R_{PU} = 1 \text{ k} \Omega, C_L = 12 \text{ pF}$                                              | - 40°C to +125°C | 110     |      | ns   |
| t <sub>RECOVERY(FLAG)</sub>             | Fault flag recovery time                   | $V_{FP}$ = 18 V, $V_{FN}$ = 0 V, $V_{PU}$ = 5 V, $R_{PU}$ = 1 k $\Omega$ , $C_L$ = 12 pF                                                                                | - 40°C to +125°C | 0.8     |      | μs   |
| t <sub>RESPONSE(DR)</sub>               | Fault output response time                 | $V_{FP} = 8 \text{ V}, V_{FN} = 0 \text{ V},$<br>$R_L = 1 \text{ k}\Omega, C_L = 12 \text{ pF}$                                                                         | - 40°C to +125°C | 2.7     |      | μs   |
| X <sub>TALK</sub>                       | Inter-channel crosstalk                    | $R_S$ = 50 $\Omega$ , $R_L$ = 50 $\Omega$ , $C_L$ = 5 pF, $V_S$ = 200m $V_{RMS}$ , $V_{BIAS}$ = 2 V, f = 1 MHz                                                          | 25°C             | - 100   |      | dB   |
| BW                                      | - 3 dB bandwidth (WQFN Package)            | $R_S = 50 \Omega$ , $R_L = 50 \Omega$ , $C_L = 5 pF$ , $V_S = 200 \text{ mV}_{RMS}$ , $V_{BIAS} = 2 \text{ V}$                                                          | 25°C             | 600     |      | MHz  |
| BW                                      | - 3 dB bandwidth (TSSOP<br>Package)        | $R_S$ = 50 $\Omega$ , $R_L$ = 50 $\Omega$ , $C_L$ = 5 pF, $V_S$ = 200 mV <sub>RMS</sub> , $V_{BIAS}$ = 2 V                                                              | 25°C             | 580     |      | MHz  |
| I <sub>LOSS</sub>                       | Insertion loss                             | $R_S$ = 50 $\Omega$ , $R_L$ = 50 $\Omega$ , $C_L$ = 5 pF,<br>$V_S$ = 200 mV <sub>RMS</sub> , $V_{BIAS}$ = 2 V, f = 1 MHz                                                | 25°C             | - 0.7   |      | dB   |
| THD+N                                   | Total harmonic distortion plus noise       | $R_S = 50 \ \Omega$ , $R_L = 10 \ k \Omega$ , $V_S = 18 \ V_{PP}$ , $V_{BIAS} = 18 \ V$ , $f = 20 \ Hz$ to 20 kHz                                                       | 25°C             | 0.0006  |      | %    |
| C <sub>S(ON)</sub> , C <sub>D(ON)</sub> | Input/Output on-capacitance                | f = 1 MHz, V <sub>S</sub> = 18 V                                                                                                                                        | 25°C             | 17      |      | pF   |
| POWER SUPPL                             | Y                                          |                                                                                                                                                                         |                  |         |      |      |
|                                         |                                            |                                                                                                                                                                         | 25°C             | 0.3     | 0.5  |      |
| $I_{DD}$                                | V <sub>DD</sub> supply current             | $V_{DD} = V_{FP} = 39.6 \text{ V}, V_{SS} = V_{FN} = 0 \text{ V}, V_{DR} = 0 \text{ V}, 5 \text{ V}, \text{ or } V_{DD}$                                                | - 40°C to +85°C  |         | 0.5  | mA   |
|                                         |                                            |                                                                                                                                                                         | - 40°C to +125°C |         | 6    |      |
| I <sub>ss</sub>                         | V <sub>SS</sub> supply current             | $V_{DD} = V_{FP} = 39.6 \text{ V } V_{SS} = V_{FN} = 0 \text{ V},$<br>$V_{DR} = 0 \text{ V}, 5 \text{ V}, \text{ or } V_{DD}$                                           | 25°C             | 0.25    |      | mA   |
| $I_{GND}$                               | GND current                                | $V_{DD} = V_{FP} = 39.6 \text{ V}, V_{SS} = V_{FN} = 0 \text{ V}, V_{DR} = 5 \text{ V}, \text{ or } V_{DD}$                                                             | 25°C             | 0.07    |      | mA   |
| I <sub>FP</sub>                         | V <sub>FP</sub> supply current             | $V_{DD} = V_{FP} = 39.6 \text{ V}, V_{SS} = V_{FN} = 0 \text{ V}, V_{DR} = 5 \text{ V}, \text{ or } V_{DD}$                                                             | 25°C             | 10      |      | μA   |
| I <sub>FN</sub>                         | V <sub>FN</sub> supply current             | $V_{DD} = V_{FP} = 39.6 \text{ V}, V_{SS} = V_{FN} = 0 \text{ V}, V_{DR} = 5 \text{ V}, \text{ or } V_{DD}$                                                             | 25°C             | 10      |      | μA   |
|                                         |                                            | V <sub>S</sub> = 60 / - 40 V,                                                                                                                                           | 25°C             | 0.32    | 0.5  |      |
| DD(FA)                                  | V <sub>DD</sub> supply current under fault | $V_{DD} = V_{FP} = 39.6 \text{ V}, V_{SS} = V_{FN} = 0 \text{ V},$                                                                                                      | - 40°C to +85°C  |         | 0.5  | mA   |
|                                         |                                            | $V_{DR} = 0 \text{ V}, 5 \text{ V}, \text{ or } V_{DD}$                                                                                                                 | - 40°C to +125°C |         | 0.6  |      |
| SS(FA)                                  | V <sub>SS</sub> supply current under fault | V <sub>S</sub> = 60 / - 40 V,<br>V <sub>DD</sub> = V <sub>FP</sub> = 39.6 V, V <sub>SS</sub> = V <sub>FN</sub> = 0 V,<br>V <sub>DR</sub> = 0 V, 5 V, or V <sub>DD</sub> | 25°C             | 0.18    |      | mA   |
| GND(FA)                                 | GND current under fault                    | V <sub>S</sub> = 60 / - 40 V,<br>V <sub>DD</sub> = V <sub>FP</sub> = 39.6 V, V <sub>SS</sub> = V <sub>FN</sub> = 0 V,<br>V <sub>DR</sub> = 0 V, 5 V, or V <sub>DD</sub> | 25°C             | 0.12    |      | mA   |
| I <sub>FP(FA)</sub>                     | V <sub>FP</sub> supply current under fault | V <sub>S</sub> = 60 / - 40 V,<br>V <sub>DD</sub> = V <sub>FP</sub> = 39.6 V, V <sub>SS</sub> = V <sub>FN</sub> = 0 V,<br>V <sub>DR</sub> = 0 V, 5 V, or V <sub>DD</sub> | 25°C             | 10      |      | μA   |



# 6.9 36 V Single Supply: Electrical Characteristics (continued)

 $V_{DD}$  = +36 V ± 10%, V<sub>SS</sub> = 0 V, GND = 0 V (unless otherwise noted) Typical at V<sub>DD</sub> = +36 V, V<sub>SS</sub> = 0 V, T<sub>A</sub> = 25 $^{\circ}$ C (unless otherwise noted)

| PARAMETER           |    | PARAMETER                                  | TEST CONDITIONS                                                                                                      | T <sub>A</sub> | MIN | TYP | MAX | UNIT |
|---------------------|----|--------------------------------------------|----------------------------------------------------------------------------------------------------------------------|----------------|-----|-----|-----|------|
| I <sub>FN(FA)</sub> | s) | V <sub>FN</sub> supply current under fault | $V_S = 60 / - 40 V$ ,<br>$V_{DD} = V_{FP} = 39.6 V$ , $V_{SS} = V_{FN} = 0 V$ ,<br>$V_{DR} = 0 V$ , 5 V, or $V_{DD}$ | 25°C           |     | 10  |     | μА   |

Product Folder Links: TMUX7462F

(1) When  $V_S$  is at a voltage potential,  $V_D$  is floating, or when  $V_D$  is at a voltage potential,  $V_S$  is floating.

Submit Document Feedback

Copyright © 2023 Texas Instruments Incorporated

14

# 6.10 Typical Characteristics

at  $T_A = 25$ °C,  $V_{DD} = 15$  V, and  $V_{SS} = -15$  V (unless otherwise noted)



Product Folder Links: TMUX7462F

图 6-5. On-Resistance vs Source or Drain Voltage

图 6-6. On-Resistance vs Source or Drain Voltage



at  $T_A$  = 25°C,  $V_{DD}$  = 15 V, and  $V_{SS}$  = -15 V (unless otherwise noted)



Submit Document Feedback

图 6-11. On-Resistance vs Source or Drain Voltage

Copyright © 2023 Texas Instruments Incorporated

English Data Sheet: SCDS394

图 6-12. On-Resistance vs Source or Drain Voltage



at  $T_A = 25$ °C,  $V_{DD} = 15$  V, and  $V_{SS} = -15$  V (unless otherwise noted)



图 6-13. I<sub>ON</sub> Leakage Current vs Temperature



 $V_{DD}$  = 36 V,  $V_{SS}$  = 0 V

图 6-15. I<sub>ON</sub> Leakage Current vs Temperature



图 6-17. I<sub>D(FA)</sub> Overvoltage Leakage Current vs Temperature



图 6-14. I<sub>ON</sub> Leakage Current vs Temperature



图 6-16. I<sub>ON</sub> Leakage Current vs Temperature



图 6-18. I<sub>D(FA)</sub> Overvoltage Leakage Current vs Temperature



at  $T_A = 25$ °C,  $V_{DD} = 15$  V, and  $V_{SS} = -15$  V (unless otherwise noted)





at  $T_A$  = 25°C,  $V_{DD}$  = 15 V, and  $V_{SS}$  =  $^-$  15 V (unless otherwise noted)





at  $T_A$  = 25°C,  $V_{DD}$  = 15 V, and  $V_{SS}$  =  $^-$  15 V (unless otherwise noted)



### 7 Parameter Measurement Information

#### 7.1 On-Resistance

The TMUX7462F's on-resistance is the ohmic resistance across the source (Sx) and drain (Dx) pins of the device. The on-resistance varies with input voltage and supply voltage. The symbol  $R_{ON}$  is used to denote on-resistance. The measurement setup used to measure  $R_{ON}$  is shown in  $\mathbb{R}$  7-1.  $\triangle R_{ON}$  represents the difference between the  $R_{ON}$  of any two channels, while  $R_{ON\_FLAT}$  denotes the flatness that is defined as the difference between the maximum and minimum value of on-resistance measured over the specified analog signal range.



图 7-1. On-Resistance Measurement Setup

### 7.2 On-Leakage Current



图 7-2. On-Leakage Measurement Setup

English Data Sheet: SCDS394

# 7.3 Input and Output Leakage Current under Overvoltage Fault

If any of the source pin voltage goes above the fault supplies ( $V_{FP}$  or  $V_{FN}$ ) by one threshold voltage ( $V_{T}$ ), the TMUX7462F's overvoltage protection feature is triggered to turn off the switch under fault, keeping the fault channel in the high-impedance state.  $I_{S(FA)}$  and  $I_{D(FA)}$  denotes the input and output leakage current under overvoltage fault conditions, respectively. The supply (or supplies) can either be in normal operating condition ( $\mathbb{Z}$  7-3) or abnormal operating condition ( $\mathbb{Z}$  7-4) when the overvoltage fault occurs. The supply (or supplies) can either be unpowered ( $V_{DD} = V_{SS} = V_{FN} = V_{FP} = 0$  V), floating ( $V_{DD} = V_{SS} = V_{FN} = V_{FP} = 0$  Connection), or at any level that is below the undervoltage (UV) threshold during abnormal operating conditions.



图 7-3. Measurement Setup for Input and Output Leakage Current Under Overvoltage Fault with Normal Supplies



图 7-4. Measurement Setup for Input and Output Leakage Current Under Overvoltage Fault with Unpowered or Floating Supplies

Product Folder Links: TMUX7462F

Submit Document Feedback

Copyright © 2023 Texas Instruments Incorporated

### 7.4 Fault Response Time

Fault response time ( $t_{RESPONSE}$ ) measures the delay between the source voltage exceeding the fault supply voltage ( $V_{FP}$  or  $V_{FN}$ ) by 0.5V and the drain voltage failing to 90% of the fault supply voltage exceeded. 87-5 shows the setup used to measure  $t_{RESPONSE}$ .



图 7-5. Fault Response Time Measurement Setup

## 7.5 Fault Recovery Time

Fault recovery time ( $t_{RECOVERY}$ ) measures the delay between the source voltage falling from overvoltage condition to below fault supply voltage ( $V_{FP}$  or  $V_{FN}$ ) plus 0.5 V and the drain voltage rising from 0V to 50% of the fault supply voltage exceeded.  $\boxtimes$  7-6 shows the setup used to measure  $t_{RECOVERY}$ .



图 7-6. Fault Recovery Time Measurement Setup

# 7.6 Fault Flag Response Time

Fault flag response time ( $t_{RESPONSE(FLAG)}$ ) measures the delay between the source voltage exceeding the fault supply voltage ( $V_{FP}$  or  $V_{FN}$ ) by 0.5 V and the general fault flag (FF) pin to go below 10% of its original value.  $\[ \]$  7-7 shows the setup used to measure  $t_{RESPONSE(FLAG)}$ .



图 7-7. Fault Flag Response Time Measurement Setup

# 7.7 Fault Flag Recovery Time

Fault flag recovery time ( $t_{RECOVERY(FLAG)}$ ) measures the delay between the source voltage falling from the overvoltage condition to below the fault supply voltage ( $V_{FP}$  or  $V_{FN}$ ) plus 0.5 V and the general fault flag (FF) pin to rise above 3 V with 5 V external pull-up. 87-8 shows the setup used to measure  $t_{RECOVERY(FLAG)}$ .



图 7-8. Fault Flag Recovery Time Measurement Setup

Submit Document Feedback

Copyright © 2023 Texas Instruments Incorporated

English Data Sheet: SCDS394

 $V_S < V_{FN} - V_T$  (to measure  $t_{RECOVERY(DR)\_FN}$ )

#### 7.8 Fault Drain Enable Time

 $t_{RESPONSE(DR)}$  represents the delay between the voltage at the DR pin falling from a high to low signal and the output of the drain pin reaching 90% of the fault supplies ( $V_{FP}$  or  $V_{FN}$ ).  $t_{RESPONSE(DR)}$  is a measure of how quickly the internal pull-up engages in response to the DR pin.  $\boxed{8}$  7-9 shows the setup used to measure  $t_{RESPONSE(DR)}$ .



图 7-9. Fault Drain Enable Time Measurement Setup

#### 7.9 Inter-Channel Crosstalk

图 7-10 and 方程式 1 shows how the inter-channel crosstalk (X<sub>TALK(INTER)</sub>) is measured as the voltage at the source pin (Sx) of an on-switch input, when a 1-V<sub>RMS</sub> signal is applied at the source pin of an on-switch input in a different channel.



图 7-10. Inter-Channel Crosstalk Measurement Setup

Product Folder Links: TMUX7462F

$$Inter-channel\ Crosstalk\ =\ 20\ \times\ Log\ \frac{V_{OUT}}{V_S} \eqno(1)$$

Copyright © 2023 Texas Instruments Incorporated

Submit Document Feedback

#### 7.10 Bandwidth

Bandwidth (BW) is defined as the range of frequencies that are attenuated by < 3 dB when the input is applied to the source pin (Sx) of an on-channel, and the output is measured at the TMUX7462F's drain pin (D or Dx). 图 7-11 and 方程式 2 shows the setup used to measure bandwidth of the switch.



图 7-11. Bandwidth Measurement Setup

$$Bandwidth = 20 \times Log \frac{V_{OUT}}{V_S}$$
 (2)

### 7.11 THD + Noise

The total harmonic distortion (THD) of a signal is a measurement of the harmonic distortion, and is defined as the ratio of the sum of the powers of all harmonic components to the power of the fundamental frequency at the multiplexer output. The on-resistance of the TMUX7462F varies with the amplitude of the input signal and results in distortion when the drain pin is connected to a low-impedance load. Total harmonic distortion plus noise is denoted as THD+N. 

7-12 shows the setup used to measure THD+N of the devices.



图 7-12. THD+N Measurement Setup

Product Folder Links: TMUX7462F

Submit Document Feedback

Copyright © 2023 Texas Instruments Incorporated

# 8 Detailed Description

### 8.1 Overview

The TMUX7462F is a four-channel protector that can be placed in series with the signal path to protect sensitive components downstream from overvoltage faults. The channel protector prevents overvoltages in both powered and powered-off conditions, making it suitable for applications where correct power supply sequencing cannot be precisely controlled. The powered-off condition includes floating power supplies, grounded power supplies, or power supplies at any level that are below the undervoltage (UV) threshold. The internal switch is turned-on and turned-off autonomously based on the fault situation without the need of external controls, making the device extremely easy to implement in the system. The primary supply voltages define the on-resistance profile, while the secondary supply voltages define the voltage level at which the overvoltage protection engages. The device works well with dual supplies ( $\pm 5$  V to  $\pm 22$  V), a single supply (8 V to  $\pm 44$  V), or asymmetric supplies (such as  $\pm 12$  V,  $\pm 12$  V).

### 8.2 Functional Block Diagram



## 8.3 Feature Description

#### 8.3.1 Flat ON-Resistance

The TMUX7462F are designed with a special switch architecture to produce ultra-flat on-resistance ( $R_{ON}$ ) across most of the switch input operation region. The flat  $R_{ON}$  response allows the device to be used in precision sensor applications since the  $R_{ON}$  is controlled regardless of the signals sampled. The architecture is implemented without a charge pump so no unwanted noise is produced from the device to affect sampling accuracy.

#### 8.3.2 Protection Features

The TMUX7462F offers a number of protection features to enable robust system implementations.

#### 8.3.2.1 Input Voltage Tolerance

The maximum voltage that can be applied to any source input pin is +60 V or -60 V, allowing the device to handle typical voltage fault conditions in industrial applications. Take caution: the device has different maximum stress ratings across different pin combinations and are defined as the following:

#### Between source pins and supply rails: 85 V

For example, if the device is powered by  $V_{DD}$  supply of 25 V, then the maximum negative signal level on any source pin is -60 V. If the device is powered by  $V_{DD}$  supply of 40 V, then the maximum negative signal level on any source pin is reduced to -45 V to maintain the 85 V maximum rating across the source pin and the supply.

#### 2. Between source pins and drain pin of the same channel: 85 V

For example, if the DR pin is left floating and an overvoltage voltage fault of -60 V occurs on the source pin S1, then the maximum positive voltage signal level driven on the drain pin channel D1 is 25 V to maintain the 85 V maximum rating across the source pin and the drain pin.

#### 8.3.2.2 Powered-Off Protection

The source (Sx) pins of the device remain in the high impedance (Hi-Z) state, and the device performance remains within the leakage performance specifications when the supplies of TMUX7462F are removed ( $V_{DD}/V_{SS}$  = 0 V or floating) or at a level that is below the undervoltage (UV) threshold. Powered-off protection minimizes system design complexity by removing the need to control the system's power supply sequencing. The feature prevents errant voltages on the input source pins from reaching the rest of the system and maintains isolation when the system is powering up. Without powered-off protection, signal on the input source pins can back-power the supply rails through internal ESD diodes and cause potential damage to the system.

A GND reference must always be present to for proper operation. Source and drain voltage levels of up to ±60 V are blocked in the powered-off condition.

#### 8.3.2.3 Fail-Safe Logic

Fail-Safe logic circuitry allows voltages on the control input pin (DR) to be applied before the supply pins. This eliminates the need for power sequencing of the logic signals and protects the device from potential damage. The control inputs are protected against positive faults of up to +44 V in the powered-off condition, but do not offer protection against a negative overvoltage condition.

### 8.3.2.4 Overvoltage Protection and Detection

The TMUX7462F detects overvoltage inputs by comparing the voltage on a source pin (Sx) with the fault supplies ( $V_{FP}$  and  $V_{FN}$ ). A signal is considered overvoltage if it exceeds the fault supply voltages by the threshold voltage ( $V_{T}$ ).

The switch automatically turns OFF and the source pin becomes high impedance so that only small leakage currents flow through the switch when an overvoltage is detected. The drain pin (Dx) behavior can be adjusted by controlling the drain response (DR) pin in the following ways:

### 1. DR pin floating or driven above V<sub>IH</sub>:

If the DR pin is driven about VIH level of the pin, then the drain pin becomes high impedance (Hi-Z) upon overvoltage fault.

#### 2. DR driven below V<sub>IL</sub>:

If the DR pin is driven below VIL level of the pin, then the drain pin (Dx) is pulled to the supply that was exceeded. For example, if the source voltage exceeds  $V_{FP}$ , then the drain output is pulled to  $V_{FP}$ . If the source voltage exceeds  $V_{FN}$ , then the drain output is pulled to  $V_{FN}$ . The pull-up impedance is approximately 40 k  $\Omega$ , and as a result, the drain current is limited to roughly 1 mA during a shorted load (to GND) condition.

8-1 shows a detailed view of the how the DR pin controls the output state of the drain pin under a fault scenario.



图 8-1. Detailed Functional Diagram

 $V_{FP}$  and  $V_{FN}$  are required fault supplies that set the level at which the overvoltage protection is engaged.  $V_{FP}$  can be supplied from 3 V to  $V_{DD}$ , while the  $V_{FN}$  can be supplied from  $V_{SS}$  to 0 V. If the fault supplies are not available in the system, then the  $V_{FP}$  pin must be connected to  $V_{DD}$ , while the  $V_{FN}$  pin must be connected to  $V_{SS}$ . In this case, the overvoltage protection then engages at the primary supply voltages  $V_{DD}$  and  $V_{SS}$ .

Product Folder Links: TMUX7462F

Copyright © 2023 Texas Instruments Incorporated

## 8.3.2.5 Latch-Up Immunity

Latch-up is a condition where a low impedance path is created between a supply pin and ground. This condition is caused by a trigger (current injection or overvoltage), but once activated, the low impedance path remains even after the trigger is no longer present. This low impedance path may cause system upset or catastrophic damage due to excessive current levels. The Latch-up condition typically requires a power cycle to eliminate the low impedance path.

An insulating oxide layer is placed on top of the silicon substrate to prevent any parasitic junctions from forming in the TMUX7462F devices. As a result, the devices are latch-up immune under all circumstances by device construction.

#### 8.3.2.6 EMC Protection

The TMUX7462F is not intended for standalone electromagnetic compatibility (EMC) protection in industrial applications. There are three common high voltage transient specifications that govern industrial high voltage transient specifications: IEC61000-4-2 (ESD), IEC61000-4-4 (EFT), and IEC61000-4-5 (surge immunity). A transient voltage suppressor (TVS), along with some low-value series current limiting resistor, are required to prevent source input voltages from going above the rated ±60 V limits.

It is critical to ensure that the maximum working voltage is greater than the normal operating range of the input source pins protected and any known system common-mode overvoltage that may be present due to incorrect wiring, loss of power, or short circuit when selecting a TVS protection device. 8-2 shows an example of the proper design window when selecting a TVS device.

Region 1 denotes the normal operation region of TMUX7462F, where the input source voltages stay below the fault supplies  $V_{FP}$  and  $V_{FN}$ . Region 2 represents the range of possible persistent DC (or long duration AC overvoltage fault) presented on the source input pins. Region 3 represents the margin between any known DC overvoltage level and the absolute maximum rating of the TMUX7462F. The TVS breakdown voltage must be selected to be less than the absolute maximum rating of the TMUX7462F, but greater than any known possible persistent DC or long duration AC overvoltage fault to avoid triggering the TVS inadvertently. Region 4 represents the margin the system designers must impose when selecting the TVS protection device to prevent accidental triggering the ESD cells of the TMUX7462F.



图 8-2. System Operation Regions and Proper Region of Selecting a TVS Protection Device

#### 8.3.3 Overvoltage Fault Flags

The voltages on TMUX7462F's source input pins are continuously monitored, and the status of whether an overvoltage condition occurs is indicated by an active low general fault flag (FF). The voltage on the FF pin indicates if any of the source input pins are experiencing an overvoltage condition. If any source pin voltage exceeds the fault supply voltages by a  $V_T$ , the FF output is pulled-down to below  $V_{OL}$ . The FF pin is an opendrain output, and external pull-up resistors of 1 k $\Omega$  are recommended. The pull-up voltage can be in the range of 1.8 V to 5.5 V, depending on the controller voltage the device interfaces with.

## 8.3.4 Bidirectional Operation

The TMUX7462F conducts equally well from source (Sx) to drain (Dx) or from drain (Dx) to source (Sx). Each signal path has very similar characteristics in both directions; however, it is noted that the overvoltage protection is implemented only on the source (Sx) side. The voltage on the drain is only allowed to swing between  $V_{FP}$  and  $V_{FN}$  and no overvoltage protection is available on the drain side.

The primary supplies ( $V_{DD}$  and  $V_{SS}$ ) define the on-resistance profile of the switch channel, whereas the fault voltage supplies ( $V_{FP}$  and  $V_{FN}$ ) define the signal range that can be passed through from source to drain of the device. It is good practice to use voltages on  $V_{FP}$  and  $V_{FN}$  that are lower than  $V_{DD}$  and  $V_{SS}$  to take advantage of the flat on-resistance region of the device for better input-to-output linearity. The flattest on-resistance region extends from  $V_{SS}$  to roughly 3 V below  $V_{DD}$ . Once the signal is within 3 V of  $V_{DD}$  the on-resistance will exponentially increase and may impact desired signal transmission.

#### 8.4 Device Functional Modes

The TMUX7462F offers two modes of operation (Normal mode and Fault mode) depending on whether any of the input pins experience an overvoltage condition.

#### 8.4.1 Normal Mode

In Normal mode operation, signals of up to  $V_{FP}$  and  $V_{FN}$  can be passed through the switch from source (Sx) to drain (Dx) or from drain (Dx) to source (Sx). The following conditions must be satisfied for the switch to stay in the ON condition:

- The difference between the primary supplies (V<sub>DD</sub> V<sub>SS</sub>) must be higher or equal to 8 V.
- $V_{FP}$  must be between 3 V and  $V_{DD}$ , and  $V_{FN}$  must be between  $V_{SS}$  and 0 V.
- The input signals on the source (Sx) or the drain (Dx) must be between V<sub>FP</sub>+ V<sub>T</sub> and V<sub>FN</sub> V<sub>T</sub>.

#### 8.4.2 Fault Mode

The TMUX7462F enters into the Fault mode when any of the input signals on the source (Sx) pins exceed  $V_{FP}$  or  $V_{FN}$  by a threshold voltage  $V_{T}$ . The switch input experiencing the fault automatically turns off, and the source pin becomes high impedance with negligible amount of leakage current flowing through the switch under the overvoltage condition. For how the drain pin (Dx) behavior under the Fault mode can be programmed, refer to  $\ddagger$  8.3.2.4. The general fault flag (FF) is asserted low in the Fault mode.

The overvoltage protection is provided only for the source (Sx) input pins. The drain (Dx) pin, if used as signal input, must stay in between  $V_{FP}$  and  $V_{FN}$  at all time since no overvoltage protection is implemented on the drain pin.

#### 8.4.3 Truth Table

表 8-1 provides the truth tables for the TMUX7462F. Each switch is independently controlled by its own select pin.

表 8-1. TMUX7462F Truth Table

| DR PIN STATE | Dx State During Fault<br>Condition |
|--------------|------------------------------------|
| 0            | Pulled up to $V_{FP}$ or $V_{FN}$  |
| 1            | Open (HI-Z)                        |

Submit Document Feedback

Copyright © 2023 Texas Instruments Incorporated

English Data Sheet: SCDS394



# 9 Application and Implementation

#### 备注

以下应用部分中的信息不属于 TI 器件规格的范围, TI 不担保其准确性和完整性。TI 的客户应负责确定器件是否适用于其应用。客户应验证并测试其设计,以确保系统功能。

## 9.1 Application Information

The TMUX7462F is part of the fault protected switches and multiplexers family of devices. The ability to protect downstream components from overvoltage events up to  $\pm 60$  V and latch-up immunity features makes these switches and multiplexers suitable for harsh environments.

### 9.2 Typical Application

The need to monitor remote sensors is common among factory automation control systems. For example, an analog input module or mixed module (AI, AO, DI, and DO) of a programmable logic controller (PLC) will interface to a field transmitter to monitor various process sensors at remote locations around the factory. A switch or multiplexer is often used to connect multiple inputs from the system and reduce the number of downstream channels.

There are a number of fault cases that may occur that can be damaging to many of the integrated circuits. Such fault conditions may include, but are not limited to, human error due to miswiring, component failure, wire shorts, electromagnetic interference (EMI), transient disturbances, and more.



图 9-1. Typical Application

English Data Sheet: SCDS394



#### 9.2.1 Design Requirements

表 9-1. Design Parameters

| PARAMETER                                | VALUE                        |
|------------------------------------------|------------------------------|
| Positive supply (V <sub>DD</sub> ) mux   | +15 V                        |
| Negative supply (V <sub>SS</sub> ) mux   | -15 V                        |
| Power board supply voltage               | 24 V                         |
| Input or output signal range non-faulted | -10 V to 10 V                |
| Overvoltage protection levels            | -60 V to 60 V                |
| Control logic thresholds                 | 1.8 V compatible, up to 44 V |
| Temperature range                        | -40°C to +125°C              |

### 9.2.2 Detailed Design Procedure

The TMUX7462F device's normal operation is to provide fault protection for the system while minimizing the control logic signals required to route across the PCB. The device works as a channel protector by allowing the signals to pass when in the valid voltage range, and opening the switch if there is a fault case. A fault protected switch can add extra robustness to the system against fault conditions while also reducing the number of components required to interface with the physical input channels.

The application shows two channels of the TMUX7462F connected as analog outputs and two channels connected as analog inputs to the PLC system. The analog input channels utilize the TMUX7462F to protect down stream operational amplifiers that are operating at a lower supply voltage than the multiplexer. The TMUX7462F only has overvoltage protection on the source pins, therefore these pins are connected to the external system connector on the analog output channels. If there is a miswiring or wire short issue on the connectors, the channel protector will open the switch channel to help prevent long term fault conditions from damaging the DAC.

If there is a fault condition, the drain pin of the channels can either be pulled up to the fault supply voltage ( $V_{FP}$  and  $V_{FN}$ ) through a 40 k  $\Omega$  resistor or be left floating depending on the state of the DR pin. This can be configured to match the system requirements on how to handle a fault condition.

#### 9.2.3 Application Curves

The example application utilizes adjustable fault threshold voltages of the TMUX7462F to allow for protection of downstream components operating on lower supply voltages. 

9-2 shows an example of positive overvoltage fault response with a fast fault ramp rate of 60 V/us. 

9-3 shows the extremely flat on-resistance across source voltage while operating within the fault threshold voltage levels for many supply voltage scenarios. These features make the TMUX7462F an excellent solution for data acquisition applications that may face various fault conditions but also require excellent linearity and low distortion.

Product Folder Links: TMUX7462F

Copyright © 2023 Texas Instruments Incorporated



图 9-2. Positive Overvoltage Response



图 9-3. R<sub>ON</sub> Flatness in Non-Fault Region

### 9.3 Power Supply Recommendations

The TMUX7462F operates across a wide supply range of  $\pm 5$  V to  $\pm 22$  V (8 V to 44 V in single-supply mode). The device also performs well with asymmetrical supplies such as  $V_{DD}$  = 12 V and  $V_{SS}$  = -5 V. For improved supply noise immunity, use a supply decoupling capacitor ranging from 1  $\mu$ F to 10  $\mu$ F at the  $V_{DD}$  and  $V_{SS}$  pins to ground. Always ensure the ground (GND) connection is established before supplies are ramped.

The fault supplies ( $V_{FP}$  and  $V_{FN}$ ) provide the current required to operate the fault protection, and thus, must be low impedance supplies. They can be derived from the primary supplies by using a resistor divider and buffer or be an independent supply rail. The fault supplies must not exceed the primary supplies as it might cause unexpected behavior of the switch. Use a supply decoupling capacitor ranging from 1  $\mu F$  to 10  $\mu F$  at the  $V_{FP}$  and  $V_{FN}$  pins to ground for improved supply noise immunity.

The positive supply,  $V_{DD}$ , must be ramped before the positive fault rail,  $V_{FP}$ , for proper power sequencing of the TMUX7462F. Similarly, the negative supply,  $V_{SS}$ , must be ramped before the negative fault voltage rail,  $V_{FN}$ .

### 9.4 Layout

### 9.4.1 Layout Guidelines

The following images shows an example of a PCB layout with the TMUX7462F. Some key considerations are as follows:

- Decouple the V<sub>DD</sub> and V<sub>SS</sub> pins with a 1-μF capacitor, placed as close to the pin as possible. Make sure that
  the capacitor voltage rating is sufficient for the supplies.
- Multiple decoupling capacitors can be used if their is a lot of noise in the system. For example, a 0.1-μF and 1-μF can be placed on the supply pins. If multiple capacitors are used, then it is recommended to place the lowest value capacitor closest to the supply pin.
- Keep the input lines as short as possible.
- Use a solid ground plane to help distribute heat and reduce electromagnetic interference (EMI) noise pickup.

Product Folder Links: TMUX7462F

 Do not run sensitive analog traces in parallel with digital traces. Avoid crossing digital and analog traces if possible, and only make perpendicular crossings when necessary.



## 9.4.2 Layout Example



图 9-4. TSSOP Layout Example



图 9-5. WQFN Layout Example



# 10 Device and Documentation Support

# **10.1 Documentation Support**

#### 10.1.1 Related Documentation

- Texas Instruments, Multiplexers and Signal Switches Glossary
- Texas Instruments, Protection Against Overvoltage Events, Miswiring, and Common Mode Voltages
- Texas Instruments, Improving Analog Input Modules Reliability Using Fault Protected Multiplexers
- Texas Instruments, Using Latch-Up Immune Multiplexers to Help Improve System Reliability

### 10.2 接收文档更新通知

要接收文档更新通知,请导航至 ti.com 上的器件产品文件夹。点击*订阅更新* 进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。

### 10.3 支持资源

TI E2E™ 支持论坛是工程师的重要参考资料,可直接从专家获得快速、经过验证的解答和设计帮助。搜索现有解答或提出自己的问题可获得所需的快速设计帮助。

链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的《使用条款》。

### 10.4 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

所有商标均为其各自所有者的财产。

## 10.5 静电放电警告



静电放电 (ESD) 会损坏这个集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理和安装程序,可能会损坏集成电路。

ESD 的损坏小至导致微小的性能降级,大至整个器件故障。精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。

### 10.6 术语表

TI术语表本术语表列出并解释了术语、首字母缩略词和定义。

### 11 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Copyright © 2023 Texas Instruments Incorporated

Submit Document Feedback

www.ti.com 21-Jul-2023

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
| TMUX7462FPWR     | ACTIVE | TSSOP        | PW                 | 16   | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 125   | TM7462F                 | Samples |
| TMUX7462FRRPR    | ACTIVE | WQFN         | RRP                | 16   | 3000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | TMUX<br>7462F           | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 21-Jul-2023

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 12-Jun-2023

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        | U    | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TMUX7462FRRPR | WQFN | RRP                | 16 | 3000 | 330.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |

# PACKAGE MATERIALS INFORMATION

www.ti.com 12-Jun-2023



### \*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TMUX7462FRRPR | WQFN         | RRP             | 16   | 3000 | 367.0       | 367.0      | 35.0        |



SMALL OUTLINE PACKAGE



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.





PLASTIC QUAD FLATPACK - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



# 重要声明和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

邮寄地址: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023,德州仪器 (TI) 公司