

Technical documentation



Support & ஃ training

<span id="page-0-0"></span>

**[TMUX7208](https://www.ti.com.cn/product/cn/tmux7208?qgpn=tmux7208), [TMUX7209](https://www.ti.com.cn/product/cn/tmux7209?qgpn=tmux7209)** [ZHCSLO9E](https://www.ti.com.cn/cn/lit/pdf/ZHCSLO9) – JULY 2020 – REVISED JANUARY 2022

# 具有 **1.8V** 逻辑电平和闩锁效应抑制的 **TMUX720x 44V**、**8:1** 单通道和 **4:1 2** 通道 精密多路复用器

# **1** 特性

- [闩锁效应抑制](#page-28-0)
- 双电源电压范围:±4.5V 至 ±22V
- 单电源电压范围:4.5V 至 44V
- 低导通电阻:4Ω
- 低电荷注入:3pC
- 高电流支持:400mA(最大值)(WQFN)
- 高电流支持:300mA(最大值)(TSSOP)
- –40°C 至 +125°C 工作温度
- 1.8V [逻辑兼容输入](#page-27-0)
- [逻辑引脚上的集成下拉电阻器](#page-27-0)
- [失效防护逻辑](#page-27-0)
- [轨到轨运行](#page-27-0)
- [双向信号路径](#page-27-0)
- 先断后合开关

## **2** 应用

- [工厂自动化和控制](https://www.ti.com/applications/industrial/factory-automation/overview.html)
- [可编程逻辑控制器](http://www.ti.com/solution/analog-input-module) (PLC)
- [模拟输入模块](https://www.ti.com/solution/analog-input-module)
- [半导体测试设备](http://www.ti.com/solution/semiconductor-test)
- [电池测试设备](https://www.ti.com/solution/battery-test)
- [超声波扫描仪](http://www.ti.com/solution/ultrasound-scanner)
- [患者监护和诊断](http://www.ti.com/solution/multiparameter-patient-monitor)
- [光纤网络](http://www.ti.com/solution/optical-network-terminal-unit-ont)
- [光学测试设备](http://www.ti.com/solution/optical-network-terminal-unit-ont)
- [有线网络](https://www.ti.com/solution/intra-dc-interconnect-metro)
- [数据采集系统](http://www.ti.com/solution/data-acquisition-daq) (DAQ)

# **3** 描述

TMUX7208 是一款 8:1 精密单通道多路复用器; TMUX7209 是一款 4:1 2 通道多路复用器,具有 低导通电阻和电荷注入。此器件在单电源(4.5V 至 44V)、双电源(±4.5V 至 ±22V)或非对称电源(例 如 V<sub>DD</sub> = 12V,V<sub>SS</sub> = –5V)供电时均能正常运行。 TMUX720x 可在源极 (Sx) 和漏极 (D) 引脚上支持从  $V_{SS}$  到  $V_{DD}$  范围的双向模拟和数字信号。

TMUX720x 是精密开关和多路复用器系列器件,具 有非常低的导通和关断泄漏电流,因此可用于高精度测 量应用。TMUX72xx 系列具有抗闩锁特性,可防止器 件内寄生结构之间通常由过压事件引起的大电流不良事 件。闩锁状态通常会一直持续到电源轨关闭为止,并可 能导致器件故障。抗闩锁特性使得 TMUX72xx 系列开 关和多路复用器能够在恶劣的环境中使用。

器件信息(1)

| -------              |                    |                            |
|----------------------|--------------------|----------------------------|
| 器件型号                 | 封装                 | 封装尺寸(标称值)                  |
| TMUX7208<br>TMUX7209 | $ TSSOP(16) $ (PW) | $15.00$ mm × 4.40mm        |
|                      | WQFN (16) (RUM)    | $ 4.00$ mm $\times$ 4.00mm |

(1) 如需了解所有可用封装,请参阅数据表末尾的封装选项附录。



**TMUX7208** 和 **TMUX7209** 方框图



# **Table of Contents**





# **4 Revision History**



• Added thermal information for QFN package.....................................................................................................[7](#page-6-0)







#### <span id="page-3-0"></span>**5 Device Comparison Table**



# **6 Pin Configuration and Functions**





图 **6-1. TMUX7208: PW Package 16-Pin TSSOP Top**  图 **6-2. TMUX7208: RUM Package 16-Pin WQFN Top View View**



#### 表 **6-1. TMUX7208 Pin Functions**

(1)  $I = input$ ,  $O = output$ ,  $I/O = input$  and output,  $P = power$ .

(2) Refer to  $\frac{+}{9}$  [9.4](#page-29-0) for what to do with unused pins.





图 **6-3. TMUX7209: PW Package 16-Pin TSSOP Top**  图 **6-4. TMUX7209: RUM Package 16-Pin WQFN Top View View**



#### 表 **6-2. TMUX7209 Pin Functions**

(1)  $I = input$ ,  $O = output$ ,  $I/O = input$  and output,  $P = power$ .

(2) Refer to  $\frac{1}{10}$  [9.4](#page-29-0) for what to do with unused pins.



# <span id="page-5-0"></span>**7 Specifications**

#### **7.1 Absolute Maximum Ratings**

over operating free-air temperature range (unless otherwise noted) $(1)$   $(2)$ 



(1) Stresses beyond those listed under *Absolute Maximum Rating* may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Condition*. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltages are with respect to ground, unless otherwise specified.

(3) Pins are diode-clamped to the power-supply rails. Over voltage signals must be voltage and current limited to maximum ratings.

(4) Refer to *Source or Drain Continuous Current* table for I<sub>DC</sub> specifications.

(5) For QFN package:  $P_{tot}$  derates linearily above  $T_A$  = 70°C by 24.4mW/°C. For TSSOP package:  $P_{tot}$  derates linearily above  $T_A$  = 70°C by 10.8mW/°C.

## **7.2 ESD Ratings**



(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

<span id="page-6-0"></span>

### **7.3 Thermal Information**



(1) For more information about traditional and new thermal metrics, see the [Semiconductor and IC Package Thermal Metrics](http://www.ti.com/lit/SPRA953) application report.

## **7.4 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)



(1) V<sub>DD</sub> and V<sub>SS</sub> can be any value as long as 4.5 V ≤ (V<sub>DD</sub> – V<sub>SS</sub>) ≤ 44 V, and the minimum V<sub>DD</sub> is met.

(2) Refer to *Source or Drain Continuous Current* table for I<sub>DC</sub> specifications.

## **7.5 Source or Drain Continuous Current**

at supply voltage of  $V_{DD}$  ± 10%,  $V_{SS}$  ± 10 % (unless otherwise noted)



(1) Specified for nominal supply voltage only.



## <span id="page-7-0"></span>**7.6 ±15 V Dual Supply: Electrical Characteristics**

 $V_{DD}$  = +15 V ± 10%,  $V_{SS}$  = –15 V ±10%, GND = 0 V (unless otherwise noted)

Typical at V<sub>DD</sub> = +15 V, V<sub>SS</sub> = –15 V, T<sub>A</sub> = 25℃ (unless otherwise noted)



(1) When V<sub>S</sub> is positive, V<sub>D</sub> is negative, or when V<sub>S</sub> is negative, V<sub>D</sub> is positive.

(2) When V<sub>S</sub> is at a voltage potential, V<sub>D</sub> is floating, or when V<sub>D</sub> is at a voltage potential, V<sub>S</sub> is floating.

<span id="page-8-0"></span>

# **7.7 ±15 V Dual Supply: Switching Characteristics**

 $V_{DD}$  = +15 V  $\pm$  10%, V<sub>SS</sub> = –15 V  $\pm$  10%, GND = 0 V (unless otherwise noted)





### <span id="page-9-0"></span>**7.8 ±20 V Dual Supply: Electrical Characteristics**

 $V_{DD}$  = +20 V  $\pm$  10%,  $V_{SS}$  = –20 V  $\pm$ 10%, GND = 0 V (unless otherwise noted)

Typical at V<sub>DD</sub> = +20 V, V<sub>SS</sub> = –20 V, T<sub>A</sub> = 25℃ (unless otherwise noted)



(1) When V $_{\rm S}$  is positive, V $_{\rm D}$  is negative, and vice versa.

(2) When  $\mathsf{V}_\mathsf{S}$  is at a voltage potential,  $\mathsf{V}_\mathsf{D}$  is floating, and vice versa.

<span id="page-10-0"></span>

# **7.9 ±20 V Dual Supply: Switching Characteristics**

 $V_{DD}$  = +20 V  $\pm$  10%,  $V_{SS}$  = –20 V  $\pm$ 10%, GND = 0 V (unless otherwise noted)





#### <span id="page-11-0"></span>**7.10 44 V Single Supply: Electrical Characteristics**

 $V_{DD}$  = +44 V,  $V_{SS}$  = 0 V, GND = 0 V (unless otherwise noted)

Typical at V<sub>DD</sub> = +44 V, V<sub>SS</sub> = 0 V, T<sub>A</sub> = 25℃ (unless otherwise noted)



(1) When  $V_S$  is positive,  $V_D$  is negative, or when  $V_S$  is negative,  $V_D$  is positive.

(2) When  $V_S$  is at a voltage potential,  $V_D$  is floating, or when  $V_D$  is at a voltage potential,  $V_S$  is floating.

<span id="page-12-0"></span>

# **7.11 44 V Single Supply: Switching Characteristics**

 $V_{DD}$  = +44 V,  $V_{SS}$  = 0 V, GND = 0 V (unless otherwise noted)

Typical at V<sub>DD</sub> = +44 V, V<sub>SS</sub> = 0 V, T<sub>A</sub> = 25℃ (unless otherwise noted)





### <span id="page-13-0"></span>**7.12 12 V Single Supply: Electrical Characteristics**

 $V_{DD}$  = +12 V ± 10%,  $V_{SS}$  = 0 V, GND = 0 V (unless otherwise noted)

Typical at  $V_{DD}$  = +12 V,  $V_{SS}$  = 0 V, T<sub>A</sub> = 25<sup>°</sup>C (unless otherwise noted)



(1) When  $V_S$  is positive,  $V_D$  is negative, or when  $V_S$  is negative,  $V_D$  is positive.

(2) When  $V_S$  is at a voltage potential,  $V_D$  is floating, or when  $V_D$  is at a voltage potential,  $V_S$  is floating.

<span id="page-14-0"></span>

# **7.13 12 V Single Supply: Switching Characteristics**

 $V_{DD}$  = +12 V  $\pm$  10%, V<sub>SS</sub> = 0 V, GND = 0 V (unless otherwise noted)





# <span id="page-15-0"></span>**7.14 Typical Characteristics**



















<span id="page-20-0"></span>

## **8 Parameter Measurement Information**

### **8.1 On-Resistance**

The on-resistance of a device is the ohmic resistance between the source (Sx) and drain (D) pins of the device. The on-resistance varies with input voltage and supply voltage. The symbol  $R_{ON}$  is used to denote on-resistance.  $\otimes$  8-1 shows the measurement setup used to measure R<sub>ON</sub>. Voltage (V) and current (I<sub>SD</sub>) are measured using this setup, and  $R_{ON}$  is computed with  $R_{ON} = V / I_{SD}$ :



图 **8-1. On-Resistance Measurement Setup**

#### **8.2 Off-Leakage Current**

There are two types of leakage currents associated with a switch during the off state:

- Source off-leakage current
- Drain off-leakage current

Source leakage current is defined as the leakage current flowing into or out of the source pin when the switch is off. This current is denoted by the symbol  $I_{S(OFF)}$ .

Drain leakage current is defined as the leakage current flowing into or out of the drain pin when the switch is off. This current is denoted by the symbol  $I_{D(OFF)}$ .

图 8-2 shows the setup used to measure both off-leakage currents.



图 **8-2. Off-Leakage Measurement Setup**



#### <span id="page-21-0"></span>**8.3 On-Leakage Current**

Source on-leakage current is defined as the leakage current flowing into or out of the source pin when the switch is on. This current is denoted by the symbol  $I_{S(DN)}$ .

Drain on-leakage current is defined as the leakage current flowing into or out of the drain pin when the switch is on. This current is denoted by the symbol  $I_{D(ON)}$ .

Either the source pin or drain pin is left floating during the measurement. 图 8-3 shows the circuit used for measuring the on-leakage current, denoted by  $I_{S(ON)}$  or  $I_{D(ON)}$ .



图 **8-3. On-Leakage Measurement Setup**

#### **8.4 Transition Time**

Transition time is defined as the time taken by the output of the device to rise or fall 90% after the address signal has risen or fallen past the logic threshold. The 90% transition measurement is utilized to provide the timing of the device. System level timing can then account for the time constant added from the load resistance and load capacitance.  $\boxed{\otimes}$  8-4 shows the setup used to measure transition time, denoted by the symbol t<sub>TRANSITION</sub>.



图 **8-4. Transition-Time Measurement Setup**

<span id="page-22-0"></span>

## **8.5 tON(EN) and tOFF(EN)**

Turn-on time is defined as the time taken by the output of the device to rise to 90% after the enable has risen past the logic threshold. The 90% measurement is utilized to provide the timing of the device. System level timing can then account for the time constant added from the load resistance and load capacitance. 图 [8-7](#page-23-0) shows the setup used to measure turn-on time, denoted by the symbol  $t_{ON(FN)}$ .

Turn-off time is defined as the time taken by the output of the device to fall to 10% after the enable has fallen past the logic threshold. The 10% measurement is utilized to provide the timing of the device. System level timing can then account for the time constant added from the load resistance and load capacitance. 图 [8-7](#page-23-0) shows the setup used to measure turn-off time, denoted by the symbol  $t_{\text{OFF(FN)}}$ .



图 **8-5. Turn-On and Turn-Off Time Measurement Setup**

#### **8.6 Break-Before-Make**

Break-before-make delay is a safety feature that prevents two inputs from connecting when the device is switching. The output first breaks from the on-state switch before making the connection with the next on-state switch. The time delay between the *break* and the *make* is known as break-before-make delay. 图 8-6 shows the setup used to measure break-before-make delay, denoted by the symbol  $t_{\text{OPEN}(\text{BBM})}$ .



图 **8-6. Break-Before-Make Delay Measurement Setup**



## <span id="page-23-0"></span>**8.7 tON (VDD) Time**

The  $t_{ON (VDD)}$  time is defined as the time taken by the output of the device to rise to 90% after the supply has risen past the supply threshold. The 90% measurement is used to provide the timing of the device turning on in the system. 图 8-7 shows the setup used to measure turn on time, denoted by the symbol  $t_{ON (VDD)}$ .



图 **8-7. tON (VDD) Time Measurement Setup**

## **8.8 Propagation Delay**

Propagation delay is defined as the time taken by the output of the device to rise or fall 50% after the input signal has risen or fallen past the 50% threshold.  $\mathbb{R}$  8-8 shows the setup used to measure propagation delay, denoted by the symbol  $tp<sub>D</sub>$ .





<span id="page-24-0"></span>

#### **8.9 Charge Injection**

The TMUX7208 and TMUX7209 have a transmission-gate topology. Any mismatch in capacitance between the NMOS and PMOS transistors results in a charge injected into the drain or source during the falling or rising edge of the gate signal. The amount of charge injected into the source or drain of the device is known as charge injection, and is denoted by the symbol  $Q_{\text{INJ}}$ . 图 8-9 shows the setup used to measure charge injection from source (Sx) to drain (D).



图 **8-9. Charge-Injection Measurement Setup**

#### **8.10 Off Isolation**

Off isolation is defined as the ratio of the signal at the drain pin (D) of the device when a signal is applied to the source pin (Sx) of an off-channel.  $\boxtimes$  8-10 shows the setup used to measure, and the equation used to calculate off isolation.



图 **8-10. Off Isolation Measurement Setup**



# <span id="page-25-0"></span>**8.11 Crosstalk**

Crosstalk is defined as the ratio of the signal at the drain pin (D) of a different channel, when a signal is applied at the source pin (Sx) of an on-channel. 图 8-11 shows the setup used to measure, and the equation used to calculate crosstalk.



图 **8-11. Crosstalk Measurement Setup**

### **8.12 Bandwidth**

Bandwidth is defined as the range of frequencies that are attenuated by less than 3 dB when the input is applied to the source pin  $(Sx)$  of an on-channel, and the output is measured at the drain pin  $(D)$  of the device.  $\mathbb{R}$  8-12 shows the setup used to measure bandwidth.



图 **8-12. Bandwidth Measurement Setup**

<span id="page-26-0"></span>

#### **8.13 THD + Noise**

The total harmonic distortion (THD) of a signal is a measurement of the harmonic distortion, and is defined as the ratio of the sum of the powers of all harmonic components to the power of the fundamental frequency at the mux output. The on-resistance of the device varies with the amplitude of the input signal and results in distortion when the drain pin is connected to a low-impedance load. Total harmonic distortion plus noise is denoted as THD+N.



图 **8-13. THD+N Measurement Setup**

#### **8.14 Power Supply Rejection Ratio (PSRR)**

PSRR measures the ability of a device to prevent noise and spurious signals that appear on the supply voltage pin from coupling to the output of the switch. The DC voltage on the device supply is modulated by a sine wave of 620 mVPP. The ratio of the amplitude of signal on the output to the amplitude of the modulated signal is the ACPSRR. A high ratio represents a high degree of tolerance to supply rail variation.

图 8-14 shows how the decoupling capacitors reduce high frequency noise on the supply pins. This helps stabilize the supply and immediately filter as much of the supply noise as possible.



图 **8-14. ACPSRR Measurement Setup**



# <span id="page-27-0"></span>**9 Detailed Description**

## **9.1 Overview**

The TMUX7208 is an 8:1, 1-channel multiplexer and the TMUX7209 is a 4:1, 2 channel multiplexer. Each channel is turned on or turned off based on the state of the address lines and enable pin.

## **9.2 Functional Block Diagram**



## **9.3 Feature Description**

#### **9.3.1 Bidirectional Operation**

The TMUX7208 and TMUX7209 conduct equally well from source (Sx) to drain (D) or from drain (D) to source (Sx). Each channel has similar characteristics in both directions and supports both analog and digital signals.

#### **9.3.2 Rail-to-Rail Operation**

The valid signal path input or output voltage for TMUX7208 and TMUX7209 ranges from  $V_{SS}$  to  $V_{DD}$ .

#### **9.3.3 1.8 V Logic Compatible Inputs**

TMUX7208 and TMUX7209 have 1.8-V logic compatible control for all logic control inputs. 1.8-V logic level inputs allows the to interface with processors that have lower logic I/O rails and eliminates the need for an external translator, which saves both space and BOM cost. For more information on 1.8 V logic implementations refer to *[Simplifying Design with 1.8 V logic Muxes and Switches](https://www.ti.com/lit/pdf/SCAA126)*.

#### **9.3.4 Integrated Pull-Down Resistor on Logic Pins**

The TMUX720x has internal weak pull-down resistors to GND to ensure the logic pins are not left floating. The value of this pull-down resistor is approximatly 4 MΩ, but is clamped to about 1uA at higher voltages. This feature integrates up to four external components and reduces system size and cost.

#### **9.3.5 Fail-Safe Logic**

TMUX7208 and TMUX7209 support Fail-Safe Logic on the control input pins (EN and Ax) allowing it to operate up to 44 V, regardless of the state of the supply pins. This feature allows voltages on the control pins to be applied before the supply pin, protecting the device from potential damage. Fail-Safe Logic minimizes system complexity by removing the need for power supply sequencing on the logic control pins. For example, the Fail-Safe Logic feature allows the TMUX7208 and TMUX7209 logic input pins to ramp up to +44 V while  $V_{DD}$ and  $V_{SS} = 0$  V. The logic control inputs are protected against positive faults of up to +44 V in powered-off condition, but do not offer protection against negative overvoltage conditions.

<span id="page-28-0"></span>

#### **9.3.6 Latch-Up Immune**

Latch-Up is a condition where a low impedance path is created between a supply pin and ground. This condition is caused by a trigger (current injection or overvoltage), but once activated, the low impedance path remains even after the trigger is no longer present. This low impedance path may cause system upset or catastrophic damage due to excessive current levels. The Latch-Up condition typically requires a power cycle to eliminate the low impedance path.

The TMUX72xx family of devices are constructed on Silicon on Insulator (SOI) based process where an oxide layer is added between the PMOS and NMOS transistor of each CMOS switch to prevent parasitic structures from forming. The oxide layer is also known as an insulating trench and prevents triggering of latch up events due to overvoltage or current injections. The latch-up immunity feature allows the TMUX72xx family of switches and multiplexers to be used in harsh environments. For more information on latch-up immunity refer to *[Using](https://www.ti.com/lit/pdf/SCDA029) [Latch Up Immune Multiplexers to Help Improve System Reliability](https://www.ti.com/lit/pdf/SCDA029)*.

#### **9.3.7 Ultra-Low Charge Injection**

The TMUX7208 and TMUX7209 have a transmission gate topology, as shown in  $\mathbb{R}$  9-1. Any mismatch in the stray capacitance associated with the NMOS and PMOS causes an output level change whenever the switch is opened or closed.



图 **9-1. Transmission Gate Topology**

The TMUX720x contains specialized architecture to reduce charge injection on the Drain (D). To further reduce charge injection in a sensitive application, a compensation capacitor (Cp) can be added on the Source (Sx). This will ensure that excess charge from the switch transition will be pushed into the compensation capacitor on the Source (Sx) instead of the Drain (D). As a general rule of thumb, Cp should be 20x larger than the equivalent load capacitance on the Drain (D).  $\mathbb{R}$  9-2 shows charge injection variation with different compensation capacitors on the Source side. This plot was captured on the TMUX7219 as part of the TMUX72xx family with a 100 pF load capacitance.



图 **9-2. Charge Injection Compesation**



#### <span id="page-29-0"></span>**9.4 Device Functional Modes**

When the EN pin of the TMUX7208 is pulled high, one of the switches is closed based on the state of the Ax pin. Similarly, when the EN pin of the TMUX7209 is pulled high, two of the switches are closed based on the state of the address lines. When the EN pin is pulled low, all of the switches are in an open state regardless of the state of the Ax pin. The control pins can be as high as 44 V.

The TMUX7208 and TMUX7209 can be operated without any external components except for the supply decoupling capacitors. The EN and Ax pins have internal pull-down resistors of 4 MΩ. If unused, Ax and EN pins must be tied to GND in order to ensure the device does not consume additional current as highlighted in *[Implications of Slow or Floating CMOS Inputs](https://www.ti.com/lit/pdf/SCBA004D)*. Unused signal path inputs (Sx or D) should be connected to GND.

### **9.5 Truth Tables**

 $\frac{1}{3}$  9-1 shows the truth tables for the TMUX7208.



# 表 **9-1. TMUX7208 Truth Table**

(1) X denotes *do not care*.

 $\bar{\mathbf{\mathcal{R}}}$  9-2 show the truth tables for the TMUX7209.

#### 表 **9-2. TMUX7209 Truth Table**



(1) X denotes *do not care*.

<span id="page-30-0"></span>

# **10 Application and Implementation**

备注

以下应用部分中的信息不属于 TI 器件规格的范围,TI 不担保其准确性和完整性。TI 的客 户应负责确定 器件是否适用于其应用。客户应验证并测试其设计,以确保系统功能。

#### **10.1 Application Information**

The TMUX7208 and TMUX7209 are part of the precision switches and multiplexers family of devices. These devices operate with dual supplies  $(\pm 4.5 \vee \text{to } \pm 22 \vee)$ , a single supply  $(4.5 \vee \text{to } 44 \vee)$ , or asymmetric supplies (such as  $V_{DD}$  = 12 V, V<sub>SS</sub> = –5 V), and offer true rail-to-rail input and output. The TMUX7208 and TMUX7209 offer low  $R_{ON}$ , low on and off leakage currents and ultra-low charge injection performance. These features makes the TMUX72xx a family of precision, robust, high-performance analog multiplexers for high-voltage, industrial applications.

#### **10.2 Typical Application**

One example to take advantage of performance is the implementation of multiplexed data acquisition front end for multiple input sensors. Applications such as analog input modules for programmable logic controllers (PLCs), data acquisition (DAQ), and semiconductor test systems commonly need to monitor multiple signals into a single ADC channel. The multiple inputs can come from different system voltages being monitored, or environmental sensors such as temperature or humidity. 图 10-1 shows a simplified example of monitoring multiple inputs into a single ADC using a multiplexer.



图 **10-1. Multiplexed Data Acquisition Front End**



#### **10.2.1 Design Requirements**



#### 表 **10-1. Design Parameters**

#### **10.2.2 Detailed Design Procedure**

The application shown in  $\mathbb{S}$  [10-1](#page-30-0) demonstrates demonstrates how a multiplexer can be used to simplify the signal chain and monitor multiple input signals to a single ADC channel. In this example the ADC (ADS8661) has software programmable input ranges up to ±12.288 V. The ADC also has overvoltage protection up to ±20 V which allows for the multiplexer to be powered with wider supply voltages than the input signal range to maximize on resistance performance of the multiplexer, while still maintaining system level overvoltage protection beyond the useable signal range. Both the multiplexer and the ADC are capable of operation in extended industrial temperature range of -40°C to +125°C allowing for use in a wider array of industrial systems.

Many SAR ADCs have an analog input structure that consists of a sampling switch and a sampling capacitor. Many signal chains will have a driver amplifier to help charge the input of the ADC to meet a fast system acquisition time. However a driver amplifier is not always needed to drive SAR ADCs. 图 10-2 shows a typical diagram of a sensor driving the SAR ADC input directly after being passed through the multiplexer. A filter capacitor ( $C_{FIT}$ ) is connected to the input of the ADC to reduce the sampling charge injection and provides a charge bucket to quickly charge the internal sample-and-hold capacitor of the ADC.

The sensor block simplifies the device into a Thevenin equivalent voltage source (V<sub>TH</sub>) and resistance (R<sub>TH</sub>) which can be extracted from the device datasheets. Similarly the multiplexer can be thought of as a series resistance ( $R_{ON(MUX)}$ ) and capacitance ( $C_{ON(MUX)}$ ). To ensure maximum precision of the signal chain the system should be able to settle within 1/2 of an LSB within the acquisition time of the ADC. The time constant can be calculated as shown in 图 10-2. This equation highlights the importance of selecting a multiplexer with low on-resistance to further reduce the system time constant. Additionally low charge injection performance of the multiplexer is helpful to reduce conversion errors and improve accuracy of the measurements.



<span id="page-32-0"></span>

#### **10.2.3 Application Curve**

The low on and off leakage currents of TMUX7208 and ultra-low charge injection performance make this device ideal for implementing high precision industrial systems. The TMUX7208 contains specialized architecture to reduce charge injection on the drain side (D) (see 节 [9.3.7](#page-28-0) for more details). 图 10-3 shows the plot for the charge injection versus source voltage for the TMUX7208.





## **11 Power Supply Recommendations**

The TMUX7208 and the TMUX7209 operate across a wide supply range of of ±4.5 V to ±22 V (4.5 V to 44 V in single-supply mode). The device also perform well with asymmetrical supplies such as  $V_{DD}$  = 12 V and  $V_{SS}$  = -5 V.

Power-supply bypassing improves noise margin and prevents switching noise propagation from the supply rails to other components. Good power-supply decoupling is important to achieve optimum performance. For improved supply noise immunity, use a supply decoupling capacitor ranging from 0.1  $\mu$ F to 10  $\mu$ F at the V<sub>DD</sub> and V<sub>SS</sub> pins to ground. Place the bypass capacitors as close to the power supply pins of the device as possible using low-impedance connections. TI recommends using multi-layer ceramic chip capacitors (MLCCs) that offer low equivalent series resistance (ESR) and inductance (ESL) characteristics for power-supply decoupling purposes. For very sensitive systems, or for systems in harsh noise environments, avoiding the use of vias for connecting the capacitors to the device pins may offer superior noise immunity. The use of multiple vias in parallel lowers the overall inductance and is beneficial for connections to ground and power planes. Always ensure the ground (GND) connection is established before supplies are ramped.



# <span id="page-33-0"></span>**12 Layout**

# **12.1 Layout Guidelines**

A reflection can occur when a PCB trace turns a corner at a 90° angle. A reflection occurs primarily because of the change of width of the trace. The trace width increases to 1.414 times the width at the apex of the turn. This increase upsets the transmission-line characteristics, especially the distributed capacitance and self–inductance of the trace which results in the reflection. Not all PCB traces can be straight and therefore some traces must turn corners. 图 12-1 shows progressively better techniques of rounding corners. Only the last example (BEST) maintains constant trace width and minimizes reflections.



图 **12-1. Trace Example**

Route high-speed signals using a minimum of vias and corners which reduces signal reflections and impedance changes. When a via must be used, increase the clearance size around it to minimize its capacitance. Each via introduces discontinuities in the signal's transmission line and increases the chance of picking up interference from the other layers of the board. Be careful when designing test points, through-hole pins are not recommended at high frequencies.

图 [12-2](#page-34-0) and 图 [12-3](#page-34-0) illustrates an example of a PCB layout with the TMUX7208. Some key considerations are:

- Decouple the supply pins with a 0.1  $\mu$ F and 1  $\mu$ F capacitor, placed lowest value capacitor as close to the pin as possible. Make sure that the capacitor voltage rating is sufficient for the supply voltage.
- Keep the input lines as short as possible.
- Use a solid ground plane to help reduce electromagnetic interference (EMI) noise pickup.
- Do not run sensitive analog traces in parallel with digital traces. Avoid crossing digital and analog traces if possible, and only make perpendicular crossings when necessary.
- Using multiple vias in parallel will lower the overall inductance and is beneficial for connection to ground planes.

<span id="page-34-0"></span>

## **12.2 Layout Example**



图 **12-3. TMUX7209 Layout Example**



# <span id="page-35-0"></span>**13 Device and Documentation Support**

#### **13.1 Documentation Support**

#### **13.1.1 Related Documentation**

- Texas Instruments, *[Using Latch Up Immune Multiplexers to Help Improve System Reliability](https://www.ti.com/lit/pdf/SCDA029)* application note
- Texas Instruments, *[Improve Stability Issues with Low CON Multiplexers](https://www.ti.com/lit/pdf/SCAA128)* application brief
- Texas Instruments, *[Improving Signal Measurement Accuracy in Automated Test Equipment](https://www.ti.com/lit/pdf/SCAA140)* application brief
- Texas Instruments, *[Sample & Hold Glitch Reduction for Precision Outputs Reference Design](https://www.ti.com/lit/pdf/TIDU022)* reference guide
- Texas Instruments, *[Simplifying Design with 1.8 V logic Muxes and Switches](https://www.ti.com/lit/pdf/SCAA126)* application brief
- Texas Instruments, *[System-Level Protection for High-Voltage Analog Multiplexers](https://www.ti.com/lit/pdf/SBAA227)* application note
- Texas Instruments, *[True Differential, 4 x 2 MUX, Analog Front End, Simultaneous-Sampling ADC Circuit](https://www.ti.com/lit/pdf/SBAA315)*  [application note](https://www.ti.com/lit/pdf/SBAA315)
- Texas Instruments, *[QFN/SON PCB Attachment](https://www.ti.com/lit/pdf/SLUA271)* application note
- Texas Instruments, *[Quad Flatpack No-Lead Logic Packages](https://www.ti.com/lit/pdf/SCBA017)* application note

#### **13.2** 接收文档更新通知

要接收文档更新通知,请导航至 [ti.com](https://www.ti.com) 上的器件产品文件夹。点击*订阅更新* 进行注册,即可每周接收产品信息更 改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。

### **13.3** 支持资源

TI E2E™ [支持论坛](https://e2e.ti.com)是工程师的重要参考资料,可直接从专家获得快速、经过验证的解答和设计帮助。搜索现有解 答或提出自己的问题可获得所需的快速设计帮助。

链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的[《使用条款》。](https://www.ti.com/corp/docs/legal/termsofuse.shtml)

#### **13.4 Trademarks**

TI E2E™ is a trademark of Texas Instruments. 所有商标均为其各自所有者的财产。

#### **13.5 Electrostatic Discharge Caution**



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## **13.6** 术语表

TI [术语表](https://www.ti.com/lit/pdf/SLYZ022) 本术语表列出并解释了术语、首字母缩略词和定义。

## **14 Mechanical, Packaging, and Orderable Information**

The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



## **PACKAGING INFORMATION**



**(1)** The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

**(3)** MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

**(6)** Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



**TEXAS** 

## **TAPE AND REEL INFORMATION**

**STRUMENTS** 





#### **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**







www.ti.com 3-Jun-2022

# **PACKAGE MATERIALS INFORMATION**



\*All dimensions are nominal





# **PACKAGE OUTLINE**

# **PW0016A TSSOP - 1.2 mm max height**

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



# **EXAMPLE BOARD LAYOUT**

# **PW0016A TSSOP - 1.2 mm max height**

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# **EXAMPLE STENCIL DESIGN**

# **PW0016A TSSOP - 1.2 mm max height**

SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



# **GENERIC PACKAGE VIEW**

# **RUM 16 WQFN - 0.8 mm max height**

**4 x 4, 0.65 mm pitch** PLASTIC QUAD FLATPACK - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.







# **PACKAGE OUTLINE**

# **RUM0016E WQFN - 0.8 mm max height**

PLASTIC QUAD FLATPACK - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



# **EXAMPLE BOARD LAYOUT**

# **RUM0016E WQFN - 0.8 mm max height**

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



# **EXAMPLE STENCIL DESIGN**

# **RUM0016E WQFN - 0.8 mm max height**

PLASTIC QUAD FLATPACK - NO LEAD



6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



#### 重要声明和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源, 不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担 保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验 证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。 您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成 本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI [的销售条款或](https://www.ti.com/legal/termsofsale.html) [ti.com](https://www.ti.com) 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022,德州仪器 (TI) 公司