# AMC3330-Q1 具有集成直流/直流转换器的精密、±1V 输入、增强型隔离放大器 ### 1 特性 符合面向汽车应用的 AEC-Q100 标准: - 温度等级 1: - 40°C 至 125°C 、 T<sub>A</sub> • 3.3V 或 5V 单电源运行,具有集成直流/直流转换器 • ±1V 输入电压范围,针对具有高输入阻抗的电压测 量进行了优化 • 固定增益:2.0 • 低直流误差: - 增益误差: ±0.2%(最大值) - 增益漂移: ±45ppm/°C(最大值) - 失调电压误差: ±0.3mV(最大值) - 温漂±4μV/°C(最大值) - 非线性度: ±0.02%(最大值) • 高 CMTI: 85kV/µs (最小值) • 系统级诊断功能 • 安全相关认证: - 符合 DIN VDE V 0884-11 (VDE V 0884-11) 标 准的 6000V<sub>PK</sub> 增强型隔离: 2017-01 - 符合 UL1577 标准且长达 1 分钟的 4250V<sub>1RMS</sub>2 隔离 • 符合 CISPR-11 和 CISPR-25 EMI 标准 #### 2 应用 - 可用于以下应用的隔离式电压感应: - HEV/EV 车载充电器 (OBC) - HEV/EV 直流/直流转换器 - HEV/EV 牵引逆变器 ### 3 说明 AMC3330-Q1 是一款具有完全集成的隔离式直流/直流 转换器的精密隔离式放大器,能实现器件低侧的单电源 运行。该增强型电容隔离层通过了 VDE V 0884-11 和 UL1577 标准认证,将以不同共模电压电平运行的系统 各部分隔开,并保护低压域免受损坏。 AMC3330-Q1 的输入针对直接连接高阻抗电压信号源 (例如电阻分压器网络)的情况进行了优化,以感应高 压信号。集成式隔离直流/直流转换器可测量非接地信 号,并使该器件成为嘈杂空间受限应用的独特解决方 案。 器件性能出色,支持进行精确的电压监控和控制。 AMC3330-Q1 的集成直流/直流转换器故障检测和诊断 输出引脚可简化系统级设计和诊断。 AMC3330-Q1 的额定工作温度范围为 -40°C 至 +125°C。 #### 器件信息(1) | 器件型号 | 封装 | 封装尺寸(标称值) | |------------|-----------|------------------| | AMC3330-Q1 | SOIC (16) | 10.30mm × 7.50mm | 如需了解所有可用封装,请参阅数据表末尾的可订购产品附 # **Table of Contents** | <b>1</b> 特性 | 1 | 7.2 Functional Block Diagram | 17 | |----------------------------------------|----|-----------------------------------------------------|-------------------| | 2 应用 | | 7.3 Feature Description | 17 | | , | | 7.4 Device Functional Modes | 21 | | 4 Revision History | | 8 Application and Implementation | 22 | | 5 Pin Configuration and Functions | | 8.1 Application Information | 22 | | Specifications | | 8.2 Typical Application | 22 | | 6.1 Absolute Maximum Ratings | | 8.3 What to Do and What Not to Do | 25 | | 6.2 ESD Ratings | | 9 Power Supply Recommendations | 26 | | 6.3 Recommended Operating Conditions | | 10 Layout | 28 | | 6.4 Thermal Information | | 10.1 Layout Guidelines | 28 | | 6.5 Power Ratings | | 10.2 Layout Example | 28 | | 6.6 Insulation Specifications | | 11 Device and Documentation Support | 29 | | 6.7 Safety-Related Certifications | | 11.1 Device Support | 29 | | 6.8 Safety Limiting Values | | 11.2 Documentation Support | 29 | | 6.9 Electrical Characteristics | | 11.3 Receiving Notification of Documentation Update | s <mark>29</mark> | | 6.10 Switching Characteristics | 9 | 11.4 Support Resources | 29 | | 6.11 Timing Diagram | | 11.5 Trademarks | | | 6.12 Insulation Characteristics Curves | | 11.6 Electrostatic Discharge Caution | 29 | | 6.13 Typical Characteristics | 11 | 11.7 Glossary | 29 | | 7 Detailed Description | | 12 Mechanical, Packaging, and Orderable | | | 7.1 Overview | | Information | 29 | | | | | | # **4 Revision History** 注:以前版本的页码可能与当前版本的页码不同 | С | hanges from R | evision * (J | une 2020 | ) to Revisi | on A (October 2020) | Page | |---|---------------|--------------|----------|-------------|---------------------|------| | • | 将文档状态从 | "预告信息" | 更改为" | 量产数据" | | 1 | # **5 Pin Configuration and Functions** 图 5-1. DWE Package, 16-Pin SOIC, Top View 表 5-1. Pin Functions | | PIN | TYPE | DESCRIPTION | |-----|-----------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NO. | NAME | 1117 | DEGORIF HON | | 1 | DCDC_OUT | Power | High-side output of the isolated DC/DC converter; connect this pin to the HLDO_IN pin. <sup>(1)</sup> | | 2 | DCDC_HGND | Power Ground | High-side ground reference for the isolated DC/DC converter; connect this pin to the HGND pin. | | 3 | HLDO_IN | Power | Input of the high-side low-dropout (LDO) regulator; connect this pin to the DCDC_OUT pin. <sup>(1)</sup> | | 4 | NC | _ | No internal connection. Connect this pin to the high-side ground or leave this pin unconnected (floating). | | 5 | HLDO_OUT | Power | Output of the high-side LDO. <sup>(1)</sup> | | 6 | INP | Analog Input | Noninverting analog input. | | 7 | INN | Analog Input | Inverting analog input. Connect this pin to HGND. | | 8 | HGND | Signal Ground | High-side analog ground; connect this pin to the DCDC_HGND pin. | | 9 | GND | Signal Ground | Low-side analog ground; connect this pin to the DCDC_GND pin. | | 10 | OUTN | Analog Output | Inverting analog output. | | 11 | OUTP | Analog Output | Noninverting analog output. | | 12 | VDD | Power | Low-side power supply. <sup>(1)</sup> | | 13 | LDO_OUT | Power | Output of the low-side LDO; connect this pin to the DCDC_IN pin. <sup>(1)</sup> | | 14 | DIAG | Digital Output | Active-low, open-drain status indicator output; connect this pin to the pullup supply (for example, VDD) using a resistor or leave this pin floating if not used. | | 15 | DCDC_GND | Power Ground | Low-side ground reference for the isolated DC/DC converter; connect this pin to the GND pin. | | 16 | DCDC_IN | Power | Low-side input of the isolated DC/DC converter; connect this pin to the LDO_OUT pin. <sup>(1)</sup> | <sup>(1)</sup> See the *Power Supply Recommendations* section for power-supply decouplng recommendations. ### **6 Specifications** # **6.1 Absolute Maximum Ratings** see (1) | | | MIN | MAX | UNIT | |------------------------|----------------------------------------------|-----------|----------------------------|------| | Power-supply voltage | VDD to GND | - 0.3 | 6.5 | V | | Analog input voltage | INP, INN | HGND - 6 | V <sub>HLDOout</sub> + 0.5 | V | | Analog output voltage | OUTP, OUTN | GND - 0.5 | VDD + 0.5 | V | | Digital output voltage | DIAG | GND - 0.5 | 5.5 | V | | Input current | Continuous, any pin except power-supply pins | - 10 | 10 | mA | | Temperature | Junction, T <sub>J</sub> | | 150 | °C | | Temperature | Storage, T <sub>stg</sub> | - 65 | 150 | | <sup>(1)</sup> Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, and do not imply functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions*. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ### 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|------------------------------------------------------------------------------------------|-------|------| | V | Electrostatic discharge | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup> , HBM ESD classification Level 2 | ±2000 | V | | V <sub>(ESD)</sub> | | Charged-device model (CDM), per AEC Q100-011, CDM ESD classification Level C6 | ±1000 | V | <sup>(1)</sup> AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification. ### **6.3 Recommended Operating Conditions** over operating ambient temperature range (unless otherwise noted) | | | · | MIN | NOM | MAX | UNIT | |-----------------------|---------------------------------------------------|--------------------------------------------------------------------------------------------|---------|-------|-------|------| | POWER | SUPPLY | | | | | | | VDD | Low-side supply voltage | VDD to GND | 3.0 | 3.3 | 5.5 | V | | ANALO | NPUT | | | | 1 | | | V <sub>Clipping</sub> | Differential input voltage before clipping output | V <sub>IN</sub> = V <sub>INP</sub> - V <sub>INN</sub> | | ±1.25 | | V | | $V_{FSR}$ | Specified linear differential full-scale voltage | V <sub>IN</sub> = V <sub>INP</sub> - V <sub>INN</sub> | - 1 | | 1 | V | | | Absolute common-mode input voltage <sup>(1)</sup> | (V <sub>INP</sub> + V <sub>INN</sub> ) / 2 to HGND | - 2 | | 3 | V | | | Operating common-mode input voltage | (V <sub>INP</sub> + V <sub>INN</sub> ) / 2 to HGND,<br>V <sub>INP</sub> = V <sub>INN</sub> | - 1.4 | | 1.6 | | | $V_{CM}$ | | $(V_{INP} + V_{INN}) / 2$ to HGND,<br>$ V_{INP} - V_{INN} = 1.0 V^{(2)}$ | - 0.925 | | 0.725 | V | | | | $(V_{INP} + V_{INN}) / 2$ to HGND,<br>$ V_{INP} - V_{INN} = 1.25 V$ | - 0.8 | | 0.6 | | | DIGITAL | OUTPUT | | | | 1 | | | | Pull-up supply-voltage for DIAG pin | | 0 | | VDD | V | | TEMPER | RATURE RANGE | • | • | | | | | T <sub>A</sub> | Operating ambient temperature | | - 40 | 25 | 125 | °C | <sup>(1)</sup> Steady-state voltage supported by the device in case of a system failure. See specified common-mode input voltage V<sub>CM</sub> for normal operation. Observe analog input voltage range as specified in the Absolute Maximum Ratings table. (2) Linear response. ### **6.4 Thermal Information** | | | AMC3330-Q1 | | |------------------------|----------------------------------------------|------------|------| | | THERMAL METRIC <sup>(1)</sup> | DWE (SOIC) | UNIT | | | | 16 PINS | | | R <sub>0</sub> JA | Junction-to-ambient thermal resistance | 73.5 | °C/W | | R <sub>0</sub> JC(top) | Junction-to-case (top) thermal resistance | 31 | °C/W | | R <sub>0</sub> JB | Junction-to-board thermal resistance | 44 | °C/W | | ψJT | Junction-to-top characterization parameter | 16.7 | °C/W | | ψ ЈВ | Junction-to-board characterization parameter | 42.8 | °C/W | | R <sub>θ JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | n/a | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. # **6.5 Power Ratings** | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------|---------------------------|-----------------|-----|-----|-------|-------| | P <sub>D</sub> | Maximum power dissipation | VDD = 5.5 V | | | 236.5 | mW | | | | VDD = 3.6 V | | | 155 | 11100 | ### 6.6 Insulation Specifications over operating ambient temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | VALUE | UNIT | |-------------------|-------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|------------------| | GENER | AL | | | | | CLR | External clearance <sup>(1)</sup> | Shortest pin-to-pin distance through air | ≥ 8 | mm | | CPG | External creepage <sup>(1)</sup> | Shortest pin-to-pin distance across the package surface | ≥ 8 | mm | | DTI | Distance through the insulation | Minimum internal gap (internal clearance - capacitive signal isolation) | ≥ 21 | um | | DII | Distance unough the insulation | Minimum internal gap (internal clearance - transformer power isolation) | ≥ 120 | — μm | | CTI | Comparative tracking index | DIN EN 60112 (VDE 0303-11); IEC 60112 | ≥ 600 | V | | | Material group | According to IEC 60664-1 | I | | | | Overvoltage category | Rated mains voltage ≤ 600 V <sub>RMS</sub> | I-IV | | | | per IEC 60664-1 | Rated mains voltage ≤ 1000 V <sub>RMS</sub> | 1-111 | | | DIN VDI | E V 0884-11 (VDE V 0884-11): 20 | 17-01 <sup>(2)</sup> | | | | V <sub>IORM</sub> | Maximum repetitive peak isolation voltage | At AC voltage (bipolar) | 1700 | V <sub>PK</sub> | | $V_{IOWM}$ | Maximum-rated isolation working voltage | At AC voltage (sine wave); time-dependent dielectric breakdown (TDDB) test | 1200 | V <sub>RMS</sub> | | | working voltage | At DC voltage | 1700 | $V_{DC}$ | | V <sub>IOTM</sub> | Maximum transient isolation voltage | V <sub>TEST</sub> = V <sub>IOTM</sub> , t = 60 s (qualification test) | 6000 | V <sub>PK</sub> | | VIOIM | | V <sub>TEST</sub> = 1.2 × V <sub>IOTM</sub> , t = 1 s (100% production test) | 7200 | $V_{PK}$ | | $V_{IOSM}$ | Maximum surge isolation voltage <sup>(3)</sup> | Test method per IEC 60065, 1.2/50- $\mu$ s waveform, $V_{TEST}$ = 1.6 × $V_{IOSM}$ = 10000 $V_{PK}$ (qualification) | 6250 | V <sub>PK</sub> | | | | Method a, after input/output safety test subgroup 2 / 3, $V_{ini} = V_{IOTM}$ , $t_{ini} = 60$ s, $V_{pd(m)} = 1.2 \times V_{IORM}$ , $t_m = 10$ s | ≤ 5 | | | q <sub>pd</sub> | Apparent charge <sup>(4)</sup> | Method a, after environmental tests subgroup 1, $V_{ini} = V_{IOTM}$ , $t_{ini} = 60$ s, $V_{pd(m)} = 1.6 \times V_{IORM}$ , $t_m = 10$ s | ≤ 5 | pC | | | | Method b1, at routine test (100% production) and preconditioning (type test), $V_{ini} = V_{IOTM}, t_{ini} = 1 \text{ s, } V_{pd(m)} = 1.875 \times V_{IORM}, t_m = 1 \text{ s}$ | ≤ 5 | | | C <sub>IO</sub> | Barrier capacitance, input to output <sup>(5)</sup> | $V_{IO}$ = 0.5 $V_{PP}$ at 1 MHz | ~3.5 | pF | | | | V <sub>IO</sub> = 500 V at T <sub>A</sub> = 25°C | > 10 <sup>12</sup> | | | $R_{IO}$ | Insulation resistance, input to output <sup>(5)</sup> | $V_{IO}$ = 500 V at 100°C $\leq$ T <sub>A</sub> $\leq$ 125°C | > 10 <sup>11</sup> | Ω | | | 1 | V <sub>IO</sub> = 500 V at T <sub>S</sub> = 150°C | > 10 <sup>9</sup> | | | | Pollution degree | | 2 | | | | Climatic category | | 40/125/21 | | | UL1577 | | | | | | V <sub>ISO</sub> | Withstand isolation voltage | $V_{TEST}$ = $V_{ISO}$ = 5000 $V_{RMS}$ or 7071 $V_{DC}$ , t = 60 s (qualification), $V_{TEST}$ = 1.2 × $V_{ISO}$ , t = 1 s (100% production test) | 4250 | V <sub>RMS</sub> | <sup>(1)</sup> Apply creepage and clearance requirements according to the specific equipment isolation standards of an application. Care must be taken to maintain the creepage and clearance distance of a board design to ensure that the mounting pads of the isolator on the printed circuit board (PCB) do not reduce this distance. Creepage and clearance on a PCB become equal in certain cases. Techniques such as inserting grooves, ribs, or both on a PCB are used to help increase these specifications. - (4) Apparent charge is electrical discharge caused by a partial discharge (pd). - (5) All pins on each side of the barrier are tied together, creating a two-pin device. Submit Document Feedback Copyright © 2021 Texas Instruments Incorporated <sup>(2)</sup> This coupler is suitable for *safe electrical insulation* only within the safety ratings. Compliance with the safety ratings must be ensured by means of suitable protective circuits. <sup>(3)</sup> Testing is carried out in air or oil to determine the intrinsic surge immunity of the isolation barrier. ### 6.7 Safety-Related Certifications | VDE | UL | |----------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------| | Certified according to DIN VDE V 0884-11 (VDE V 0884-11): 2017-01, DIN EN 60950-1 (VDE 0805 Teil 1): 2014-08, and DIN EN 60065 (VDE 0860): 2005-11 | Recognized under 1577 component recognition and CSA component acceptance NO 5 programs | | Reinforced insulation | Single protection | | Certificate number: 40040142 | File number: E181974 | ### 6.8 Safety Limiting Values Safety limiting (1) intends to minimize potential damage to the isolation barrier upon failure of input or output circuitry. A failure of the I/O can allow low resistance to ground or the supply and, without current limiting, dissipate sufficient power to overheat the die and damage the isolation barrier potentially leading to secondary system failures. | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------|-----------------------------------------|------------------------------------------------------------------------------------------------|-----|-----|------|------| | | Safety input, output, or supply current | $R_{\theta JA} = 73.5^{\circ}C/W, VDD = 5.5 V,$<br>$T_{J} = 150^{\circ}C, T_{A} = 25^{\circ}C$ | | | 309 | mΛ | | Is | | $R_{\theta JA} = 73.5^{\circ}C/W, VDD = 3.6 V,$<br>$T_{J} = 150^{\circ}C, T_{A} = 25^{\circ}C$ | | | 472 | mA | | Ps | Safety input, output, or total power | R <sub>0</sub> JA = 73.5°C/W,<br>T <sub>J</sub> = 150°C, T <sub>A</sub> = 25°C | | | 1700 | mW | | T <sub>S</sub> | Maximum safety temperature | | | | 150 | °C | The maximum safety temperature, T<sub>S</sub>, has the same value as the maximum junction temperature, T<sub>J</sub>, specified for the device. The I<sub>S</sub> and P<sub>S</sub> parameters represent the safety current and safety power, respectively. Do not exceed the maximum limits of I<sub>S</sub> and P<sub>S</sub>. These limits vary with the ambient temperature, $T_A$ . The junction-to-air thermal resistance, R $_{\theta}$ JA, in the *Thermal Information* table is that of a device installed on a high-K test board for leaded surface-mount packages. Use these equations to calculate the value for each parameter: $T_J = T_A + R_{\theta JA} \times P$ , where P is the power dissipated in the device. $T_{J(max)} = T_S = T_A + R_{\theta JA} \times P_S$ , where $T_{J(max)}$ is the maximum junction temperature. $P_S = I_S \times VDD_{max}$ , where $VDD_{max}$ is the maximum low-side voltage. #### **6.9 Electrical Characteristics** minimum and maximum specifications apply from $T_A = -40^{\circ}\text{C}$ to +125°C, VDD = 3.0 V to 5.5 V, INP = -1 V to +1 V, and INN = HGND = 0 V; typical specifications are at $T_A = 25^{\circ}\text{C}$ , and VDD = 3.3 V (unless otherwise noted) | | PARAMETER | at T <sub>A</sub> = 25°C, and VDD = 3.3 V (unl | MIN | TYP | MAX | UNIT | | |-----------------------|---------------------------------------|-------------------------------------------------------------------------------------------------|---------|---------|-------|--------------------|--| | ANALOG | INPUT | | | | | | | | R <sub>IN</sub> | Single-ended input resistance | INN = HGND | 0.1 | 0.8 | | • | | | R <sub>IND</sub> | Differential input resistance | | 0.1 | 1.2 | | $\mathbf{G}\Omega$ | | | I <sub>IB</sub> | Input bias current | INP = INN = HGND, I <sub>IB</sub> = (I <sub>IBP</sub> + I <sub>IBN</sub> ) / 2 | - 10 | 2.5 | 10 | nA | | | TCI <sub>IB</sub> | Input bias current drift | | | - 14 | | pA/°C | | | I <sub>IO</sub> | Input offset current | I <sub>IO</sub> = I <sub>INP</sub> - I <sub>INN</sub> ; INP = INN = HGND | - 10 | -0.8 | 10 | nA | | | C <sub>IN</sub> | Single-ended input capacitance | INN = HGND, f <sub>IN</sub> = 310 kHz | | 2 | | | | | C <sub>IND</sub> | Differential input capacitance | f <sub>IN</sub> = 310 kHz | | 2 | | pF | | | ANALOG | OUTPUT | | | | | | | | | Nominal gain | | | 2 | | | | | V <sub>CMout</sub> | Common-mode output voltage | | 1.39 | 1.44 | 1.49 | V | | | V <sub>CLIPout</sub> | Clipping differential output voltage | $V_{OUT} = (V_{OUTP} - V_{OUTN});$<br>$ V_{IN} = V_{INP} - V_{INN} > V_{Clipping}$ | | ±2.49 | | V | | | V <sub>Failsafe</sub> | Fail-safe differential output voltage | $V+ = (V_{OUTP} - V_{OUTN}); V_{DCDCout} \le V_{DCDCUV} \text{ or } V_{HLDOout} \le V_{HLDOUV}$ | | - 2.57 | - 2.5 | V | | | BW <sub>OUT</sub> | Output bandwidth | | 300 | 375 | | kHz | | | R <sub>OUT</sub> | Output resistance | On OUTP or OUTN | | 0.2 | | Ω | | | | Output short-circuit current | On OUTP or OUTN, sourcing or sinking, INP = INN = HGND, outputs shorted to either GND or VDD | | 14 | | mA | | | CMTI | Common-mode transient immunity | HGND - GND = 2 kV | 85 | 135 | | kV/µs | | | ACCURA | CY | | | | | | | | E <sub>G</sub> | Gain error | T <sub>A</sub> = 25°C | - 0.2% | - 0.08% | 0.2% | | | | TCE <sub>G</sub> | Gain error drift <sup>(1)</sup> | | - 45 | ±7 | 45 | ppm/°( | | | V <sub>OS</sub> | Input offset voltage <sup>(1)</sup> | T <sub>A</sub> = 25°C, INP = INN = HGND | - 0.3 | ±0.05 | 0.3 | mV | | | TCV <sub>OS</sub> | Input offset drift <sup>(1)</sup> | | - 4 | ±1 | 4 | μV/°C | | | | Nonlinearity | | - 0.02% | 0.01% | 0.02% | • | | | | Nonlinearity drift | | | 0.4 | | ppm/°( | | | | | V <sub>IN</sub> = 2 V <sub>PP</sub> , f <sub>IN</sub> = 1 kHz,<br>BW = 10 kHz, 10 kHz filter | 81 | 85 | | | | | SNR | Signal-to-noise ratio | V <sub>IN</sub> = 2 V <sub>PP</sub> , f <sub>IN</sub> = 10 kHz,<br>BW = 100 kHz, 1 MHz filter | 72 | | | - dB | | | THD | Total harmonic distortion | V <sub>IN</sub> = 2 Vpp, f <sub>IN</sub> = 10 kHz,<br>BW = 100 kHz | | - 84 | | dB | | | | Output noise | INP = INN = HGND, f <sub>IN</sub> = 0 Hz,<br>BW = 100 kHz | | 250 | | μV <sub>RMS</sub> | | | | | $f_{IN}$ = 0 Hz, $V_{CM min} \leqslant V_{CM} \leqslant V_{CM max}$ | | - 100 | | | | | CMRR | Common-mode rejection ratio | $f_{IN}$ = 10 kHz, $V_{CM \; min} \leqslant V_{CM} \leqslant V_{CM}$ | - 86 | | | dB | | | | | VDD from 3.0 V to 5.5 V, at dc, input referred | | - 98 | | | | | PSRR | Power-supply rejection ratio | INP = INN = HGND, VDD from 3.0 V to 5.5 V, 10 kHz / 100 mV ripple, input referred | - 86 | | | dB | | ### **6.9 Electrical Characteristics (continued)** minimum and maximum specifications apply from $T_A = -40^{\circ}\text{C}$ to +125°C, VDD = 3.0 V to 5.5 V, INP = -1 V to +1 V, and INN = HGND = 0 V; typical specifications are at $T_A = 25^{\circ}\text{C}$ , and VDD = 3.3 V (unless otherwise noted) | | PARAMETER | MIN | TYP | MAX | UNIT | | |-----------------------|---------------------------------------------------------------|----------------------------------------------------------|-----|------|------|----| | POWER SU | PPLY | | | | • | | | IDD | Low-side supply current | No external load on HLDO | | 28.5 | 41 | mA | | טטו | Low-side supply current | 1 mA external load on HLDO | | 30.5 | 43 | mA | | V <sub>DCDC_OUT</sub> | DC/DC output voltage | DCDC_OUT to HGND | 3.1 | 3.5 | 4.65 | V | | V <sub>DCDCUV</sub> | DC/DC output undervoltage detection threshold voltage | DCDC output falling | 2.1 | 2.25 | | V | | V <sub>HLDO_OUT</sub> | High-side LDO output voltage | HLDO to HGND, up to 1 mA external load | 3 | 3.2 | 3.4 | V | | V <sub>HLDOUV</sub> | High-side LDO output undervoltage detection threshold voltage | HLDO output falling | 2.4 | 2.6 | | V | | I <sub>H</sub> | High-side supply current for auxiliary circuitry | Load connected from HLDO_OUT to HGND; non-switching | | | 1 | mA | | t <sub>AS</sub> | Analog settling time | VDD step to 3.0 V, to OUTP and OUTN valid, 0.1% settling | | 0.6 | 1.1 | ms | <sup>(1)</sup> The typical value includes one standard deviation ("sigma") at nominal operating conditons. # **6.10 Switching Characteristics** over operating ambient temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------|----------------------------------------------------------------|-------------------|-----|-----|-----|------| | t <sub>r</sub> | Output signal rise time | | | 1.3 | | μs | | t <sub>f</sub> | Output signal fall time | | | 1.3 | | μs | | | V <sub>INx</sub> to V <sub>OUTx</sub> signal delay (50% - 10%) | Unfiltered output | | 1.2 | 1.3 | μs | | | V <sub>INx</sub> to V <sub>OUTx</sub> signal delay (50% - 50%) | Unfiltered output | | 1.6 | 2.1 | μs | | | V <sub>INx</sub> to V <sub>OUTx</sub> signal delay (50% - 90%) | Unfiltered output | | 2.2 | 2.6 | μs | # 6.11 Timing Diagram 图 6-1. Rise, Fall, and Delay Time Waveforms ### **6.12 Insulation Characteristics Curves** 图 6-2. Thermal Derating Curve for Safety-Limiting Current per VDE 图 6-3. Thermal Derating Curve for Safety-Limiting Power per VDE 图 6-4. Reinforced Isolation Capacitor Lifetime Projection # **6.13 Typical Characteristics** ### 7 Detailed Description #### 7.1 Overview The AMC3330-Q1 is a fully-differential, precision, isolated amplifier with high input impedance, and an integrated DC/DC converter that allows the device to be supplied from a single 3.3-V or 5-V voltage supply source on the low side. The input stage of the device drives a second-order, delta-sigma ( $\Delta \Sigma$ ) modulator. The modulator uses an internal voltage reference and clock generator to convert the analog input signal to a digital bitstream. The drivers (termed TX in the *Functional Block Diagram*) transfer the output of the modulator across the isolation barrier that separates the high-side and low-side voltage domains. The received bitstream and clock are synchronized and processed by a fourth-order analog filter on the low-side and presented as a differential analog output. A block diagram of the AMC3330-Q1 is shown in the *Functional Block Diagram*. The 1.2-G $\Omega$ differential input impedance of the analog input stage supports low gain-error signal-sensing in high-voltage applications using high-impedance resistor dividers. The signal path is isolated by a double capacitive silicon-dioxide (SiO<sub>2</sub>) insulation barrier, whereas power isolation uses an on-chip transformer separated by a thin-film polymer as the insulating material. ### 7.2 Functional Block Diagram #### 7.3 Feature Description #### 7.3.1 Analog Input The input stage of the AMC3330-Q1 feeds a second-order, switched-capacitor, feed-forward $\Delta$ $\Sigma$ modulator. The modulator converts the analog signal into a bitstream that is transferred over the isolation barrier, as described in the *Isolation Channel Signal Transmission* section. The high-impedance, and low bias-current input of the AMC3330-Q1 makes the device suitable for isolated, high-voltage-sensing applications that typically employ high-impedance resistor dividers. There are two restrictions on the analog input signals (INP and INN). First, if the input voltage exceeds the input range specified in the *Absolute Maximum Ratings* table, the input current must be limited to 10 mA because the device input electrostatic discharge (ESD) diodes turn on. Second, the linearity and noise performance of the device are ensured only when the differential analog input voltage remains within the specified linear full-scale range V<sub>FSR</sub> and within the specified input common-mode voltage range V<sub>CM</sub> as specified in the *Recommended Operating Conditions* table. #### 7.3.2 Isolation Channel Signal Transmission The AMC3330-Q1 uses an on-off keying (OOK) modulation scheme to transmit the modulator output-bitstream across the capacitive SiO<sub>2</sub>-based isolation barrier. 7-1 shows the block diagram of an isolation channel. The transmitter modulates the bitstream at TX IN with an internally generated, 480-MHz carrier and sends a burst across the isolation barrier to represent a digital *one* and sends a *no signal* to represent the digital *zero*. The receiver demodulates the signal after advanced signal conditioning and produces the output. The symmetrical design of each isolation channel improves the common-mode transient immunity (CMTI) performance and reduces the radiated emissions caused by the high-frequency carrier. 图 7-1. Block Diagram of an Isolation Channel ▼ 7-2 shows the concept of the on-off keying scheme. 图 7-2. OOK-Based Modulation Scheme #### 7.3.3 Analog Output The AMC3330-Q1 offers a differential analog output comprised of the OUTP and OUTN pins. For differential input voltages ( $V_{INP} - V_{INN}$ ) in the range from -1 V to 1 V, the device provides a linear response with a nominal gain of 2. For example, for a differential input voltage of 1 V, the differential output voltage ( $V_{OUTP} - V_{OUTN}$ ) is 2 V. At zero input (INP shorted to INN), both pins output the same voltage, $V_{CMout}$ , as specified in the *Electrical Characteristics* table. For absolute differential input voltages greater than 1.0 V but less than 1.25 V, the differential output voltage continues to increase in magnitude but with reduced linearity performance. The outputs saturate as shown in $\boxed{8}$ 7-3 if the differential input voltage exceeds the $V_{Clipping}$ value. 图 7-3. AMC3330-Q1 Output Behavior 图 7-4. Typical Negative Clipping Output of the AMC3330-Q1 图 7-5. Typical Fail-Safe Output of the AMC3330-Q1 #### 7.3.4 Isolated DC/DC Converter The AMC3330-Q1 offers a fully integrated isolated DC/DC converter that includes the following components illustrated in the *Functional Block Diagram*: - Low-dropout regulator (LDO) on the low-side to stabilize the supply voltage VDD that drives the low-side of the DC/DC converter - · Low-side full-bridge inverter and drivers - · Laminate-based, air-core transformer for high immunity to magnetic fields - · High-side full-bridge rectifier - High-side LDO to stabilize the output voltage of the DC/DC converter for high analog performance of the signal path The DC/DC converter uses a spread-spectrum clock generation technique to reduce the spectral density of the electromagnetic radiation. The resonator frequency is synchronous to the operation of the $\Delta$ $\Sigma$ modulator to minimize interference with data transmission and support the high analog performance of the device. The architecture of the DC/DC converter is optimized to drive the high-side circuitry of the AMC3330-Q1 and can source up to 1 mA of additional current ( $I_H$ ) for an optional auxiliary circuit such as an active filter, pre-amplifier, or comparator. #### 7.3.5 Diagnostic Output and Fail-Safe Behavior The open-drain DIAG pin can be monitored to confirm the device is operational, and the output voltage is valid. During power-up, the DIAG pin is actively held low until the high-side supply is in regulation and the device operates properly. The DIAG pin is actively pulled low if: - The low-side does not receive data from the high-side (for example, because of a loss of power on the high-side). The amplifier outputs are driven to negative full-scale. - The high-side DC/DC output voltage (DCDC\_OUT) or the high-side LDO output voltage (HLDO\_OUT) drop below their respective undervoltage detection thresholds V<sub>DCDCUV</sub> and V<sub>HLDOUV</sub> as sepecified in the *Electrical*Characteristics table. In this case, the low-side may still receive data from the high-side but the data may not be valid. The amplifier outputs are driven to negative full-scale. During normal operation, the DIAG pin is in a high-impedance state. Connect the DIAG pin to a pull-up supply through a resistor or leave open if not used. #### 7.4 Device Functional Modes The AMC3330-Q1 is operational when the power supply VDD is applied, as specified in the *Recommended Operating Conditions* table. ### 8 Application and Implementation #### Note Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. #### 8.1 Application Information The low input bias current, AC and DC errors, and temperature drift make the AMC3330-Q1 a high-performance solution for applications where voltage measurement with high common-mode levels is required. ### 8.2 Typical Application Isolated amplifiers are widely used for voltage measurements in high-voltage applications that must be isolated from a low-voltage domain. Typical applications are AC line voltage measurements at the input of a power factor correction (PFC) stage of an onboard charger (OBC). Other applications are DC measurements at the output of a PFC stage or DC/DC converter, or phase voltage measurements in traction inverters. The AMC3330-Q1 integrates an isolated power supply for the high-voltage side and therefore is particularly easy to use in applications that do not have a high-side supply readily available or where a high-side supply is referenced to a different ground potential than the signal to be measured. ☑ 8-1 illustrates a simplified schematic of the AMC3330-Q1 in an OBC where the AC phase voltage on the grid-side must to be measured. At that location in the system, there is no supply readily available for powering the isolated amplifier. The integrated isolated power supply, together with its bipolar input voltage range, makes the AMC3330-Q1 ideally suited for AC line-voltage sensing. In this example, the output current of the PFC is sensed by the AMC3301-Q1 across a shunt resistor on the positive DC-link rail where there is also no suitable supply available for powering the isolated amplifier. The integrated power-supply of the AMC3301-Q1 eliminates that problem and enables current sensing at optimal locations for the system. Product Folder Links: AMC3330-Q1 图 8-1. The AMC3330-Q1 in an OBC Application #### 8.2.1 Design Requirements 表 8-1 lists the parameters for this typical application. PARAMETER VALUE Low-side supply voltage 3.3 V or 5 V Voltage drop across the sensing resistor for a linear response 1 V (maximum) Current through the resistive divider, I<sub>CROSS</sub> 100 μA (maximum) 表 8-1. Design Requirements #### 8.2.2 Detailed Design Procedure Use Ohm's Law to calculate the minimum total resistance of the resistive divider to limit the cross current to the desired value ( $R_{TOTAL} = V_{Lx} / I_{CROSS}$ ) and the required sense resistor value to be connected to the AMC3330-Q1 input: $R_{SNS} = V_{FSR} / I_{CROSS}$ . Consider the following two restrictions to choose the proper value of the sense resistor R<sub>SNS</sub>: - The voltage drop on R<sub>SNS</sub> caused by the nominal voltage range of the system must not exceed the recommended input voltage range: $V_{SNS} \leq V_{FSR}$ - The voltage drop on $R_{SNS}$ caused by the maximum allowed system overvoltage must not exceed the input voltage that causes a clipping output: $V_{SNS} \leq V_{Clipping}$ 表 8-2 lists examples of nominal E96-series (1% accuracy) resistor values for systems using 120-V and 230-V AC line voltages. | PARAMETER | 120-V <sub>RMS</sub> LINE VOLTAGE | 120-V <sub>RMS</sub> LINE VOLTAGE | 230-V <sub>RMS</sub> LINE VOLTAGE | |-----------------------------------------------------------------|-----------------------------------|-----------------------------------|-----------------------------------| | Peak voltage | 170 V | 170 V | 325 V | | Resistive divider resistors R <sub>L11</sub> , R <sub>L12</sub> | 845 k Ω | <b>845 k</b> Ω | 1.62 M Ω | | Sense resistor R <sub>SNS</sub> | <b>10 k</b> Ω | <b>10 k</b> Ω | <b>10 k</b> Ω | | Current through resistive divider I <sub>CROSS</sub> | 100 μΑ | 100 μΑ | 100 µA | | Resulting voltage drop on sense resistor V <sub>SNS</sub> | 1.00 V | 1.00 V | 1.00 V | ### 8.2.2.1 Input Filter Design TI recommends placing an RC filter in front of the isolated amplifier to improve signal-to-noise performance of the signal path. Design the input filter such that: - The cutoff frequency of the filter is at least one order of magnitude lower than the sampling frequency (20 MHz) of the internal $\Delta \Sigma$ modulator - · The input bias current does not generate significant voltage drop across the DC impedance of the input filter - · The impedances measured from the analog inputs are equal Most voltage sensing applications use high-impedance resistor dividers in front of the isolated amplifier to scale down the input voltage. In this case, a single capacitor shown in № 8-2 is sufficient to filter the input signal. 图 8-2. Differential Input Filter ### 8.2.2.2 Differential to Single-Ended Output Conversion For systems using single-ended input ADCs to convert the analog output voltage into digital, $\boxtimes$ 8-3 shows an example of a TLV313-Q1 -based signal conversion and filter circuit. With R1 = R2 = R3 = R4, the output voltage equals (V<sub>OUTP</sub> - V<sub>OUTN</sub>) + V<sub>REF</sub>. Tailor the bandwidth of this filter stage to the bandwidth requirement of the system and use NP0-type capacitors for best performance. For most applications, R1 = R2 = R3 = R4 = 10 k $\Omega$ and C1 = C2 = 1000 pF yields good performance. 图 8-3. Connecting the AMC3330-Q1 Output to a Single-Ended Input ADC For more information on the general procedure to design the filtering and driving stages of SAR ADCs, see the 18-Bit, 1MSPS Data Acquisition Block (DAQ) Optimized for Lowest Distortion and Noise and 18-Bit Data Acquisition Block (DAQ) Optimized for Lowest Power reference guides, available for download at www.ti.com. #### 8.2.3 Application Curve 图 8-4 shows the typical full-scale step response of the AMC3330-Q1 图 8-4. Step Respose of the AMC3330-Q1 #### 8.3 What to Do and What Not to Do Do not leave the analog inputs INP and INN of the AMC3330-Q1 unconnected (floating) when the device is powered up on the high-side. If the device input is left floating, the bias current may generate a negative input voltage that exceeds the specified input voltage range and the output of the device is invalid. Connect the high-side ground (HGND) to INN, either directly or through a resistive path. A DC current path between INN and HGND is required to define the input common-mode voltage. Take care not to exceed the input common-mode range as specified in the *Recommended Operating Conditions* table. # 9 Power Supply Recommendations The low-side of the DC/DC converter is decoupled with a low-ESR 100-nF capacitor (C4) positioned close to the device between the DCDC\_IN and DCDC\_GND pins. Use a 1-µF capacitor (C2) to decouple the high-side in addition to a low-ESR, 1-nF capacitor (C3) placed as close as possible to the device and connected to the DCDC OUT and DCDC HGND pins. For the high-side LDO, use low-ESR capacitors of 1-nF (C6), placed as close as possible to the AMC3330-Q1, followed by a 100-nF decoupling capacitor (C5). The ground reference for the high-side (HGND) is derived from the terminal of the sense resistor which is connected to the negative input (INN) of the device. For best DC accuracy, use a separate trace to make this connection but shorting HGND to INN directly at the device input is also acceptable. The high-side DC/DC ground terminal(DCDC\_HGND) is shorted to HGND directly at the device pins. 图 9-1. Decoupling the AMC3330-Q1 Capacitors must provide adequate *effective* capacitance under the applicable DC bias conditions they experience in the application. Multilayer ceramic capacitors (MLCC) capacitors typically exhibit only a fraction of their nominal capacitance under real-world conditions and this factor must be taken into consideration when selecting these capacitors. This problem is especially acute in low-profile capacitors, in which the dielectric field strength is higher than in taller components. Reputable capacitor manufacturers provide capacitance versus DC bias curves that greatly simplify component selection. 表 9-1 lists components suitable for use with the AMC3330-Q1. This list is not exhaustive. Other components may exist that are equally suitable (or better), however these listed components have been validated during the development of the AMC3330-Q1. 表 9-1. Recommended External Components | 70 ii itoooiiiiioiiaaa External componente | | | | | | | | | | | |--------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--| | DESCRIPTION | PART NUMBER | MANUFACTURER | SIZE (EIA, L x W) | | | | | | | | | | | | | | | | | | | | | 1 nF ± 10%, X7R, 50 V | 12065C102KAT2A | AVX | 1206, 3.2 mm x 1.6 mm | | | | | | | | | 1 μF ± 10%, X7R, 25 V | 12063C105KAT2A | AVX | 1206, 3.2 mm x 1.6 mm | | | | | | | | | CONVERTER | | | | | | | | | | | | 100 nF ± 10%, X7R, 50 V | C0603C104K5RACAUTO | Kemet | 0603, 1.6 mm x 0.8 mm | | | | | | | | | 1 nF ± 10%, X7R, 50 V | C0603C102K5RACTU | Kemet | 0603, 1.6 mm x 0.8 mm | | | | | | | | | 1 μF ± 10%, X7R, 25 V | CGA3E1X7R1E105K080AC | TDK | 0603, 1.6 mm x 0.8 mm | | | | | | | | | | | | | | | | | | | | | 100 nF ± 10%, X7R, 50 V | C0603C104K5RACAUTO | Kemet | 0603, 1.6 mm x 0.8 mm | | | | | | | | | 100 nF ± 5%, NP0, 50 V | C3216NP01H104J160AA | TDK | 1206, 3.2 mm x 1.6 mm | | | | | | | | | 1 nF ± 10%, X7R, 50 V | 12065C102KAT2A | AVX | 1206, 3.2 mm x 1.6 mm | | | | | | | | | | 1 nF ± 10%, X7R, 50 V 1 μF ± 10%, X7R, 25 V CONVERTER 100 nF ± 10%, X7R, 50 V 1 nF ± 10%, X7R, 50 V 1 μF ± 10%, X7R, 25 V 100 nF ± 10%, X7R, 50 V | DESCRIPTION PART NUMBER 1 nF ± 10%, X7R, 50 V 12065C102KAT2A 1 μF ± 10%, X7R, 25 V 12063C105KAT2A CONVERTER 100 nF ± 10%, X7R, 50 V C0603C104K5RACAUTO 1 nF ± 10%, X7R, 50 V C0603C102K5RACTU 1 μF ± 10%, X7R, 25 V CGA3E1X7R1E105K080AC 100 nF ± 10%, X7R, 50 V C0603C104K5RACAUTO 100 nF ± 5%, NP0, 50 V C3216NP01H104J160AA | DESCRIPTION PART NUMBER MANUFACTURER 1 nF ± 10%, X7R, 50 V 12065C102KAT2A AVX 1 μF ± 10%, X7R, 25 V 12063C105KAT2A AVX CONVERTER 100 nF ± 10%, X7R, 50 V C0603C104K5RACAUTO Kemet 1 nF ± 10%, X7R, 50 V C0603C102K5RACTU Kemet 1 μF ± 10%, X7R, 25 V CGA3E1X7R1E105K080AC TDK 100 nF ± 10%, X7R, 50 V C0603C104K5RACAUTO Kemet 100 nF ± 5%, NP0, 50 V C3216NP01H104J160AA TDK | | | | | | | | ### 10 Layout # 10.1 Layout Guidelines ☑ 10-1 shows a layout recommendation with the critical placement of the decoupling capacitors. The same component reference designators are used as in the Power Supply Recommendations section. Decoupling capacitors are placed as close as possible to the AMC3330-Q1 supply pins. For best performance, place the sense resistor close to the INP and INN inputs of the AMC3330-Q1 and keep the layout of both connections symmetrical. This layout is used on the AMC3330-Q1 EVM and supports CISPR-25 compliant electromagnetic radiation levels. ### 10.2 Layout Example 图 10-1. Recommended Layout of the AMC3330-Q1 # 11 Device and Documentation Support ### 11.1 Device Support #### 11.1.1 Device Nomenclature Texas Instruments, Isolation Glossary #### 11.2 Documentation Support #### 11.2.1 Related Documentation For related documentation see the following: - Texas Instruments, ISO72x Digital Isolator Magnetic-Field Immunity application report - Texas Instruments, AMC3301-Q1 Precision, ±250-mV Input, Reinforced Isolated Amplifier With Integrated DC/DC Converter data sheet - Texas Instruments, TLVx313-Q1 Low-Power, Rail-to-Rail In/Out, 750- μV Typical Offset, 1-MHz Operational Amplifier for Cost-Sensitive Systems data sheet - Texas Instruments, 18-Bit, 1MSPS Data Acquisition Block (DAQ) Optimized for Lowest Distortion and Noise reference guide - Texas Instruments, 18-Bit Data Acquisition Block (DAQ) Optimized for Lowest Power reference guide ### 11.3 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. ### 11.4 Support Resources TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. #### 11.5 Trademarks TI E2E™ is a trademark of Texas Instruments. 所有商标均为其各自所有者的财产。 #### 11.6 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. # 11.7 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. ### 12 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. www.ti.com 4-Sep-2021 #### **PACKAGING INFORMATION** | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------| | | | | | | | | (6) | | | | | | AMC3330QDWERQ1 | ACTIVE | SOIC | DWE | 16 | 2000 | RoHS & Green | NIPDAU | Level-3-260C-168 HR | -40 to 125 | AMC3330Q | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF AMC3330-Q1: # **PACKAGE OPTION ADDENDUM** www.ti.com 4-Sep-2021 NOTE: Qualified Version Definitions: • Catalog - TI's standard catalog product PACKAGE MATERIALS INFORMATION www.ti.com 18-Nov-2020 # TAPE AND REEL INFORMATION | Α0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | AMC3330QDWERQ1 | SOIC | DWE | 16 | 2000 | 330.0 | 16.4 | 10.75 | 10.7 | 2.7 | 12.0 | 16.0 | Q1 | **PACKAGE MATERIALS INFORMATION** www.ti.com 18-Nov-2020 #### \*All dimensions are nominal | Device | Device Package Type | | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | |----------------|---------------------|-----|------|------|-------------|------------|-------------|--| | AMC3330QDWERQ1 | SOIC | DWE | 16 | 2000 | 350.0 | 350.0 | 43.0 | | SOIC #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing - per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm, per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side. - 5. Reference JEDEC registration MS-013. SOIC #### NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SOIC #### NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. # 重要声明和免责声明 TI 提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他安全、安保或其他要求。这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款 (https://www.ti.com.cn/zh-cn/legal/termsofsale.html) 或 ti.com.cn 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 邮寄地址:上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码:200122 Copyright © 2021 德州仪器半导体技术(上海)有限公司