

#### ZHCS381C - FEBRUARY 2012 - REVISED JUNE 2013

# 双路桥式步进电机或者直流电机驱动器

#### 查询样品: DRV8834

## 特性

- 双H桥电流控制电机驱动器
  - 能够驱动两个直流电机或者一个步进电机
- 两个控制模式:
  - STEP/DIR 控制接口可片上支持最高 1/32细分
  - PHASE/ENABLE 控制接口,可通过外部基准 来实现超过1/32的细分要求
- 每个 H 桥的输出电流为持续 1.5A, 2.2A 峰值电流 • (在 V<sub>M</sub>= 5V 和 25℃ 条件下)
- 低 R<sub>DS(ON)</sub>: 305mΩ HS + LS (在 V<sub>M</sub>= 5V 和 25℃ 条件下)
- 宽电源电压范围: 2.5V 至 10.8V
- t<sub>BLANK</sub>(动态消隐时间)和混合衰减模式可实现平

### 滑的细分

- 脉宽调制 (PWM) 绕组电流调制和限制
- 耐热增强型表面贴装封装

### 应用范围

- 电池供电式玩具
- 服务点 (POS) 打印机 •
- 视频安保摄像机
- 办公自动化设备
- 游戏机
- 机器人技术

## 说明

DRV8834 为玩具、打印机及其它机电一体化应用提供了一款灵活的电机驱动器解决方案。 此器件有两个 H 桥驱动 器,可被用于驱动一个双极步进电机或者两个直流电机。

每个 H 桥的输出驱动器模块由 N 通道功率金属氧化物半导体场效应晶体管 (MOSFET) 组成,这些 MOSFET 被配 置成一个驱动电机绕组的 H 桥。每个 H 桥都包括用于调节或限制绕组电流的电路。

借助正确的印刷电路板 (PCB) 设计, DRV8834 的每个H 桥能够持续驱动高达 1.5A RMS(或直流)(在 25℃ 和 采用一个 5V V<sub>M</sub>电源时)。每个 H 桥可支持高达 2.2A 的峰值电流。 在较低的 V<sub>M</sub>电压条件下,电流能力略有下 降。

该器件提供了带有一个故障输出引脚的内部关断功能,此功能用于过流保护、短路保护、欠压闭锁和过热保护。 另 外,还提供了一种低功耗睡眠模式。

DRV8834 采用带有 PowerPAD™ 的 24 引脚散热式薄型小外形尺寸封装 (HTSSOP) 或者超薄四方扁平无引线 (VQFN) 封装(环保型:符合 RoHS 标准且不含 Sb/Br)。

| PACKAGE <sup>(2)</sup>   |              | ORDERABLE PART<br>NUMBER | TOP-SIDE<br>MARKING |  |  |
|--------------------------|--------------|--------------------------|---------------------|--|--|
|                          | Reel of 2000 | DRV8834PWPR              |                     |  |  |
| PowerPAD™ (HTSSOP) - PWP | Tube of 60   | DRV8834PWP               | DRV8834             |  |  |
|                          | Reel of 3000 | DRV8834RGER              | 0004                |  |  |
| PowerPAD™ (VQFN) - RGE   | Reel of 250  | DRV8834RGET              | 8834                |  |  |

### **ORDERING INFORMATION**<sup>(1)</sup>

(1) For the most current packaging and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.

(2) Package drawings, thermal data, and symbolization are available at www.ti.com/packaging.

AA)

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. PowerPAD is a trademark of Texas Instruments.

ZHCS381C-FEBRUARY 2012-REVISED JUNE 2013

TEXAS INSTRUMENTS

www.ti.com.cn

### DEVICE INFORMATION

### **Functional Block Diagram**





## ZHCS381C - FEBRUARY 2012 - REVISED JUNE 2013

#### **Table 1. TERMINAL FUNCTIONS**

| NAME          | PIN<br>(PWP) | PIN<br>(RGE) | I/O <sup>(1)</sup> | DESCRIPTION                          | EXTERNAL COMPONENTS<br>OR CONNECTIONS                                                                                                                                                                                      |
|---------------|--------------|--------------|--------------------|--------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| POWER AND G   | ROUND        |              |                    | ·                                    |                                                                                                                                                                                                                            |
| GND           | 21,<br>PPAD  | 18,<br>PPAD  | -                  | Device ground                        | Both the GND pin and device PowerPAD must be connected to ground                                                                                                                                                           |
| VM            | 18, 19       | 15, 16       | -                  | Bridge A power supply                | Connect to motor supply. A 10- $\mu$ F (minimum) capacitor to GND is recommended.                                                                                                                                          |
| VINT          | 20           | 17           | -                  | Internal supply                      | Bypass to GND with 2.2-µF (minimum), 6.3-V capacitor. Can be used to provide logic high voltage for configuration pins (except nSLEEP).                                                                                    |
| VREFO         | 24           | 21           | Ο                  | Reference voltage output             | May be connected to AVREF/BVREF inputs.<br>Do not place a bypass capacitor on this pin.                                                                                                                                    |
| VCP           | 17           | 14           | 0                  | High-side gate drive voltage         | Connect a 0.01-µF, 16-V (minimum) X7R ceramic capacitor to VM.                                                                                                                                                             |
| CONTROL (Inde | exer Mod     | e or Phas    | e/Enable Mode)     |                                      |                                                                                                                                                                                                                            |
| nENBL/AENBL   | 10           | 7            | I                  | Step motor enable/Bridge A enable    | Indexer mode: Logic low enables all outputs.<br>Phase/enable mode: Logic high enables the<br>AOUTx outputs.<br>Internal pulldown.                                                                                          |
| STEP/BENBL    | 11           | 8            | I                  | Step input/Bridge B enable           | Indexer mode: Rising edge moves indexer to<br>next step.<br>Phase/enable mode: Logic high enables the<br>BOUTx outputs.<br>Internal pulldown.                                                                              |
| DIR/BPHASE    | 12           | 9            | I                  | Direction input/Bridge B Phase       | Indexer mode: Level sets direction of step.<br>Phase/enable mode: Logic high sets BOUT1<br>high, BOUT2 low.<br>Internal pulldown.                                                                                          |
| M0/APHASE     | 13           | 10           | I                  | Microstep mode/Bridge A phase        | Indexer mode: Controls microstep mode (full,<br>half, up to 1/32-step) along with M1.<br>Phase/enable mode: Logic high sets AOUT1<br>high, AOUT2 low.<br>Internal pulldown.                                                |
| M1            | 14           | 11           | I                  | Microstep mode/Disable state         | Indexer mode: Controls microstep mode (full,<br>half, up to 1/32-step) along with M0.<br>Phase/enable mode: Determines the state of<br>the outputs when xENBL = 0.<br>Internal pulldown.                                   |
| CONFIG        | 15           | 12           | I                  | Device configuration                 | Logic high to put the device in indexer mode.<br>Logic low to put the device into phase/enable<br>mode. State is latched at power-up and sleep<br>exit. Internal pulldown.                                                 |
| nSLEEP        | 1            | 22           | I                  | Sleep mode input                     | Logic high to enable device, logic low to<br>enter low-power sleep mode and reset all<br>internal logic.                                                                                                                   |
| AVREF         | 22           | 19           | I                  | Bridge A current set reference input | Reference voltage for AOUT winding current.<br>In Indexer Mode, it should be tied to a<br>reference voltage for the internal DAC (e.g.<br>VREFO). In Phase/Enable Mode, an external<br>DAC can drive it for microstepping. |
| BVREF         | 23           | 20           | I                  | Bridge B current set reference input | Reference voltage for BOUT winding current.<br>In Indexer Mode, it should be tied to a<br>reference voltage for the internal DAC (e.g.<br>VREFO). In Phase/Enable Mode, an external<br>DAC can drive it for microstepping. |
| ADECAY        | 3            | 24           | I                  | Decay mode for bridge A              | Determines decay mode for H-Bridge A (or A and B in indexer mode) – slow, fast or mixed decay                                                                                                                              |
| BDECAY        | 2            | 23           | I                  | Decay mode for bridge B              | Determines decay mode for H-Bridge B – slow, fast or mixed decay                                                                                                                                                           |

(1) Directions: I = input, O = output, OZ = tri-state output, OD = open-drain output, IO = input/output

### ZHCS381C-FEBRUARY 2012-REVISED JUNE 2013

www.ti.com.cn

Instruments

Texas

### Table 1. TERMINAL FUNCTIONS (continued)

| NAME   | PIN<br>(PWP) | PIN<br>(RGE) | I/O <sup>(1)</sup> | DESCRIPTION            | EXTERNAL COMPONENTS<br>OR CONNECTIONS                                                |
|--------|--------------|--------------|--------------------|------------------------|--------------------------------------------------------------------------------------|
| STATUS |              |              |                    | -                      |                                                                                      |
| nFAULT | 16           | 13           | OD                 | Fault output           | Logic low when in fault condition (overtemp, overcurrent, undervoltage)              |
| OUTPUT |              |              |                    |                        |                                                                                      |
| AISEN  | 5            | 2            | Ю                  | Bridge A ground/Isense | Connect to current sense resistor for bridge A, or GND if current control not needed |
| BISEN  | 8            | 5            | Ю                  | Bridge B ground/Isense | Connect to current sense resistor for bridge B, or GND if current control not needed |
| AOUT1  | 4            | 1            | 0                  | Bridge A output 1      |                                                                                      |
| AOUT2  | 6            | 3            | 0                  | Bridge A output 2      | Connect to motor winding A                                                           |
| BOUT1  | 9            | 6            | 0                  | Bridge B output 1      |                                                                                      |
| BOUT2  | 7            | 4            | 0                  | Bridge B output 2      | Connect to motor winding B                                                           |









ZHCS381C - FEBRUARY 2012 - REVISED JUNE 2013

www.ti.com.cn

## ABSOLUTE MAXIMUM RATINGS

over operating free-air temperature range (unless otherwise noted) (1) (2)

|                                                |                                              | VALUE              | UNIT |
|------------------------------------------------|----------------------------------------------|--------------------|------|
| VM                                             | Power supply voltage range                   | -0.3 to 11.8       | V    |
| AVREF,<br>BVREF,<br>VINT,<br>ADECAY,<br>BDECAY | Analog input pin voltage range               | -0.5 to 3.6        | V    |
|                                                | Digital input pin voltage range              | -0.5 to 7          | V    |
|                                                | xISEN pin voltage                            | –0.3 to 0.5        | V    |
|                                                | Peak motor drive output current, t < 1 µs    | Internally limited | А    |
| TJ                                             | Operating virtual junction temperature range | -40 to 150         | °C   |
| T <sub>stg</sub>                               | Storage temperature range                    | –60 to 150         | °C   |

(1) Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltage values are with respect to network ground terminal.

### THERMAL INFORMATION

|                  |                                                             | PWP     | RGE     |       |
|------------------|-------------------------------------------------------------|---------|---------|-------|
|                  | THERMAL METRIC                                              | 24 PINS | 24 PINS | UNITS |
| $\theta_{JA}$    | Junction-to-ambient thermal resistance <sup>(1)</sup>       | 40.2    | 35.1    |       |
| $\theta_{JCtop}$ | Junction-to-case (top) thermal resistance <sup>(2)</sup>    | 23.7    | 36.6    |       |
| θ <sub>JB</sub>  | Junction-to-board thermal resistance <sup>(3)</sup>         | 21.9    | 12.2    | 80 AM |
| Ψυτ              | Junction-to-top characterization parameter <sup>(4)</sup>   | 0.7     | 0.6     | °C/W  |
| Ψ <sub>JB</sub>  | Junction-to-board characterization parameter <sup>(5)</sup> | 21.7    | 12.2    |       |
| $\theta_{JCbot}$ | Junction-to-case (bottom) thermal resistance <sup>(6)</sup> | 3.9     | 4.0     |       |

(1) The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, high-K board, as specified in JESD51-7, in an environment described in JESD51-2a.

(2) The junction-to-case (top) thermal resistance is obtained by simulating a cold plate test on the package top. No specific JEDECstandard test exists, but a close description can be found in the ANSI SEMI standard G30-88.

(3) The junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB temperature, as described in JESD51-8.

(4) The junction-to-top characterization parameter,  $\psi_{JT}$ , estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining  $\theta_{JA}$ , using a procedure described in JESD51-2a (sections 6 and 7).

(5) The junction-to-board characterization parameter,  $\psi_{JB}$ , estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining  $\theta_{JA}$ , using a procedure described in JESD51-2a (sections 6 and 7).

(6) The junction-to-case (bottom) thermal resistance is obtained by simulating a cold plate test on the exposed (power) pad. No specific JEDEC standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.

## **RECOMMENDED OPERATING CONDITIONS**

 $T_A = 25^{\circ}C$ , over operating free-air temperature range (unless otherwise noted)

|                    |                                                               | MIN  | NOM MAX | UNIT |
|--------------------|---------------------------------------------------------------|------|---------|------|
| V <sub>M</sub>     | Motor power supply voltage range <sup>(1)</sup>               | 2.5  | 10.8    | V    |
| V <sub>REF</sub>   | VREF input voltage range <sup>(2)</sup>                       | 1    | 2.1     | V    |
| I <sub>VINT</sub>  | VINT external load current                                    |      | 1       | mA   |
| I <sub>VREF</sub>  | VREF external load current                                    |      | 400     | μA   |
| V <sub>DIGIN</sub> | Digital input pin voltage range                               | -0.3 | 5.75    | V    |
| IOUT               | Continuous RMS or DC output current per bridge <sup>(3)</sup> |      | 1.5     | А    |

(1) Note that R<sub>DS(ON)</sub> increases and maximum output current is reduced at VM supply voltages below 5 V.

(2) Operational at VREF between 0 V and 1 V, but accuracy is degraded.

<sup>(3)</sup> Power dissipation and thermal limits must be observed.

Texas Instruments

www.ti.com.cn

## **ELECTRICAL CHARACTERISTICS**

 $T_A = 25^{\circ}C$ , over operating free-air temperature range (unless otherwise noted)

|                      | PARAMETER                         | TEST CONDITIONS                                                                                         | MIN  | TYP  | MAX  | UNIT |  |
|----------------------|-----------------------------------|---------------------------------------------------------------------------------------------------------|------|------|------|------|--|
| POWER S              | SUPPLY                            |                                                                                                         |      |      |      |      |  |
| 1                    | VM operating aupply aurrant       | $V_M = 5 V$ , excluding winding current                                                                 |      | 2.4  | 4    | m۸   |  |
| ∨м                   | VM operating supply current       | V <sub>M</sub> = 10 V, excluding winding current                                                        |      | 2.75 |      | mA   |  |
|                      |                                   | V <sub>M</sub> = 5 V                                                                                    |      | 0.6  | 2    |      |  |
| I <sub>VMQ</sub>     | VM sleep mode supply current      | V <sub>M</sub> = 10 V                                                                                   |      | 9.6  |      | μA   |  |
| V <sub>UVLO</sub>    | VM undervoltage lockout voltage   | V <sub>M</sub> falling                                                                                  |      |      | 2.39 | V    |  |
| INTERNA              | LREGULATORS                       |                                                                                                         |      |      |      |      |  |
| V <sub>INT</sub>     | VINT voltage                      | $V_{\rm M}$ > 3.3 V, $I_{\rm OUT}$ = 0 A to 1 mA                                                        | 2.85 | 3    | 3.15 | V    |  |
| V <sub>REFO</sub>    | VREF voltage                      | I <sub>OUT</sub> = 0 A to 400 μA                                                                        | 1.9  | 2    | 2.1  | V    |  |
| LOGIC-LE             | EVEL INPUTS                       |                                                                                                         |      |      |      |      |  |
|                      | land land the set                 | nSLEEP                                                                                                  |      |      | 0.5  |      |  |
| V <sub>IL</sub>      | Input low voltage                 | All other digital input pins                                                                            |      |      | 0.7  | V    |  |
| . ,                  |                                   | nSLEEP                                                                                                  | 2.5  |      |      |      |  |
| VIH                  | Input high voltage                | All other digital input pins                                                                            | 2    |      |      | V    |  |
|                      | Least burger - 1                  | nSLEEP                                                                                                  |      | 0.2  |      |      |  |
| V <sub>HYS</sub>     | Input hysteresis                  | All except nSLEEP                                                                                       |      | 0.4  |      | V    |  |
| _                    |                                   | nSLEEP                                                                                                  |      | 500  |      |      |  |
| R <sub>PD</sub>      | Input pull-down resistance        | All except nSLEEP, M0                                                                                   |      | 200  |      | kΩ   |  |
| IIL                  | Input low current                 | VIN = 0                                                                                                 |      |      | 1    | μA   |  |
| I <sub>IN</sub>      | Input current (M0)                |                                                                                                         | -20  |      | 20   | μA   |  |
|                      |                                   | VIN = 3.3 V, nSLEEP                                                                                     |      | 6.6  | 13   |      |  |
| I <sub>IH</sub>      | Input high current                | VIN = 3.3 V, all except nSLEEP                                                                          |      | 16.5 | 33   | μA   |  |
| t <sub>DEG</sub>     | Input deglitch time               |                                                                                                         | 312  |      | 468  | ns   |  |
|                      | OUTPUT (OPEN-DRAIN OUTPUT)        |                                                                                                         |      |      |      |      |  |
| V <sub>OL</sub>      | Output low voltage                | I <sub>O</sub> = 5 mA                                                                                   |      |      | 0.5  | V    |  |
| I <sub>OH</sub>      | Output high leakage current       | V <sub>O</sub> = 3.3 V                                                                                  |      |      | 1    | μA   |  |
| H-BRIDGI             |                                   | 1 - <del>-</del>                                                                                        |      |      |      |      |  |
|                      |                                   | V <sub>M</sub> = 5 V, I <sub>O</sub> = 500 mA, T <sub>J</sub> = 25°C                                    |      | 160  | 250  |      |  |
|                      |                                   | $V_{\rm M} = 5 \text{ V}, \text{ I}_{\rm O} = 500 \text{ mA}, \text{ T}_{\rm J} = 85^{\circ}\text{C}$   |      | 190  |      |      |  |
|                      | HS FET on resistance              | $V_{\rm M} = 2.7 \text{ V}, \text{ I}_{\rm O} = 500 \text{ mA}, \text{ T}_{\rm J} = 25^{\circ}\text{C}$ |      | 200  | 295  |      |  |
|                      |                                   | $V_{\rm M} = 2.7 \text{ V}, I_{\rm O} = 500 \text{ mA}, T_{\rm J} = 85^{\circ}\text{C}$                 |      | 240  |      |      |  |
| R <sub>DS(ON)</sub>  |                                   | $V_{\rm M} = 5 \text{ V}, \text{ I}_{\rm O} = 500 \text{ mA}, \text{ T}_{\rm J} = 25^{\circ}\text{C}$   |      | 145  | 240  | mΩ   |  |
|                      |                                   | $V_{\rm M} = 5 \text{ V}, \text{ I}_{\rm O} = 500 \text{ mA}, \text{ T}_{\rm J} = 85^{\circ}\text{C}$   |      | 180  |      |      |  |
|                      | LS FET on resistance              | $V_{\rm M} = 2.7 \text{ V}, \text{ I}_{\rm O} = 500 \text{ mA}, \text{ T}_{\rm J} = 25^{\circ}\text{C}$ |      | 190  | 285  |      |  |
|                      |                                   | $V_{\rm M} = 2.7 \text{ V}, I_{\rm Q} = 500 \text{ mA}, T_{\rm J} = 85^{\circ}\text{C}$                 |      | 235  |      |      |  |
| I <sub>OFF</sub>     | Off-state leakage current         |                                                                                                         | -2   |      | 2    | μA   |  |
|                      | <b>a</b>                          | 1                                                                                                       | _    |      |      | 1    |  |
| f <sub>PWM</sub>     | Current control PWM frequency     | Internal PWM frequency                                                                                  |      | 42.5 |      | kHz  |  |
|                      |                                   | $V_{\text{REF}} > 375 \text{ mV or DAC codes} > 29\%$                                                   |      | 2.4  |      |      |  |
| t <sub>BLANK</sub>   | Current sense blanking time       | $V_{REF}$ < 375 mV or DAC codes < 29%                                                                   |      | 1.6  |      | μs   |  |
| t <sub>R</sub>       | Rise time                         | $V_{\rm REF}$ = 5 V, 16 $\Omega$ to GND, 10% to 90% V <sub>M</sub>                                      |      | 120  |      | ns   |  |
| чк<br>t <sub>F</sub> | Fall time                         | $V_{\rm M} = 5 \text{ V}, 16 \Omega \text{ to GND}, 10\% \text{ to } 90\% \text{ V}_{\rm M}$            |      | 120  |      | ns   |  |
| -                    |                                   |                                                                                                         |      | 100  |      | 113  |  |
|                      |                                   |                                                                                                         | 2    |      |      | ۸    |  |
| I <sub>OCP</sub>     | Overcurrent protection trip level | V <sub>REF</sub> > 375 mV or DAC codes > 29%                                                            | ۷    | 1.6  |      | A    |  |
|                      | Overcurrent protection period     | $v_{\text{DEE}} > 3/3 \text{ mV}$ $v_{\text{DAU}} = 23\%$                                               |      | 0.1  |      |      |  |
| t <sub>OCP</sub>     | Overcurrent protection period     | $V_{\text{REF}}$ < 375 mV or DAC codes < 29%                                                            |      | 1.1  |      | μs   |  |



#### ZHCS381C-FEBRUARY 2012-REVISED JUNE 2013

## ELECTRICAL CHARACTERISTICS (continued)

 $T_A = 25^{\circ}C$ , over operating free-air temperature range (unless otherwise noted)

| PARAMETER           |                              | TEST CONDITIONS       | MIN | TYP     | MAX | UNIT |
|---------------------|------------------------------|-----------------------|-----|---------|-----|------|
| t <sub>TSD</sub>    | Thermal shutdown temperature | Die temperature       | 150 | 160     | 180 | °C   |
| CURRENT CONTROL     |                              |                       |     |         |     |      |
| I <sub>REF</sub>    | VREF input current           | VREF = 3.3 V          | -1  |         | 1   | μA   |
| V <sub>TRIP</sub>   | xISEN trip voltage           | For 100% current step |     | xVREF/5 |     | V    |
| A <sub>ISENSE</sub> | Current sense amplifier gain | Reference only        |     | 5       |     | V/V  |

## TIMING REQUIREMENTS

 $T_A = 25^{\circ}C$ , over operating free-air temperature range (unless otherwise noted)

| NO. | PARAMETER             | CONDITIONS                           | MIN | MAX | UNIT |
|-----|-----------------------|--------------------------------------|-----|-----|------|
| 1   | f <sub>STEP</sub>     | Step frequency                       |     | 250 | kHz  |
| 2   | t <sub>WH(STEP)</sub> | Pulse duration, STEP high            | 1.9 |     | μs   |
| 3   | t <sub>WL(STEP)</sub> | Pulse duration, STEP low             | 1.9 |     | μs   |
| 4   | t <sub>SU(STEP)</sub> | Setup time, command to STEP rising   | 200 |     | ns   |
| 5   | t <sub>H(STEP)</sub>  | Hold time, command to STEP rising    | 1   |     | μs   |
| 6   | t <sub>WAKE</sub>     | Wakeup time, nSLEEP inactive to STEP |     | 1   | ms   |



**DRV8834** 

ZHCS381C-FEBRUARY 2012-REVISED JUNE 2013



### FUNCTIONAL DESCRIPTION

#### **Device Configuration**

The DRV8834 supports two configurations: phase/enable mode, where the outputs are controlled by phase (direction) and enable signals for each H-bridge, and indexer mode, which allow control of a stepper motor using simple step and direction inputs.

DC motors can only be controlled in phase/enable mode; indexer mode is not applicable to DC motors.

Stepper motors can be controlled using either phase/enable load, or indexer mode.

The device is configured to be controlled either way using CONFIG pin. Logic HIGH on the CONFIG pin puts the device in the STEP/DIR mode; logic LOW lets the motor to be controlled using the xPHASE/xENBL pins.

The state of the CONFIG pin is latched at power-up, and also whenever exiting sleep mode. CONFIG has an internal pull-down resistor.

### **PWM Motor Drivers**

DRV8834 contains two identical H-bridge motor drivers with current-control PWM circuitry. A block diagram of the circuitry is shown below:



Figure 1. Motor Control Circuitry

### **Current Control**

The current through the motor windings may be regulated by a fixed-frequency PWM current regulation (current chopping).



With stepping motors, current control is normally used at all times. Often it is used to vary the current in the two windings in a sinusoidal fashion to provide smooth motion. This is referred to as microstepping. The DRV8834 can provide up to 1/32 step microstepping, using internal 5-bit DACs. Finer microstepping can be implemented using the xPHASE/xENBL signals to control the stepper motor, and varying the xVREF voltages. The current flowing through the corresponding H-bridge varies according to the equation given below. A very high degree of microstepping can be achieved through this technique.

With DC motors, current control can be used to limit the start-up current of the motor to less than the stall current of the motor.

Current regulation works as follows:

When an H-bridge is enabled, current rises through the winding at a rate dependent on the supply voltage and inductance of the winding. If the current reaches the current chopping threshold, the bridge disables the current until the beginning of the next PWM cycle. Note that immediately after the current is enabled, the voltage on the xISEN pin is ignored for a period of time before enabling the current sense circuitry. This blanking time also sets the minimum on time of the PWM when operating in current chopping mode.

Note that the blanking time also sets the minimum PWM duty cycle. This can cause current control errors near the zero current level when microstepping. To help eliminate this error, the DRV8834 has a "dynamic"  $t_{BLANK}$  time. When the commanded current is low, the blanking period is reduced, which in turn lowers the minimum duty cycle. This provides a smoother current transition across the zero crossing region of the current waveform. The end result is smoother and quieter motor operation.

The PWM chopping current is set by a comparator which compares the voltage across a current sense resistor connected to the xISEN pins, with a reference voltage supplied to the AVREF and BVREF pins. In indexer mode, the reference voltages are scaled by internal DACs to provide scaled currents used to perform microstepping.

The chopping current is calculated as follows:

Full-Scale 
$$I_{TRIP} = \frac{xVREF}{5 \bullet R_{ISENSE}}$$

(1)

Example: If xVREF is 2 V (as it would be if xVREF is connected directly to VREFO) and a 400-m $\Omega$  sense resistor is used, the chopping current will be 2 V/5 x 400 m $\Omega$  = 1 A.

In indexer mode, this current value is scaled by between 5% and 100% by the internal DACs, as shown in the step table in the "Microstepping Indexer" section of the datasheet.

Note that if current control is not needed, the xISEN pins may be connected directly to ground. in this case it is also recommended to connect AVREF and BVREF directly to VREFO.

### **Current Recirculation and Decay Modes**

During PWM current chopping, the H-bridge is enabled to drive current through the motor winding until the PWM current chopping threshold is reached. This is shown in Figure 2 as case 1. The current flow direction shown indicates positive current flow in the step table below for indexer mode, or the current flow with xPHASE = 1 in phase/enable mode.

Once the chopping current threshold is reached, the drive current is interrupted, but due to the inductive nature of the motor, the current must continue to flow. This is called recirculation current. To handle this recirculation current, the H-bridge can operate in two different states, fast decay or slow decay.

In fast decay mode, once the PWM chopping current level has been reached, the H-bridge reverses state to allow winding current to flow in through the opposing FETs. As the winding current approaches zero, the bridge is disabled to prevent any reverse current flow. Fast decay mode is shown in Figure 2 as case 2.

In slow decay mode, winding current is re-circulated by enabling both of the low-side FETs in the bridge. This is shown as case 3 below.





Figure 2. Decay Modes

The DRV8834 supports fast, slow, and also mixed decay modes. With DC motors, slow decay is nearly always used to minimize current ripple and optimize speed control; with stepper motors, the decay mode is chosen for a given stepper motor and operating conditions to minimize mechanical noise and vibration.

In mixed decay mode, the current recirculation begins as fast decay, but at a fixed period of time (determined by the state of the xDECAY pins shown in Table 2) switches to slow decay mode for the remainder of the fixed PWM period.

| RESISTANCE ON XDECAY PIN | -OR- VOLTAGE FORCED ON XDECAY PIN | % OF PWM CYCLE IS FAST DECAY |
|--------------------------|-----------------------------------|------------------------------|
| < 1 kΩ                   | < 0.1 V                           | 0%                           |
| 20 kΩ ±5%                | 0.2 V ±5%                         | 25%                          |
| 50 kΩ ±5%                | 0.5 V ±5%                         | 50%                          |
| 100 kΩ ±5%               | 1 V ±5%                           | 75%                          |
| > 200 kΩ                 | > 2 V                             | 100%                         |

**Table 2. Decay Pin Configuration** 



ZHCS381C-FEBRUARY 2012-REVISED JUNE 2013

Figure 3 illustrates the current waveforms in slow, 25% mixed, and fast decay modes.



Figure 3. Current Decay Modes

Decay mode is selected by the voltage present on the xDECAY pins. Internal current sources of 10  $\mu$ A (typical) are connected to the pins, which allows setting of the decay mode by a resistor connected to ground if desired.

It is possible to drive the xDECAY pin with a tri-state GPIO pin and also place the resistor to ground. This allows a microcontroller to select fast, slow, or mixed decay modes by driving the pin high, low, or high-impedance. Note that the logic-low voltage must be less than 0.1 V with 10-µA of current sourced from the DRV8834 to attain slow decay.

In indexer mode, only the ADECAY pin is used, and slow decay mode is always used when at any point in the step table where the current is increasing. When current is decreasing or remaining constant, the decay mode used will be fast, slow, or mixed, as commanded by the ADECAY pin.

### ZHCS381C-FEBRUARY 2012-REVISED JUNE 2013



## Phase/Enable Mode

In phase/enable mode, the xPHASE input pins control the direction of current flow through each H-bridge. This sets the direction of rotation of a DC motor, or the direction of the current flow in a stepper motor winding. Driving the xENBL input pins active high enables the H-bridge outputs. This can be used as PWM speed control of a DC motor, or to enable/disable the current in a stepper motor.

In phase/enable mode, the M1 input pin controls the state of the H-bridges when xENBL = 0. If M1 is high, the outputs are disabled (high impedance) when xENBL = 0; this corresponds to asynchronous fast decay mode, and is usually used in stepper motor applications to command a "zero current" state. If M1 is low, then the outputs are both driven low; this corresponds to slow decay or brake mode, and is usually used when controlling the speed of a DC motor by PWMing the xENBL pin.

| M1 | xENBL | xPHASE | xOUT1 | xOUT2 |
|----|-------|--------|-------|-------|
| 1  | 0     | Х      | Z     | Z     |
| 0  | 0     | Х      | 0     | 0     |
| Х  | 1     | 0      | L     | Н     |
| Х  | 1     | 1      | Н     | L     |

| Table 3. H-Bridge    | Control | Usina | Phase/Enable Mode |
|----------------------|---------|-------|-------------------|
| Tuble of the billage | 001101  | oonig |                   |

#### Indexer Mode

To allow a simple step and direction interface to control stepper motors, the DRV8834 contains a microstepping indexer. The indexer controls the state of the H-bridges automatically. Whenever there's a rising edge at the STEP input, the indexer moves to the next step, according to the direction set by the DIR pin.

The nENBL pin is used to disable the output stage in indexer mode. When nENBL = 1, the indexer inputs are still active and will respond to the STEP and DIR input pins; only the output stage is disabled.

The indexer logic in the DRV8834 allows a number of different stepping configurations. The M0 and M1 pins are used to configure the stepping format as shown in Table 4.

| M1 | MO | STEP MODE                        |
|----|----|----------------------------------|
| 0  | 0  | Full step (2-phase excitation)   |
| 0  | 1  | 1/2 step (1-2 phase excitation)  |
| 0  | Z  | 1/4 step (W1-2 phase excitation) |
| 1  | 0  | 8 microsteps/step                |
| 1  | 1  | 16 microsteps/step               |
| 1  | Z  | 32 microsteps/step               |

 Table 4. Stepping Format

Note that the M0 pin is a tri-level input. It can be driven logic low, logic high, or high-impedance (Z).

The M0 and M1 pins can be statically configured by connecting to VINT, GND, or left open, or can be driven with standard tri-state microcontroller I/O port pins. Their state is latched at each rising edge of the STEP input.

The step mode may be changed on-the-fly while the motor is moving. The indexer will advance to the next valid state for the new M0/M1 setting at the next rising edge of STEP.

The home state is 45°. This state is entered after power-up, after exiting undervoltage lockout, or after exiting sleep mode. This is shown in Table 5 by cells shaded yellow.

The following table shows the relative current and step directions for different step mode settings. At each rising edge of the STEP input, the indexer travels to the next state in the table. The direction is shown with the DIR pin high; if the DIR pin is low the sequence is reversed. Positive current is defined as xOUT1 = positive with respect to xOUT2.

ZHCS381C -FEBRUARY 2012-REVISED JUNE 2013

#### www.ti.com.cn

EXAS

STRUMENTS

## Table 5. Current and Step Directions

| 1/32 STEP | 1/16 STEP | 1/8 STEP | 1/4 STEP | 1/2 STEP | FULL STEP<br>70% | WINDING<br>CURRENT A | WINDING<br>CURRENT B | ELECTRICAL<br>ANGLE |
|-----------|-----------|----------|----------|----------|------------------|----------------------|----------------------|---------------------|
| 1         | 1         | 1        | 1        | 1        |                  | 100%                 | 0%                   | 0                   |
| 2         |           |          |          |          |                  | 100%                 | 5%                   | 3                   |
| 3         | 2         |          |          |          |                  | 100%                 | 10%                  | 6                   |
| 4         |           |          |          |          |                  | 99%                  | 15%                  | 8                   |
| 5         | 3         | 2        |          |          |                  | 98%                  | 20%                  | 11                  |
| 6         |           |          |          |          |                  | 97%                  | 24%                  | 14                  |
| 7         | 4         |          |          |          |                  | 96%                  | 29%                  | 17                  |
| 8         |           |          |          |          |                  | 94%                  | 34%                  | 20                  |
| 9         | 5         | 3        | 2        |          |                  | 92%                  | 38%                  | 23                  |
| 10        |           |          |          |          |                  | 90%                  | 43%                  | 25                  |
| 11        | 6         |          |          |          |                  | 88%                  | 47%                  | 28                  |
| 12        |           |          |          |          |                  | 86%                  | 51%                  | 31                  |
| 13        | 7         | 4        |          |          |                  | 83%                  | 56%                  | 34                  |
| 14        |           |          |          |          |                  | 80%                  | 60%                  | 37                  |
| 15        | 8         |          |          |          |                  | 77%                  | 63%                  | 39                  |
| 16        |           |          |          |          |                  | 74%                  | 67%                  | 42                  |
| 17        | 9         | 5        | 3        | 2        | 1                | 71%                  | 71%                  | 45                  |
| 18        |           |          |          |          |                  | 67%                  | 74%                  | 48                  |
| 19        | 10        |          |          |          |                  | 63%                  | 77%                  | 51                  |
| 20        |           |          |          |          |                  | 60%                  | 80%                  | 53                  |
| 21        | 11        | 6        |          |          |                  | 56%                  | 83%                  | 56                  |
| 22        |           |          |          |          |                  | 51%                  | 86%                  | 59                  |
| 23        | 12        |          |          |          |                  | 47%                  | 88%                  | 62                  |
| 24        |           |          |          |          |                  | 43%                  | 90%                  | 65                  |
| 25        | 13        | 7        | 4        |          |                  | 38%                  | 92%                  | 68                  |
| 26        |           | -        | -        |          |                  | 34%                  | 94%                  | 70                  |
| 27        | 14        |          |          |          |                  | 29%                  | 96%                  | 73                  |
| 28        |           |          |          |          |                  | 24%                  | 97%                  | 76                  |
| 29        | 15        | 8        |          |          |                  | 20%                  | 98%                  | 79                  |
| 30        |           |          |          |          |                  | 15%                  | 99%                  | 82                  |
| 31        | 16        |          |          |          |                  | 10%                  | 100%                 | 84                  |
| 32        | 10        |          |          |          |                  | 5%                   | 100%                 | 87                  |
| 33        | 17        | 9        | 5        | 3        |                  | 0%                   | 100%                 | 90                  |
| 34        |           |          | 0        | 0        |                  | -5%                  | 100%                 | 93                  |
| 35        | 18        |          |          |          |                  | -10%                 | 100%                 | 96                  |
| 36        | 10        |          |          |          |                  | -15%                 | 99%                  | 98                  |
| 37        | 19        | 10       |          |          |                  | -20%                 | 98%                  | 101                 |
| 37        | 13        | 10       |          |          |                  | -20%                 | 98%                  | 101                 |
| 38        | 20        |          |          |          |                  | -24%                 | 97%                  | 104                 |
| 40        | 20        |          |          |          |                  | -29%                 | 96%                  | 110                 |
| 40        | 21        | 11       | 6        |          |                  | -34%                 | 94%                  | 113                 |
|           | 21        | 11       | U        |          |                  |                      |                      |                     |
| 42        | 22        |          |          |          |                  | -43%                 | 90%                  | 115                 |
| 43        | 22        |          |          |          |                  | -47%                 | 88%                  | 118                 |
| 44        | 00        | 40       |          |          |                  | -51%                 | 86%                  | 121                 |
| 45        | 23        | 12       |          |          |                  | -56%                 | 83%                  | 124                 |
| 46        |           |          |          |          |                  | -60%                 | 80%                  | 127                 |
| 47        | 24        |          |          |          |                  | -63%                 | 77%                  | 129                 |

Copyright © 2012–2013, Texas Instruments Incorporated

ZHCS381C-FEBRUARY 2012-REVISED JUNE 2013



www.ti.com.cn

| 1/32 STEP | 1/16 STEP | 1/8 STEP | 1/4 STEP | 1/2 STEP | FULL STEP<br>70% | WINDING<br>CURRENT A | WINDING<br>CURRENT B | ELECTRICAL<br>ANGLE |
|-----------|-----------|----------|----------|----------|------------------|----------------------|----------------------|---------------------|
| 48        |           |          |          |          |                  | -67%                 | 74%                  | 132                 |
| 49        | 25        | 13       | 7        | 4        | 2                | -71%                 | 71%                  | 135                 |
| 50        |           |          |          |          |                  | -74%                 | 67%                  | 138                 |
| 51        | 26        |          |          |          |                  | -77%                 | 63%                  | 141                 |
| 52        |           |          |          |          |                  | -80%                 | 60%                  | 143                 |
| 53        | 27        | 14       |          |          |                  | -83%                 | 56%                  | 146                 |
| 54        |           |          |          |          |                  | -86%                 | 51%                  | 149                 |
| 55        | 28        |          |          |          |                  | -88%                 | 47%                  | 152                 |
| 56        |           |          |          |          |                  | -90%                 | 43%                  | 155                 |
| 57        | 29        | 15       | 8        |          |                  | -92%                 | 38%                  | 158                 |
| 58        |           |          |          |          |                  | -94%                 | 34%                  | 160                 |
| 59        | 30        |          |          |          |                  | -96%                 | 29%                  | 163                 |
| 60        |           |          |          |          |                  | -97%                 | 24%                  | 166                 |
| 61        | 31        | 16       |          |          |                  | -98%                 | 20%                  | 169                 |
| 62        |           |          |          |          |                  | -99%                 | 15%                  | 172                 |
| 63        | 32        |          |          |          |                  | -100%                | 10%                  | 174                 |
| 64        |           |          |          |          |                  | -100%                | 5%                   | 177                 |
| 65        | 33        | 17       | 9        | 5        |                  | -100%                | 0%                   | 180                 |
| 66        |           |          |          |          |                  | -100%                | -5%                  | 183                 |
| 67        | 34        |          |          |          |                  | -100%                | -10%                 | 186                 |
| 68        | 0.        |          |          |          |                  | -99%                 | -15%                 | 188                 |
| 69        | 35        | 18       |          |          |                  | -98%                 | -20%                 | 191                 |
| 70        |           |          |          |          |                  | -97%                 | -24%                 | 194                 |
| 71        | 36        |          |          |          |                  | -96%                 | -29%                 | 197                 |
| 72        | 00        |          |          |          |                  | -94%                 | -34%                 | 200                 |
| 73        | 37        | 19       | 10       |          |                  | -92%                 | -38%                 | 203                 |
| 70        | 01        | 10       | 10       |          |                  | -90%                 | -43%                 | 205                 |
| 75        | 38        |          |          |          |                  | -88%                 | -47%                 | 208                 |
| 76        | 00        |          |          |          |                  | -86%                 | -51%                 | 200                 |
| 77        | 39        | 20       |          |          |                  | -83%                 | -56%                 | 214                 |
| 78        |           | 20       |          |          |                  | -80%                 | -60%                 | 217                 |
| 70        | 40        |          |          |          |                  | -77%                 | -63%                 | 217                 |
| 80        | 40        |          |          |          |                  | -74%                 | -67%                 | 219                 |
| 81        | 41        | 21       | 11       | 6        | 3                | -74%                 | -71%                 | 222                 |
| 82        | 41        | 21       |          | 0        | 5                | -67%                 | -74%                 | 223                 |
|           | 42        |          |          |          |                  |                      |                      |                     |
| 83        | 42        |          |          |          |                  | -63%                 | -77%                 | 231                 |
| 84        | 40        | 20       |          |          |                  | -60%                 | -80%                 | 233                 |
| 85        | 43        | 22       |          |          |                  | -56%                 | -83%                 | 236                 |
| 86        | 4.4       |          |          |          |                  | -51%                 | -86%                 | 239                 |
| 87        | 44        |          |          |          |                  | -47%                 | -88%                 | 242                 |
| 88        | 45        |          | 40       |          |                  | -43%                 | -90%                 | 245                 |
| 89        | 45        | 23       | 12       |          |                  | -38%                 | -92%                 | 248                 |
| 90        |           |          |          |          |                  | -34%                 | -94%                 | 250                 |
| 91        | 46        |          |          |          |                  | -29%                 | -96%                 | 253                 |
| 92        |           |          |          |          |                  | -24%                 | -97%                 | 256                 |
| 93        | 47        | 24       |          |          |                  | -20%                 | -98%                 | 259                 |
| 94        |           |          |          |          |                  | -15%                 | -99%                 | 262                 |

## Table 5. Current and Step Directions (continued)



ZHCS381C - FEBRUARY 2012 - REVISED JUNE 2013

| www.ti.com.cn |  |
|---------------|--|

| 1/32 STEP | 1/16 STEP | 1/8 STEP | 1/4 STEP | 1/2 STEP | FULL STEP<br>70% | WINDING<br>CURRENT A | WINDING<br>CURRENT B | ELECTRICAL<br>ANGLE |
|-----------|-----------|----------|----------|----------|------------------|----------------------|----------------------|---------------------|
| 95        | 48        |          |          |          |                  | -10%                 | -100%                | 264                 |
| 96        |           |          |          |          |                  | -5%                  | -100%                | 267                 |
| 97        | 49        | 25       | 13       | 7        |                  | 0%                   | -100%                | 270                 |
| 98        |           |          |          |          |                  | 5%                   | -100%                | 273                 |
| 99        | 50        |          |          |          |                  | 10%                  | -100%                | 276                 |
| 100       |           |          |          |          |                  | 15%                  | -99%                 | 278                 |
| 101       | 51        | 26       |          |          |                  | 20%                  | -98%                 | 281                 |
| 102       |           |          |          |          |                  | 24%                  | -97%                 | 284                 |
| 103       | 52        |          |          |          |                  | 29%                  | -96%                 | 287                 |
| 104       |           |          |          |          |                  | 34%                  | -94%                 | 290                 |
| 105       | 53        | 27       | 14       |          |                  | 38%                  | -92%                 | 293                 |
| 106       |           |          |          |          |                  | 43%                  | -90%                 | 295                 |
| 107       | 54        |          |          |          |                  | 47%                  | -88%                 | 298                 |
| 108       |           |          |          |          |                  | 51%                  | -86%                 | 301                 |
| 109       | 55        | 28       |          |          |                  | 56%                  | -83%                 | 304                 |
| 110       |           |          |          |          |                  | 60%                  | -80%                 | 307                 |
| 111       | 56        |          |          |          |                  | 63%                  | -77%                 | 309                 |
| 112       |           |          |          |          |                  | 67%                  | -74%                 | 312                 |
| 113       | 57        | 29       | 15       | 8        | 4                | 71%                  | -71%                 | 315                 |
| 114       |           |          |          |          |                  | 74%                  | -67%                 | 318                 |
| 115       | 58        |          |          |          |                  | 77%                  | -63%                 | 321                 |
| 116       |           |          |          |          |                  | 80%                  | -60%                 | 323                 |
| 117       | 59        | 30       |          |          |                  | 83%                  | -56%                 | 326                 |
| 118       |           |          |          |          |                  | 86%                  | -51%                 | 329                 |
| 119       | 60        |          |          |          |                  | 88%                  | -47%                 | 332                 |
| 120       |           |          |          |          |                  | 90%                  | -43%                 | 335                 |
| 121       | 61        | 31       | 16       |          |                  | 92%                  | -38%                 | 338                 |
| 122       |           |          |          |          |                  | 94%                  | -34%                 | 340                 |
| 123       | 62        |          |          |          |                  | 96%                  | -29%                 | 343                 |
| 124       |           |          |          |          |                  | 97%                  | -24%                 | 346                 |
| 125       | 63        | 32       |          |          |                  | 98%                  | -20%                 | 349                 |
| 126       |           |          |          |          |                  | 99%                  | -15%                 | 352                 |
| 127       | 64        |          |          |          |                  | 100%                 | -10%                 | 354                 |
| 128       |           |          |          |          |                  | 100%                 | -5%                  | 357                 |

## Table 5. Current and Step Directions (continued)

### **nSLEEP** Operation

Driving nSLEEP low will put the device into a low power sleep state. In this state, the H-bridges are disabled, the gate drive charge pump is stopped, all internal logic is reset (note that this returns the indexer to the home state), the VINT supply is disabled, and all internal clocks are stopped. All inputs are ignored until nSLEEP returns inactive high.

Since the VINT supply is disabled during sleep mode, it cannot be used to provide a logic high signal to the nSLEEP pin. To simplify board design, the nSLEEP can be pulled up directly to the supply (VM) if it is not actively driven. Unless VM is less than 5.75 V, a pullup resistor is required.

The nSLEEP pin is protected by a zener diode that will clamp the pin voltage to approximately 6.5 V. The pullup resistor limits the current to the input in case VM is higher than 6.5 V. The recommended pullup resistor is 20 k $\Omega$  - 50 k $\Omega$ .

Copyright © 2012–2013, Texas Instruments Incorporated



When exiting sleep mode, the nFAULT pin will be briefly driven active low as the internal power supplies turn on. nFAULT will return to inactive high once the internal power supplies (including charge pump) have stabilized. This process takes some time (up to 1 ms), before the motor driver becomes fully operational.

## **Protection Circuits**

The DRV8834 is fully protected against undervoltage, overcurrent and overtemperature events.

### **Overcurrent Protection (OCP)**

An analog current limit circuit on each FET limits the current through the FET by limiting the gate drive. If this analog current limit persists for longer than the OCP deglitch time (t<sub>OCP</sub>), all FETs in the H-bridge will be disabled and the nFAULT pin will be driven low. The driver will be re-enabled after the OCP retry period (approximately 1.2 ms) has passed. nFAULT becomes high again at this time. If the fault condition is still present, the cycle repeats. If the fault is no longer present, normal operation resumes and nFAULT remains deasserted. Please note that only the H-bridge in which the OCP is detected will be disabled while the other bridge will function normally.

Overcurrent conditions are detected independently on both high and low side devices; i.e., a short to ground, supply, or across the motor winding will all result in an overcurrent shutdown. Note that overcurrent protection does not use the current sense circuitry used for PWM current control, so functions even without presence of the xISEN resistors.

### Thermal Shutdown (TSD)

If the die temperature exceeds safe limits, all FETs in the H-bridge will be disabled and the nFAULT pin will be driven low. Once the die temperature has fallen to a safe level operation will automatically resume and nFAULT will become inactive.

### Undervoltage Lockout (UVLO)

If at any time the voltage on the VM pin falls below the undervoltage lockout threshold voltage, all circuitry in the device will be disabled, and all internal logic will be reset. Operation will resume when VM rises above the UVLO threshold. The nFAULT pin is driven low during an undervoltage condition, and also at power-up or sleep mode, until the internal power supplies have stabilized.



#### ZHCS381C - FEBRUARY 2012 - REVISED JUNE 2013

### **APPLICATIONS INFORMATION**

The DRV8834 is a very flexible motor driver. It can be used to drive two DC motors or a stepper motor, in a number of different configurations.

The following applications schematics show various configurations and connections for the DRV8834.

Note that component values, especially for RSENSE and the DECAY pins, may be different depending on your motor and application. Refer to the information above to determine the best values for these components in your application.

#### Phase/Enable Mode Driving Two DC Motors

In this configuration, the DRV8834 is used to drive two independent DC motors. Current up to 1 A per motor is possible. The M1 pin is pulled low to allow slow decay PWM from the controller (if desired) to control the motor speed by PWMing the xENBL inputs, and ADECAY and BDECAY are connected to ground to set slow decay mode during current limiting. The value of the RSENSE resistors shown is for a 1-A current limit; if current limiting is not needed, the AISEN and BISEN pins may be connected directly to ground. If the sleep function is not needed, nSLEEP can be connected to VM with an approximate 47-k $\Omega$  resistor.



Figure 4. Phase/Enable Mode Driving Two DC Motors

# ZHCS381C-FEBRUARY 2012-REVISED JUNE 2013

Phase/Enable Mode Driving a Stepper Motor

Phase/enable mode can be used with a simple interface to a controller to operate a stepper motor in full, half, or quarter step modes. The decay mode can be set by changing the values of the resistors connected to the ADECAY and BDECAY pins. The M1 pin is driven to logic high (by connecting to the VINT supply), to allow a zero-current (off) state when the xENBL pin is set low. Coil current is set by the RSENSE resistors. If the sleep function is not needed, nSLEEP can be connected to VM with an approximate 47-k $\Omega$  resistor.



Figure 5. Phase/Enable Mode Driving a Stepper Motor





#### Indexer Mode Driving a Stepper Motor

In indexer mode, only a rising edge on the STEP pin is needed to move the motor to the next step. The DIR pin sets which direction the motor rotates, by reversing the step sequence. The internal indexer can operate in full-step, half-step, and smaller microsteps up to 1/32-step, depending on the state of the M0 and M1 pins. The M0 and M1 pins can also be connected directly to ground or to VINT to program the step modes, if desired. If the sleep function is not needed, nSLEEP can be connected to VM with an approximate 47-k $\Omega$  resistor. Step sequences for full and half step are shown below.



Figure 8. Indexer Mode Driving a Stepper Motor



ZHCS381C-FEBRUARY 2012-REVISED JUNE 2013



www.ti.com.cn

## High-Resolution Microstepping Using a Microcontroller to Modulate VREF Signals

Using a microcontroller with two DAC outputs, very high resolution microstepping can be performed with the DRV8834. In this mode, the coil current direction is controlled by the PHASE pins, and the current in each coil is independently set using the two VREF input pins, which are connected to DACs. In addition, the microcontroller can set the decay mode for each coil dynamically, by driving the xDECAY pin low for slow decay, high for fast decay, or high-impedance which sets mixed decay (based on the value of a resistor connected to ground). If the sleep function is not needed, nSLEEP can be connected to VM with an approximate 47-k $\Omega$  resistor.

For more details on this technique, please refer to TI Application Report (SLVA416), "High Resolution Microstepping Driver With the DRV88xx Series".



Figure 11. High-Resolution Microstepping



Figure 12. Microstepping Sequence



### THERMAL INFORMATION

#### Maximum Output Current

In actual operation, the maximum output current achievable with a motor driver is a function of die temperature. This in turn is greatly affected by ambient temperature and PCB design. Basically, the maximum motor current will be the amount of current that results in a power dissipation level that, along with the thermal resistance of the package and PCB, keeps the die at a low enough temperature to stay out of thermal shutdown.

The thermal data given in the datasheet can be used as a guide to calculate the approximate maximum power dissipation that can be expected to be possible without entering thermal shutdown for several different PCB constructions. However, for accurate data, the actual PCB design must be analyzed via measurement or thermal simulation.

#### Thermal Protection

The DRV8834 has thermal shutdown (TSD) as described above. If the die temperature exceeds approximately 160°C, the device will be disabled until the temperature drops to a safe level.

Any tendency of the device to enter thermal shutdown is an indication of either excessive power dissipation, insufficient heatsinking, or too high an ambient temperature.

#### **Power Dissipation**

Power dissipation in the DRV8834 is dominated by the DC power dissipated in the output FET resistance, or  $R_{DS(ON)}$ . There is additional power dissipated due to PWM switching losses, which are dependent on PWM frequency, rise and fall times, and VM supply voltages. These switching losses are typically on the order of 10% to 20% of the DC power dissipation.

The DC power dissipation of one H-bridge can be roughly estimated by Equation 2.

$$P_{TOT} = (HS - R_{DS(ON)} \bullet I_{OUT(RMS)}^{2}) + (LS - R_{DS(ON)} \bullet I_{OUT(RMS)}^{2})$$
(2)

where  $P_{TOT}$  is the total power dissipation, HS -  $R_{DS(ON)}$  is the resistance of the high side FET, LS -  $R_{DS(ON)}$  is the resistance of the low side FET, and  $I_{OUT(RMS)}$  is the RMS output current being applied to the motor.

Note that  $R_{DS(ON)}$  increases with temperature, so as the device heats, the power dissipation increases. This must be taken into consideration when sizing the heatsink.

### Heatsinking

The PowerPAD<sup>™</sup> package uses an exposed pad to remove heat from the device. For proper operation, this pad must be thermally connected to copper on the PCB to dissipate heat. On a multi-layer PCB with a ground plane, this can be accomplished by adding a number of vias to connect the thermal pad to the ground plane. On PCBs without internal planes, copper area can be added on either side of the PCB to dissipate heat. If the copper area is on the opposite side of the PCB from the device, thermal vias are used to transfer the heat between top and bottom layers.

For details about how to design the PCB, refer to TI application report SLMA002, " PowerPAD<sup>™</sup> Thermally Enhanced Package" and TI application brief SLMA004, " PowerPAD<sup>™</sup> Made Easy", available at www.ti.com.

In general, the more copper area that can be provided, the more power can be dissipated.



## PACKAGING INFORMATION

| Orderable Device | Status  | Package Type | •       | Pins | Package | Eco Plan     | Lead finish/  | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|---------|--------------|---------|------|---------|--------------|---------------|---------------------|--------------|----------------|---------|
|                  | (1)     |              | Drawing |      | Qty     | (2)          | Ball material | (3)                 |              | (4/5)          |         |
|                  |         |              |         |      |         |              | (6)           |                     |              |                |         |
| DRV8834PWP       | LIFEBUY | HTSSOP       | PWP     | 24   | 60      | RoHS & Green | NIPDAU        | Level-3-260C-168 HR | -40 to 85    | DRV8834        |         |
| DRV8834PWPR      | ACTIVE  | HTSSOP       | PWP     | 24   | 2000    | RoHS & Green | NIPDAU        | Level-3-260C-168 HR | -40 to 85    | DRV8834        | Samples |
| DRV8834RGER      | ACTIVE  | VQFN         | RGE     | 24   | 3000    | RoHS & Green | NIPDAU        | Level-3-260C-168 HR | -40 to 85    | DRV8834        | Samples |
| DRV8834RGET      | LIFEBUY | VQFN         | RGE     | 24   | 250     | RoHS & Green | NIPDAU        | Level-3-260C-168 HR | -40 to 85    | DRV8834        |         |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



www.ti.com

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



Texas

STRUMENTS

## TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| DRV8834PWPR                 | HTSSOP          | PWP                | 24 | 2000 | 330.0                    | 16.4                     | 6.95       | 8.3        | 1.6        | 8.0        | 16.0      | Q1               |
| DRV8834RGER                 | VQFN            | RGE                | 24 | 3000 | 330.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| DRV8834RGET                 | VQFN            | RGE                | 24 | 250  | 180.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |



www.ti.com

## PACKAGE MATERIALS INFORMATION

5-Dec-2023



\*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| DRV8834PWPR | HTSSOP       | PWP             | 24   | 2000 | 350.0       | 350.0      | 43.0        |
| DRV8834RGER | VQFN         | RGE             | 24   | 3000 | 346.0       | 346.0      | 33.0        |
| DRV8834RGET | VQFN         | RGE             | 24   | 250  | 210.0       | 185.0      | 35.0        |

## TEXAS INSTRUMENTS

www.ti.com

5-Dec-2023

## TUBE



## - B - Alignment groove width

\*All dimensions are nominal

| Device     | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| DRV8834PWP | PWP          | HTSSOP       | 24   | 60  | 530    | 10.2   | 3600   | 3.5    |

## **PWP 24**

## **GENERIC PACKAGE VIEW**

# PowerPAD<sup>™</sup> TSSOP - 1.2 mm max height

PLASTIC SMALL OUTLINE

4.4 x 7.6, 0.65 mm pitch

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





PWP (R-PDSO-G24)

PowerPAD<sup>™</sup> PLASTIC SMALL OUTLINE



All linear dimensions are in millimeters. NOTES: Α.

- Β. This drawing is subject to change without notice.
- Body dimensions do not include mold flash or protrusions. Mold flash and protrusion shall not exceed 0.15 per side. C.
- This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad D. Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>. E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.

E. Falls within JEDEC MO-153

PowerPAD is a trademark of Texas Instruments.





#### THERMAL INFORMATION

This PowerPAD<sup>™</sup> package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



B. Exposed tie strap features may not be present.

PowerPAD is a trademark of Texas Instruments





NOTES:

- This drawing is subject to change without notice. Β.
- Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad. C.
- This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad D. Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <http://www.ti.com>. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.
- F. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



## **GENERIC PACKAGE VIEW**

# VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



# **RGE0024B**



## **PACKAGE OUTLINE**

## VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



## **RGE0024B**

# **EXAMPLE BOARD LAYOUT**

## VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



 This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



## **RGE0024B**

# **EXAMPLE STENCIL DESIGN**

## VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



#### 重要声明和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源, 不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担 保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验 证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。 您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成 本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024,德州仪器 (TI) 公司