



| 1 Startup    |                | Startup                                   | 2          |  |  |
|--------------|----------------|-------------------------------------------|------------|--|--|
| 2            |                | Shutdown                                  | 2          |  |  |
| 3 Efficiency |                |                                           | 3          |  |  |
| 4            |                | Load Regulation                           |            |  |  |
| 5            | Ripple Voltage |                                           |            |  |  |
| 6            |                | Control Loop Frequency Response           |            |  |  |
| 7            |                | Load Transients                           |            |  |  |
| 8            |                | Miscellaneous Waveforms 1                 | LO         |  |  |
|              | 8.1            | 1 Switchnode (Q2)                         | ١0         |  |  |
|              | 8.2            | 2 Switchnode (Q3)                         | 1          |  |  |
|              | 8.3            | 3 Low Side FET Gate (Q2) to GND           | <b>1</b> 2 |  |  |
| ;            | 8.4            | 4 Low Side FET Gate (Q3) to GND           | 13         |  |  |
|              | 8.5            | 5 Hi Side FET Drain to switch node (Q1) 1 | <b>L</b> 4 |  |  |
|              | 8.6            | 6 Hi Side FET Gate to switchnode 1        | L <b>5</b> |  |  |
| 9            |                | Thermal Image                             | ۱6         |  |  |

Topology: Buck Device: TPS40303 + 3x CSD16325Q5



#### 1 Startup

The startup waveform is shown in the Figure 1. The input voltage was set at 5V, with 25A load at the output.



#### 2 Shutdown

The shutdown waveform is shown in the Figure 2 (the power supply was switched off). The input voltage was set at 5V, with 25A load on the output.





## 3 Efficiency

The efficiency is shown in the Figure 3 below. The input voltage was set to 5V. Input voltage was measured at C3 and the output voltage at C16



Figure 3



## 4 Load Regulation

The load regulation of the output is shown in the Figure 4 below. The input voltage was set to 5V. The output voltage was measured at J2-1 (VOUT) and **TP102 (AGND)**.



Figure 4



#### 5 Ripple Voltage

The output ripple voltage is shown in Figure 5. The image was taken with 25A load 5V at the input.



# PMP7208RevB1 (16325) Test Results



The input ripple voltage is shown in Figure 6. The image was taken with 25A load 5V at the input. The two waveforms were captured separately.



The input ripple voltage is shown in Figure 7. The image was taken with 25A load 5V at the input.





## 6 Control Loop Frequency Response

Figure 8 shows the loop response with 25A load and 5V input. The ground connection should be analog power ground (TP102).



Figure 8

Table 1 summarizes the results from Figure 8

| Input Voltage          | 5V    |
|------------------------|-------|
| Bandwidth (kHz)        | 15.88 |
| Phasemargin            | 52°   |
| slope<br>(20dB/decade) | -1.88 |
|                        |       |
| gain margin (dB)       | -17   |
| slope<br>(20dB/decade) | -3    |
| freq (kHz)             | 95.3  |

Table 1



#### 7 Load Transients

The Figure 9 shows the response to load transients. The load is switching from 12.5A to 25A.with 400Hz frequency. The input voltage was set to 5V



Figure 9

After modifying the loop (R3=28kOhm, C9=1nF, C13=33pF) this measurement was repeated. The result is shown in Figure 10.



Figure 10

# PMP7208RevB1 (16325) Test Results



Then the load step were increased. The load current was switched between 10A and 30A. This is shown in Figure 11.





#### 8 Miscellaneous Waveforms

#### 8.1 Switchnode (Q2)





Figure 12



#### 8.2 Switchnode (Q3)





## 8.3 Low Side FET Gate (Q2) to GND





## 8.4 Low Side FET Gate (Q3) to GND



Figure 15



#### 8.5 Hi Side FET Drain to switch node (Q1)





#### 8.6 Hi Side FET Gate to switchnode





## 9 Thermal Image





Figure 18

| Name | Temperature |  |  |
|------|-------------|--|--|
| Q1   | 70.0°C      |  |  |
| Q3   | 63.3°C      |  |  |
| Q2   | 60.6°C      |  |  |

Table 2

## PMP7208RevB1 (16325) Test Results



For Feasibility Evaluation Only, in Laboratory/Development Environments. The reference design is not a complete product. It is intended solely for use for preliminary feasibility evaluation in laboratory / development environments by technically qualified electronics experts who are familiar with the dangers and application risks associated with handling electrical / mechanical components, systems and subsystems. It should not be used as all or part of a production unit.

Your Sole Responsibility and Risk. You acknowledge, represent and agree that:

- You have unique knowledge concerning Federal, State and local regulatory requirements (including but not limited to Food and Drug Administration regulations, if applicable) which relate to your products and which relate to your use (and/or that of your employees, affiliates, contractors or designees) of the reference design for evaluation, testing and other purposes.
- 2. You have full and exclusive responsibility to assure the safety and compliance of your products with all such laws and other applicable regulatory requirements, and also to assure the safety of any activities to be conducted by you and/or your employees, affiliates, contractors or designees, using the reference design. Further, you are responsible to assure that any interfaces (electronic and/or mechanical) between the reference design and any human body are designed with suitable isolation and means to safely limit accessible leakage currents to minimize the risk of electrical shock hazard.
- 3. Since the REFERENCE DESIGN is not a completed product, it may not meet all applicable regulatory and safety compliance standards (such as UL, CSA, VDE, CE, RoHS and WEEE) which may normally be associated with similar items. You assume full responsibility to determine and/or assure compliance with any such standards and related certifications as may be applicable. You will employ reasonable safeguards to ensure that your use of the reference design will not result in any property damage, injury or death, even if the REFERENCE DESIGN should fail to perform as described or expected.

Certain Instructions. Exceeding the specified reference design ratings (including but not limited to input and output voltage, current, power, and environmental ranges) may cause property damage, personal injury or death. If there are questions concerning these ratings please contact a TI field representative prior to connecting interface electronics including input power and intended loads. Any loads applied outside of the specified output range may result in unintended and/or inaccurate operation and/or possible permanent damage to the reference design and/or interface electronics. Please consult the reference design User's Guide prior to connecting any load to the reference design output. If there is uncertainty as to the load specification, please contact a TI field representative. During normal operation, some circuit components may have case temperatures greater than 60°C as long as the input and output ranges are maintained at nominal ambient operating temperature. These components include but are not limited to linear regulators, switching transistors, pass transistors, and current sense resistors which can be indentified using the reference design schematic. When placing measurement probes near these devices during normal operation, please be aware that these devices may be very warm to the touch.

Agreement to Defend, Indemnify and Hold Harmless. You agree to defend, indemnify and hold TI, its licensors and their representatives harmless from and against any and all claims, damages, losses, expenses, costs and liabilities (collectively, "Claims") arising out of or in connection with any use of the reference design that is not in accordance with the terms of this agreement. This obligation shall apply whether Claims arise under the law of tort or contract or any other legal theory, and even if the reference design fails to perform as described or expected.

<u>Safety-Critical or Life-Critical Applications</u>. If you intend to evaluate TI components for possible use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, such as devices which are classified as FDA Class III or similar classification, then you must specifically notify TI of such intent and enter into a separate Assurance and Indemnity Agreement.

#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (https://www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021, Texas Instruments Incorporated