

# TPS659109 User Guide for i.MX51 and i.MX37 Processors

This user guide can be used as a reference for connectivity between the TPS659109 power-management integrated circuit (PMIC) and the Freescale i.MX51/37 processor.

#### Contents 1 2 3 4 List of Figures 1 2 3 4 **List of Tables** 1 2 3 4 EEPROM Configuration for TPS659109 8 5 Typical Connections for Power-Up Sequence 9 6 PUMS2 Connections for Power-Up Sequence 9

## 1 Introduction

This user guide can be used as a reference for connectivity between the TPS659109 PMIC and the Freescale i.MX51/37 processor. This user guide does not provide details about the power resources or the functionality of the device. For such information, see the full specification document, *TPS65910 Data Manual*. For information about i.MX51/37 processors, refer to official information from Freescale.

**NOTE:** In this document, the basis for information regarding i.MX processors is from official Freescale documents. Reference is made wherever applicable.

## 2 Platform Connection

The platform connection in Figure 1 is based on the information in Freescale Application Note AN4053. Figure 1 shows the TPS659109 connections with the i.MX51 processor.



Platform Connection www.ti.com



#### NOTE:

- VAUX33 will be powered ON in EEPROM to satisfy VDD3 boost output for LEDs. VDD3 can be enabled by software after initial power up.
- 2. According to document AN4051.pdf, VREG rail on i.MX51 should be left unconnected. User can disconnect this rail from external power source.

Figure 1. i.MX51 Power Supply Connections With TPS659109



www.ti.com Power-Up Sequencing

At power up, the maximum current capability (default setting) of the DCDC converters is as follows:

- VIO(max) = 500 mA
- VDD1(max) = 1000 mA
- VDD2(max) = 1000 mA

To have the maximum current capability, the user must program the following register bits:

- VIO\_REG[ILMAX] = b01 for 1 A
- VDD1\_REG[ILMAX] = b1 for 1.5 A
- VDD2\_REG[ILMAX] = b1 for 1.5 A

# 3 Power-Up Sequencing

To power on the system, the user must press and release the PWRON switch (generating a negative pulse) connected to the PWRON pad on the TPS659109.

Figure 2 shows the power-up sequence required by the i.MX51 processor (source: Freescale AN4053.pdf Application Note). This is satisfied by the power-up sequence of the TPS659109 when the BOOT pins are set as BOOT0 = 0 and BOOT1 = 1. The TPS659109 has a programmable EEPROM, which can be configured for the i.MX51 power-up sequence (factory programmable) as seen in Figure 2.

Table 1 shows the power domain mapping for the i.MX51 and TPS659109.



Power-Up Sequencing www.ti.com



#### NOTE:

- 1. VDD\_FUSE should only be powered when programming internal fuses.
- 2. NVCC PERx NVCC PER 3/5/8/9/10/11/12/13/14.
- 3. No power-up sequence depencies exist between the supplies shaded in grey in the diagram.
- 4. There is no requirement for VDDGP to be preceded by any power supply other than NVCC\_SRTC\_POW.

### **GENERAL NOTES:**

- 1. Delay between stages can vary, depending on PMIC characteristics. It is up to the application board designer to ensure the power up of the next supply occurs only after the supplies in the previous stage have reached 90 pecent of their target voltage level.
- 2. Rise time within a group is flexible (that is, there is no special order).

Figure 2. Recommended Power-Up Sequence for i.MX51 (Source: Freescale ANA4053 Application Note)







# **Table 1. Power Domain Mapping**

| Atlas (MC13892) Power Supply <sup>(1)</sup> | i.MX51 Power Domain                                                                                | TPS659109 Power Supply | Comments                                                                                                                                                                               |
|---------------------------------------------|----------------------------------------------------------------------------------------------------|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SW1                                         | VDDGP                                                                                              | VDD1                   |                                                                                                                                                                                        |
| SW2                                         | VCC                                                                                                | VDD2                   |                                                                                                                                                                                        |
| SW3                                         | VDDA VDD_DIG_PLL_A VDD_DIG_PLL_B                                                                   | VDIG2                  | Absolute maximum current consumption on the three rails is 200 mA + 10 mA = 220 mA. For this reason VDIG2 LDO is capable of providing 300 mA, which is sufficient.                     |
| SW4                                         | NVCC_EMI_DRAM  NVCC_NANDF_A1/A2/B/C  NVCC_PER3/8/9/11/13/14  NVCC_I2C  NVCC_HS4_1                  | VIO                    |                                                                                                                                                                                        |
| SWBST                                       | For LEDS                                                                                           | VDD3                   | SWBST in Atlas is not powered ON in the power-up sequence. VDD3 on TPS659109 is also not powered ON in the power up sequence.                                                          |
| VUSB                                        | VDDA3                                                                                              | VAUX2                  |                                                                                                                                                                                        |
| VUSB2                                       | NVCC_USBPHY<br>NVCC_OSC                                                                            | VDAC                   |                                                                                                                                                                                        |
|                                             | NVCC_SRTC_POW                                                                                      | VDIG1                  |                                                                                                                                                                                        |
| VDIG                                        | NVCC_PER15,17                                                                                      | VAUX33                 | VAUX33 powers up at 3.3 V and can be used for audio                                                                                                                                    |
| VIOHI                                       | NVCC_HS6/10  NVCC_IPU  NVCC_HS4_2  NVCC_EMI  NVCC_PER_5/10/12  AHVDDRGB  NVCC_TV_BACK  TVDAC_DHVDD | VAUX1                  |                                                                                                                                                                                        |
| VGEN2                                       | NVCC_NANDF_B                                                                                       | VMMC                   | VMMC powers up at 3 V, it can be used to power NVCC_PER15 as per Freescale suggestions or can be used for MMC applications. In that case NVCC_PER15 can be connected to 2.8 V (VAUX1). |
|                                             | VDD_ANA_PLL_A/B                                                                                    | VPLL                   |                                                                                                                                                                                        |

<sup>(1)</sup> VREG is not included because it has to be kept floating (as per Freescale documentation).



Power-Up Sequencing www.ti.com

# 3.1 TPS659109 Power-Up Sequence

Figure 3 shows the timing diagram for the for the TPS659109 power up.



Figure 3. Power-Up Timing Diagram

Figure 4 shows the timing diagram for the power rails of MC13982.



Figure 4. Timing Diagram of Power Rails for MC13982 (Source: Freescale AN4053.pdf Application Note)

Table 2 and Table 3 show the power rails connected to the switching regulator and the low-dropout regulator (LDO) from the Atlas. (Source: AN4053 Freescale Application Note)



www.ti.com Power-Up Sequencing

## Table 2. Power Rails Connected to the i.MX51

| VSRTC             | SW1   | SW2 | SW3               | SW4               | SWBST    | VUSB   |
|-------------------|-------|-----|-------------------|-------------------|----------|--------|
| NVCC_SRTC_P<br>OW | VDDGP | VCC | VDDA              | NVCC_EMI_DR<br>AM | For LEDs | VDDA33 |
| _                 | -     | _   | VDD_DIG_PLL_<br>A | NVCC_NANDF_<br>A1 | -        | -      |
| _                 | -     | _   | VDD_DIG_PLL_<br>B | NVCC_NANDF_<br>A2 | -        | -      |
| _                 | -     | _   | VREG              | NVCC_NANDF_<br>B  | -        | -      |
| _                 | -     | _   | -                 | NVCC_NANDF_<br>C  | -        | -      |
| _                 | -     | _   | -                 | NVCC_EMI_DR<br>AM | -        | -      |
| _                 | _     | _   | -                 | NVCC_PER3         | _        | _      |
| _                 | _     | _   | -                 | NVCC_PER11        | _        | _      |
| _                 | _     | -   | _                 | NVCC_PER14        | _        | _      |
| _                 | _     | -   | _                 | NVCC_I2C          | _        | _      |
| _                 | -     | _   | _                 | NVCC_HS4_1        | -        | _      |

## Table 3. Power Rails Connected to the i.MX51

| VUSB2       | VPLL          | VDIG      | VIOHI      | VGEN2      |
|-------------|---------------|-----------|------------|------------|
| NVCC_USBPHY | VDD_ANA_PLL_B | For audio | NVCC_HS10  | VDD_FUSE   |
| NVCC_OSC    | VDD_ANA_PLL_A | -         | NVCC_HS6   | NVCC_PER15 |
| _           | _             | -         | NVCC_HS4_2 | _          |
| _           | _             | -         | NVCC_IPU   | _          |
| _           | _             | -         | NVCC_PER5  | _          |
| _           | _             | -         | NVCC_PER8  | _          |
| _           | _             | -         | NVCC_PER9  | _          |
| _           | -             | -         | NVCC_PER10 | _          |
| _           | -             | -         | NVCC_PER12 | _          |
| _           | _             | -         | NVCC_PER13 | _          |

Table 4 shows the EEPROM values for the TPS659109.



Power-Up Sequencing www.ti.com

# **Table 4. EEPROM Configuration for TPS659109**

| Register                  | Bit            | Description                                                                                                                             | Option Selected |
|---------------------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------|-----------------|
| VDD1_OP_REG               | SEL            | VDD1 voltage level selection for boot                                                                                                   | 1.1 V           |
| VDD1_REG                  | VGAIN_SEL      | VDD1 Gain selection, x1 or x2                                                                                                           | x1              |
| EEPROM                    |                | VDD1 time slot selection                                                                                                                | 5               |
| DCDCCTRL_REG              | VDD1_PSKIP     | VDD1 pulse skip mode enable                                                                                                             | Skip enabled    |
| VDD2_OP_REG / VDD2_SR_REG | SEL            | VDD2 voltage level selection for boot                                                                                                   | 1.2 V           |
| VDD2_REG                  | VGAIN_SEL      | VDD2 Gain selection, x1 or x3                                                                                                           | x1              |
| EEPROM                    |                | VDD2 time slot selection                                                                                                                | 2               |
| DCDCCTRL_REG              | VDD2_PSKIP     | VDD2 pulse skip mode enable                                                                                                             | Skip enabled    |
| VIO_REG                   | SEL            | VIO voltage selection                                                                                                                   | 1.8 V           |
| EEPROM                    |                | VIO time slot selection                                                                                                                 | 3               |
| DCDCCTRL_REG              | VIO_PSKIP      | VIO pulse skip mode enable                                                                                                              | Skip enabled    |
| EEPROM                    | _              | VDD3 time slot                                                                                                                          | 0               |
| VDIG1_REG                 | SEL            | LDO voltage selection                                                                                                                   | 1.2 V           |
| EEPROM                    |                | LDO time slot                                                                                                                           | 1               |
| VDIG2_REG                 | SEL            | LDO voltage selection                                                                                                                   | 1.2 V           |
| EEPROM                    |                | LDO time slot                                                                                                                           | 5               |
| VDAC_REG                  | SEL            | LDO voltage selection                                                                                                                   | 2.6 V           |
| EEPROM                    |                | LDO time slot                                                                                                                           | 7               |
| VPLL_REG                  | SEL            | LDO voltage selection                                                                                                                   | 1.8 V           |
| EEPROM                    |                | LDO time slot                                                                                                                           | 6               |
| VAUX1_REG                 | SEL            | LDO voltage selection                                                                                                                   | 2.8 V           |
| EEPROM                    |                | LDO time slot                                                                                                                           | 4               |
| VMMC_REG                  | SEL            | LDO voltage selection                                                                                                                   | 2.8 V           |
| EEPROM                    | OLL            | LDO time slot                                                                                                                           | 4               |
| VAUX33_REG                | SEL            | LDO voltage selection                                                                                                                   | 3.3 V           |
| EEPROM                    |                | LDO time slot                                                                                                                           | 7               |
| VAUX2_REG                 | SEL            | LDO voltage selection                                                                                                                   | 3.3 V           |
| EEPROM                    | 022            | LDO time slot                                                                                                                           | 7               |
| CLK32KOUT pin             |                | CLK32KOUT time slot                                                                                                                     | 7               |
| NRESPWRON pin             |                | NRESPWRON time slot                                                                                                                     | 7 + 1           |
| VRTC_REG                  | VRTC_OFFMASK   | 0 = VRTC LDO will be in low-power mode during OFF state. 1 = VRC LDO will be in full-power mode during OFF state.                       | 0               |
| DEVCTRL_REG               | RTC_PWDN       | 0 = RTC in normal power mode<br>1 = Clock gating of RTC register and logic, low-<br>power mode                                          | 0               |
| DEVCTRL_REG               | CK32K_CTRL     | 0 = Clock source is crystal/external clock.<br>1 = Clock source is internal RC oscillator.                                              | 0 (Cyrstal)     |
| DEVCTRL2_REG              | TSLOT_LENGTH   | Boot sequence time slot duration:<br>0 = 0.5 ms<br>1 = 2 ms                                                                             | 1               |
| DEVCTRL2_REG              | IT_POL         | 0 = INT1 signal will be active low.<br>1 = INT1 signal will be active high.                                                             | 0               |
| INT_MSK_REG               | VMBHI_IT_MSK   | 0 = Device automatically switches on at NO SUPPLY-to-OFF or BACKUP-to-OFF transition. 1 = Start-up reason is required before switch on. | 1               |
| VMBCH_REG                 | VMBCH_SEL[1:0] | Select threshold for main battery comparator threshold VMBCH.                                                                           | 3 V             |

Table 5 describes the power-up sequence required for the i.MX51 and i.MX37 processor. The data is based on the power-up sequence for the i.MX37 and i.MX51 in Freescale Application Note AN3867.



www.ti.com Power-Up Sequencing

Table 5. Typical Connections for Power-Up Sequence(1)

| i.MX               | 37/51                | 37/51                | 37/51                | 37/51    | 35       | 27/31    |
|--------------------|----------------------|----------------------|----------------------|----------|----------|----------|
| PUMS1              | GND                  | Open                 | VCOREDIG             | VCORE    | GND      | Open     |
| PUMS2              | Open                 | Open                 | Open                 | Open     | GND      | GND      |
| SW1 <sup>(2)</sup> | 0.775                | 1.050                | 1.050                | 0.775    | 1.200    | 1.200    |
| SW2 <sup>(2)</sup> | 1.025                | 1.225                | 1.225                | 1.025    | 1.350    | 1.450    |
| SW3 <sup>(2)</sup> | 1.200                | 1.200                | 1.200                | 1.200    | 1.800    | 1.800    |
| SW4 <sup>(2)</sup> | 1.800                | 1.800                | 1.800                | 1.800    | 1.800    | 1.800    |
| SWBST              | Off                  | Off                  | Off                  | Off      | 5.000    | 5.000    |
| VUSB               | 3.300 <sup>(3)</sup> | 3.300 <sup>(3)</sup> | 3.300 <sup>(3)</sup> | 3.300(3) | 3.300(4) | 3.300(4) |
| VUSB2              | 2.600                | 2.600                | 2.600                | 2.600    | 2.600    | 2.600    |
| VPLL               | 1.800                | 1.800                | 1.800                | 1.800    | 1.500    | 1.500    |
| VDIG               | 1.250                | 1.250                | 1.250                | 1.250    | 1.250    | 1.250    |
| VIOHI              | 2.775                | 2.775                | 2.775                | 2.775    | 2.775    | 2.775    |
| VGEN2              | 3.150                | Off                  | 3.150                | Off      | 3.150    | 3.150    |

<sup>(1)</sup> Because the following supplies are not included in the matrix, they are not intended for activation by the startup sequencer: VCAM, VGEN1, VGEN3, VVIDEO, and VAUDIO.

Table 6 describes the PMUS2 connections required for the power-up sequence.

Table 6. PUMS2 Connections for Power-Up Sequence (1)(2)

| Tap × 2.0 ms | PUMS2 = Open (i.MX37, i.MX51) | PUMS2 = GND (i.MX35, i.MX27) |
|--------------|-------------------------------|------------------------------|
| 0            | SW2                           | SW2                          |
| 1            | SW4                           | VGEN2                        |
| 2            | VIOHI                         | SW4                          |
| 3            | VGEN2                         | VIOHI                        |
| 4            | SW1                           | SWBST, VUSB <sup>(3)</sup>   |
| 5            | SW3                           | SW1                          |
| 6            | VPLL                          | VPLL                         |
| 7            | VDIG                          | SW3                          |
| 8            |                               | VDIG                         |
| 9            | VUSB <sup>(4)</sup> , VUSB2   | VUSB2                        |

<sup>(1)</sup> Time slots may be included for blocks which are defined by the PUMS pins as disabled to allow for potential activation.

<sup>(2)</sup> The switchers SWx are activated in PWM pulse skipping mode, allowed when enabled by the startup sequencer.

<sup>(3)</sup> USB supply VUSB is enabled only if 5.0 V is present on UVBUS.

<sup>(4)</sup> SWBST = 5.0 V powers up and so does VUSB, regardless of 5.0 V present on UVBUS. By default, VUSB is supplied by SWBST.

<sup>(2)</sup> Because the following supplies are not included in the matrix, they are not intended for activation by the startup sequencer: VCAM, VGEN1, VGEN3, VVIDEO, and VAUDIO. SWBST is not included on the PUMS2=Open column.

<sup>(3)</sup> SWBST = 5.0 V powers up and so does VUSB, regardless of 5.0 V present on UVBUS. By default, VUSB is supplied by SWBST.

<sup>(4)</sup> USB supply VUSB is enabled only if 5.0 V is present on UVBUS.



# 4 Getting Started With TPS659109 (Basic Software Information)

#### 4.1 First Initialization

## 4.1.1 I/O Polarity/Muxing Configuration

Program DEVCTRL2\_REG.SLEEPSIG\_POL according to the GPIO or SYS\_CLKREQ signal from the processor. This can be set to active-low or active-high for SLEEP transitions. The software configuration allows specific power resources to enter the low consumption state.

Set DEVCTRL\_REG.DEV\_SLP = 1 to allow the SLEEP transition when requested. Update the GPIO0 configuration (GPIO0\_REG) based on your needs.

# 4.1.2 Define Wake Up/Interrupt Event (SLEEP or OFF)

Select the appropriate bits in the INT\_MSK\_REG and INT\_MSK2\_REG registers to activate an interrupt to the processor on the INT1 line.

# 4.1.3 Backup Battery Configuration

If the system has a backup battery, set the BBCHEN bit to 1 in the BBCH\_REG register, to enable backup battery charging. The maximum voltage can be set based on backup battery specifications by using the BBSEL bits in the BBCH\_REG register.

# 4.1.4 DCDC and Voltage Scaling Resource Configuration

If the SmartReflex<sup>™</sup> interface is not used for voltage scaling (power saving) then these pins can be used to control the power resources.

Configure two operating voltages for DCDC1 and DCDC2:

- VDDx OP REG.SEL = Roof voltage (ENx ball high)
- VDDx\_SR\_REG.SEL = Floor voltage (ENx ball low)

Assign control for DCDC1 to SCLSR EN1 and DCDC2 to SCLSR EN2:

- Set EN1\_SMPS\_ASS\_REG. VDD1\_EN1 = 1
- Set EN2\_SMPS\_ASS\_REG. VDD2\_EN2 = 1
- Set SLEEP KEEP RES ON REG. VDD2 KEEPON = 1 (allow low-power mode)
- Set SLEEP\_KEEP\_RES\_ON\_REG. VDD1\_KEEPON = 1 (allow low-power mode)

# 4.1.5 Sleep Platform Configuration

Configure the state of the LDOs when the sleep signal is used. By default, all resources go in SLEEP. In SLEEP state all resources maintain their output voltage but transient and load capability are reduced.

Resources that must provide full load capability must be set in the SLEEP\_KEEP\_LDO\_ON\_REG and SLEEP\_KEEP\_RES\_ON\_REG registers.

Resources that can be set off in the SLEEP state to optimize power consumption must be set in the SLEEP\_SET\_LDO\_OFF\_REG and SLEEP\_SET\_RES\_OFF\_REG registers.

## 4.2 Event Management Through Interrupt

### 4.2.1 INT STS REG.VMBHI IT

INT\_STS\_REG.VMBHI\_IT indicates that a supply (VBAT) is connected (leaving the BACKUP or NO SUPPLY state) and the system must be initializated (see Section 4.1, First Initialization).



## 4.2.2 INT STS REG.PWRON IT

INT\_STS\_REG.PWRON\_IT is triggered by pressing the PWRON button. If the device is in the OFF or SLEEP state then this acts as a wake-up event and resources are reinitialized.

## 4.2.3 INT STS REG.PWRON LP IT

NT\_STS\_REG.PWRON\_LP\_IT is the PWRON long-press interrupt. This interrupt is generated when the PWRON button is pressed for 6 seconds. The application processor can make a decision to acknowledge the interrupt. If this interrupt is not acknowledged in the next 2 seconds then the device interprets this as a power down event.

## 4.2.4 INT STS REG.HOTDIE IT

INT\_STS\_REG.HOTDIE\_IT indicates that the temperature of die is reaching the limit. Software must take action to decrease the power consumption before automatic shutdown.

## 4.2.5 INT\_STS\_REG.VMBDCH\_IT

INT\_STS\_REG.VMBDCH\_IT indicates that the input supply is low and the processor must prepare a shutdown to prevent losing data. This interrupt is linked to VBAT but does not apply to a system where PMIC is connected to 5-V rails and not directly to VBAT.

## 4.2.6 INT STS2 REG.GPIO R/F IT

INT\_STS2\_REG.GPIO\_R/F\_IT is GPIO interrupt event that can be used to wake up the device from the SLEEP state. This can be an interrupt coming from any peripheral device or alike. This wake up event is not valid for a transition from the OFF state.

# 4.2.7 INT\_STS\_REG.RTC\_ALARM\_IT

INT\_STS\_REG.RTC\_ALARM\_IT is triggered when the RTC alarm set time is reached.



Revision History www.ti.com

# **Revision History**

| C | changes from A Revision (June 2013) to B Revision | Page |
|---|---------------------------------------------------|------|
| • | Updated VAUX2 to 300 mA                           | 2    |
| _ |                                                   |      |

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

#### STANDARD TERMS AND CONDITIONS FOR EVALUATION MODULES

- 1. Delivery: TI delivers TI evaluation boards, kits, or modules, including any accompanying demonstration software, components, or documentation (collectively, an "EVM" or "EVMs") to the User ("User") in accordance with the terms and conditions set forth herein. Acceptance of the EVM is expressly subject to the following terms and conditions.
  - 1.1 EVMs are intended solely for product or software developers for use in a research and development setting to facilitate feasibility evaluation, experimentation, or scientific analysis of TI semiconductors products. EVMs have no direct function and are not finished products. EVMs shall not be directly or indirectly assembled as a part or subassembly in any finished product. For clarification, any software or software tools provided with the EVM ("Software") shall not be subject to the terms and conditions set forth herein but rather shall be subject to the applicable terms and conditions that accompany such Software
  - 1.2 EVMs are not intended for consumer or household use. EVMs may not be sold, sublicensed, leased, rented, loaned, assigned, or otherwise distributed for commercial purposes by Users, in whole or in part, or used in any finished product or production system.
- 2 Limited Warranty and Related Remedies/Disclaimers:
  - 2.1 These terms and conditions do not apply to Software. The warranty, if any, for Software is covered in the applicable Software License Agreement.
  - 2.2 TI warrants that the TI EVM will conform to TI's published specifications for ninety (90) days after the date TI delivers such EVM to User. Notwithstanding the foregoing, TI shall not be liable for any defects that are caused by neglect, misuse or mistreatment by an entity other than TI, including improper installation or testing, or for any EVMs that have been altered or modified in any way by an entity other than TI. Moreover, TI shall not be liable for any defects that result from User's design, specifications or instructions for such EVMs. Testing and other quality control techniques are used to the extent TI deems necessary or as mandated by government requirements. TI does not test all parameters of each EVM.
  - 2.3 If any EVM fails to conform to the warranty set forth above, Tl's sole liability shall be at its option to repair or replace such EVM, or credit User's account for such EVM. Tl's liability under this warranty shall be limited to EVMs that are returned during the warranty period to the address designated by Tl and that are determined by Tl not to conform to such warranty. If Tl elects to repair or replace such EVM, Tl shall have a reasonable time to repair such EVM or provide replacements. Repaired EVMs shall be warranted for the remainder of the original warranty period. Replaced EVMs shall be warranted for a new full ninety (90) day warranty period.
- 3 Regulatory Notices:
  - 3.1 United States
    - 3.1.1 Notice applicable to EVMs not FCC-Approved:

This kit is designed to allow product developers to evaluate electronic components, circuitry, or software associated with the kit to determine whether to incorporate such items in a finished product and software developers to write software applications for use with the end product. This kit is not a finished product and when assembled may not be resold or otherwise marketed unless all required FCC equipment authorizations are first obtained. Operation is subject to the condition that this product not cause harmful interference to licensed radio stations and that this product accept harmful interference. Unless the assembled kit is designed to operate under part 15, part 18 or part 95 of this chapter, the operator of the kit must operate under the authority of an FCC license holder or must secure an experimental authorization under part 5 of this chapter.

3.1.2 For EVMs annotated as FCC - FEDERAL COMMUNICATIONS COMMISSION Part 15 Compliant:

### **CAUTION**

This device complies with part 15 of the FCC Rules. Operation is subject to the following two conditions: (1) This device may not cause harmful interference, and (2) this device must accept any interference received, including interference that may cause undesired operation.

Changes or modifications not expressly approved by the party responsible for compliance could void the user's authority to operate the equipment.

#### FCC Interference Statement for Class A EVM devices

NOTE: This equipment has been tested and found to comply with the limits for a Class A digital device, pursuant to part 15 of the FCC Rules. These limits are designed to provide reasonable protection against harmful interference when the equipment is operated in a commercial environment. This equipment generates, uses, and can radiate radio frequency energy and, if not installed and used in accordance with the instruction manual, may cause harmful interference to radio communications. Operation of this equipment in a residential area is likely to cause harmful interference in which case the user will be required to correct the interference at his own expense.

#### FCC Interference Statement for Class B EVM devices

NOTE: This equipment has been tested and found to comply with the limits for a Class B digital device, pursuant to part 15 of the FCC Rules. These limits are designed to provide reasonable protection against harmful interference in a residential installation. This equipment generates, uses and can radiate radio frequency energy and, if not installed and used in accordance with the instructions, may cause harmful interference to radio communications. However, there is no guarantee that interference will not occur in a particular installation. If this equipment does cause harmful interference to radio or television reception, which can be determined by turning the equipment off and on, the user is encouraged to try to correct the interference by one or more of the following measures:

- · Reorient or relocate the receiving antenna.
- Increase the separation between the equipment and receiver.
- · Connect the equipment into an outlet on a circuit different from that to which the receiver is connected.
- Consult the dealer or an experienced radio/TV technician for help.

#### 3.2 Canada

3.2.1 For EVMs issued with an Industry Canada Certificate of Conformance to RSS-210

#### **Concerning EVMs Including Radio Transmitters:**

This device complies with Industry Canada license-exempt RSS standard(s). Operation is subject to the following two conditions: (1) this device may not cause interference, and (2) this device must accept any interference, including interference that may cause undesired operation of the device.

#### Concernant les EVMs avec appareils radio:

Le présent appareil est conforme aux CNR d'Industrie Canada applicables aux appareils radio exempts de licence. L'exploitation est autorisée aux deux conditions suivantes: (1) l'appareil ne doit pas produire de brouillage, et (2) l'utilisateur de l'appareil doit accepter tout brouillage radioélectrique subi, même si le brouillage est susceptible d'en compromettre le fonctionnement.

#### **Concerning EVMs Including Detachable Antennas:**

Under Industry Canada regulations, this radio transmitter may only operate using an antenna of a type and maximum (or lesser) gain approved for the transmitter by Industry Canada. To reduce potential radio interference to other users, the antenna type and its gain should be so chosen that the equivalent isotropically radiated power (e.i.r.p.) is not more than that necessary for successful communication. This radio transmitter has been approved by Industry Canada to operate with the antenna types listed in the user guide with the maximum permissible gain and required antenna impedance for each antenna type indicated. Antenna types not included in this list, having a gain greater than the maximum gain indicated for that type, are strictly prohibited for use with this device.

## Concernant les EVMs avec antennes détachables

Conformément à la réglementation d'Industrie Canada, le présent émetteur radio peut fonctionner avec une antenne d'un type et d'un gain maximal (ou inférieur) approuvé pour l'émetteur par Industrie Canada. Dans le but de réduire les risques de brouillage radioélectrique à l'intention des autres utilisateurs, il faut choisir le type d'antenne et son gain de sorte que la puissance isotrope rayonnée équivalente (p.i.r.e.) ne dépasse pas l'intensité nécessaire à l'établissement d'une communication satisfaisante. Le présent émetteur radio a été approuvé par Industrie Canada pour fonctionner avec les types d'antenne énumérés dans le manuel d'usage et ayant un gain admissible maximal et l'impédance requise pour chaque type d'antenne. Les types d'antenne non inclus dans cette liste, ou dont le gain est supérieur au gain maximal indiqué, sont strictement interdits pour l'exploitation de l'émetteur

#### 3.3 Japan

- 3.3.1 Notice for EVMs delivered in Japan: Please see <a href="http://www.tij.co.jp/lsds/ti\_ja/general/eStore/notice\_01.page">http://www.tij.co.jp/lsds/ti\_ja/general/eStore/notice\_01.page</a> 日本国内に輸入される評価用キット、ボードについては、次のところをご覧ください。
  http://www.tij.co.jp/lsds/ti\_ja/general/eStore/notice\_01.page
- 3.3.2 Notice for Users of EVMs Considered "Radio Frequency Products" in Japan: EVMs entering Japan may not be certified by TI as conforming to Technical Regulations of Radio Law of Japan.

If User uses EVMs in Japan, not certified to Technical Regulations of Radio Law of Japan, User is required by Radio Law of Japan to follow the instructions below with respect to EVMs:

- Use EVMs in a shielded room or any other test facility as defined in the notification #173 issued by Ministry of Internal Affairs and Communications on March 28, 2006, based on Sub-section 1.1 of Article 6 of the Ministry's Rule for Enforcement of Radio Law of Japan,
- 2. Use EVMs only after User obtains the license of Test Radio Station as provided in Radio Law of Japan with respect to EVMs, or
- 3. Use of EVMs only after User obtains the Technical Regulations Conformity Certification as provided in Radio Law of Japan with respect to EVMs. Also, do not transfer EVMs, unless User gives the same notice above to the transferee. Please note that if User does not follow the instructions above, User will be subject to penalties of Radio Law of Japan.

【無線電波を送信する製品の開発キットをお使いになる際の注意事項】 開発キットの中には技術基準適合証明を受けていないものがあります。 技術適合証明を受けていないもののご使用に際しては、電波法遵守のため、以下のいずれかの措置を取っていただく必要がありますのでご注意ください。

- 1. 電波法施行規則第6条第1項第1号に基づく平成18年3月28日総務省告示第173号で定められた電波暗室等の試験設備でご使用 いただく。
- 2. 実験局の免許を取得後ご使用いただく。
- 3. 技術基準適合証明を取得後ご使用いただく。
- なお、本製品は、上記の「ご使用にあたっての注意」を譲渡先、移転先に通知しない限り、譲渡、移転できないものとします。 上記を遵守頂けない場合は、電波法の罰則が適用される可能性があることをご留意ください。 日本テキサス・イ

ンスツルメンツ株式会社

東京都新宿区西新宿6丁目24番1号

西新宿三井ビル

- 3.3.3 Notice for EVMs for Power Line Communication: Please see <a href="http://www.tij.co.jp/lsds/ti\_ja/general/eStore/notice\_02.page">http://www.tij.co.jp/lsds/ti\_ja/general/eStore/notice\_02.page</a> 電力線搬送波通信についての開発キットをお使いになる際の注意事項については、次のところをご覧ください。 http://www.tij.co.jp/lsds/ti\_ja/general/eStore/notice\_02.page
- 4 EVM Use Restrictions and Warnings:
  - 4.1 EVMS ARE NOT FOR USE IN FUNCTIONAL SAFETY AND/OR SAFETY CRITICAL EVALUATIONS, INCLUDING BUT NOT LIMITED TO EVALUATIONS OF LIFE SUPPORT APPLICATIONS.
  - 4.2 User must read and apply the user guide and other available documentation provided by TI regarding the EVM prior to handling or using the EVM, including without limitation any warning or restriction notices. The notices contain important safety information related to, for example, temperatures and voltages.
  - 4.3 Safety-Related Warnings and Restrictions:
    - 4.3.1 User shall operate the EVM within TI's recommended specifications and environmental considerations stated in the user guide, other available documentation provided by TI, and any other applicable requirements and employ reasonable and customary safeguards. Exceeding the specified performance ratings and specifications (including but not limited to input and output voltage, current, power, and environmental ranges) for the EVM may cause personal injury or death, or property damage. If there are questions concerning performance ratings and specifications, User should contact a TI field representative prior to connecting interface electronics including input power and intended loads. Any loads applied outside of the specified output range may also result in unintended and/or inaccurate operation and/or possible permanent damage to the EVM and/or interface electronics. Please consult the EVM user guide prior to connecting any load to the EVM output. If there is uncertainty as to the load specification, please contact a TI field representative. During normal operation, even with the inputs and outputs kept within the specified allowable ranges, some circuit components may have elevated case temperatures. These components include but are not limited to linear regulators, switching transistors, pass transistors, current sense resistors, and heat sinks, which can be identified using the information in the associated documentation. When working with the EVM, please be aware that the EVM may become very warm.
    - 4.3.2 EVMs are intended solely for use by technically qualified, professional electronics experts who are familiar with the dangers and application risks associated with handling electrical mechanical components, systems, and subsystems. User assumes all responsibility and liability for proper and safe handling and use of the EVM by User or its employees, affiliates, contractors or designees. User assumes all responsibility and liability to ensure that any interfaces (electronic and/or mechanical) between the EVM and any human body are designed with suitable isolation and means to safely limit accessible leakage currents to minimize the risk of electrical shock hazard. User assumes all responsibility and liability for any improper or unsafe handling or use of the EVM by User or its employees, affiliates, contractors or designees.
  - 4.4 User assumes all responsibility and liability to determine whether the EVM is subject to any applicable international, federal, state, or local laws and regulations related to User's handling and use of the EVM and, if applicable, User assumes all responsibility and liability for compliance in all respects with such laws and regulations. User assumes all responsibility and liability for proper disposal and recycling of the EVM consistent with all applicable international, federal, state, and local requirements.
- 5. Accuracy of Information: To the extent TI provides information on the availability and function of EVMs, TI attempts to be as accurate as possible. However, TI does not warrant the accuracy of EVM descriptions, EVM availability or other information on its websites as accurate, complete, reliable, current, or error-free.

#### 6. Disclaimers:

- 6.1 EXCEPT AS SET FORTH ABOVE, EVMS AND ANY WRITTEN DESIGN MATERIALS PROVIDED WITH THE EVM (AND THE DESIGN OF THE EVM ITSELF) ARE PROVIDED "AS IS" AND "WITH ALL FAULTS." TI DISCLAIMS ALL OTHER WARRANTIES, EXPRESS OR IMPLIED, REGARDING SUCH ITEMS, INCLUDING BUT NOT LIMITED TO ANY IMPLIED WARRANTIES OF MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF ANY THIRD PARTY PATENTS, COPYRIGHTS, TRADE SECRETS OR OTHER INTELLECTUAL PROPERTY RIGHTS.
- 6.2 EXCEPT FOR THE LIMITED RIGHT TO USE THE EVM SET FORTH HEREIN, NOTHING IN THESE TERMS AND CONDITIONS SHALL BE CONSTRUED AS GRANTING OR CONFERRING ANY RIGHTS BY LICENSE, PATENT, OR ANY OTHER INDUSTRIAL OR INTELLECTUAL PROPERTY RIGHT OF TI, ITS SUPPLIERS/LICENSORS OR ANY OTHER THIRD PARTY, TO USE THE EVM IN ANY FINISHED END-USER OR READY-TO-USE FINAL PRODUCT, OR FOR ANY INVENTION, DISCOVERY OR IMPROVEMENT MADE, CONCEIVED OR ACQUIRED PRIOR TO OR AFTER DELIVERY OF THE EVM
- 7. USER'S INDEMNITY OBLIGATIONS AND REPRESENTATIONS. USER WILL DEFEND, INDEMNIFY AND HOLD TI, ITS LICENSORS AND THEIR REPRESENTATIVES HARMLESS FROM AND AGAINST ANY AND ALL CLAIMS, DAMAGES, LOSSES, EXPENSES, COSTS AND LIABILITIES (COLLECTIVELY, "CLAIMS") ARISING OUT OF OR IN CONNECTION WITH ANY HANDLING OR USE OF THE EVM THAT IS NOT IN ACCORDANCE WITH THESE TERMS AND CONDITIONS. THIS OBLIGATION SHALL APPLY WHETHER CLAIMS ARISE UNDER STATUTE, REGULATION, OR THE LAW OF TORT, CONTRACT OR ANY OTHER LEGAL THEORY, AND EVEN IF THE EVM FAILS TO PERFORM AS DESCRIBED OR EXPECTED.
- 8. Limitations on Damages and Liability:
  - 8.1 General Limitations. IN NO EVENT SHALL TI BE LIABLE FOR ANY SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL, OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF THESE TERMS ANDCONDITIONS OR THE USE OF THE EVMS PROVIDED HEREUNDER, REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. EXCLUDED DAMAGES INCLUDE, BUT ARE NOT LIMITED TO, COST OF REMOVAL OR REINSTALLATION, ANCILLARY COSTS TO THE PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES, RETESTING, OUTSIDE COMPUTER TIME, LABOR COSTS, LOSS OF GOODWILL, LOSS OF PROFITS, LOSS OF SAVINGS, LOSS OF USE, LOSS OF DATA, OR BUSINESS INTERRUPTION. NO CLAIM, SUIT OR ACTION SHALL BE BROUGHT AGAINST TI MORE THAN ONE YEAR AFTER THE RELATED CAUSE OF ACTION HAS OCCURRED.
  - 8.2 Specific Limitations. IN NO EVENT SHALL TI'S AGGREGATE LIABILITY FROM ANY WARRANTY OR OTHER OBLIGATION ARISING OUT OF OR IN CONNECTION WITH THESE TERMS AND CONDITIONS, OR ANY USE OF ANY TI EVM PROVIDED HEREUNDER, EXCEED THE TOTAL AMOUNT PAID TO TI FOR THE PARTICULAR UNITS SOLD UNDER THESE TERMS AND CONDITIONS WITH RESPECT TO WHICH LOSSES OR DAMAGES ARE CLAIMED. THE EXISTENCE OF MORE THAN ONE CLAIM AGAINST THE PARTICULAR UNITS SOLD TO USER UNDER THESE TERMS AND CONDITIONS SHALL NOT ENLARGE OR EXTEND THIS LIMIT.
- 9. Return Policy. Except as otherwise provided, TI does not offer any refunds, returns, or exchanges. Furthermore, no return of EVM(s) will be accepted if the package has been opened and no return of the EVM(s) will be accepted if they are damaged or otherwise not in a resalable condition. If User feels it has been incorrectly charged for the EVM(s) it ordered or that delivery violates the applicable order, User should contact TI. All refunds will be made in full within thirty (30) working days from the return of the components(s), excluding any postage or packaging costs.
- 10. Governing Law: These terms and conditions shall be governed by and interpreted in accordance with the laws of the State of Texas, without reference to conflict-of-laws principles. User agrees that non-exclusive jurisdiction for any dispute arising out of or relating to these terms and conditions lies within courts located in the State of Texas and consents to venue in Dallas County, Texas. Notwithstanding the foregoing, any judgment may be enforced in any United States or foreign court, and TI may seek injunctive relief in any United States or foreign court.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2015, Texas Instruments Incorporated

#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

### Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive **Amplifiers** amplifier.ti.com Communications and Telecom www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic Security www.ti.com/security logic.ti.com

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors www.ti.com/omap TI E2E Community e2e.ti.com

Wireless Connectivity www.ti.com/wirelessconnectivity