## TMS320DM36x Digital Media System-on-Chip (DMSoC) Real Time Out (RTO) Controller

# **User's Guide**



Literature Number: SPRUFH7 March 2009



## Contents

| Pref | ace          |                                                          | 5  |  |  |  |  |  |
|------|--------------|----------------------------------------------------------|----|--|--|--|--|--|
| 1    | Introduction |                                                          |    |  |  |  |  |  |
|      | 1.1          | Features                                                 | 8  |  |  |  |  |  |
|      | 1.2          | Functional Block Diagram                                 | 8  |  |  |  |  |  |
|      | 1.3          | Industry Standard(s) Compliance Statement                | 8  |  |  |  |  |  |
| 2    | Periph       | eral Architecture                                        | 9  |  |  |  |  |  |
|      | 2.1          | Clock Control                                            | 9  |  |  |  |  |  |
|      | 2.2          | Signal Descriptions                                      | 9  |  |  |  |  |  |
|      | 2.3          | RTO Output Generation                                    | 9  |  |  |  |  |  |
|      | 2.4          | Reset Considerations                                     | 10 |  |  |  |  |  |
|      | 2.5          | Initialization                                           | 11 |  |  |  |  |  |
|      | 2.6          | Interrupt Support                                        | 11 |  |  |  |  |  |
| 3    | EDMA         | Event Support                                            | 11 |  |  |  |  |  |
| 4    | Power        | Management                                               | 11 |  |  |  |  |  |
| 5    | Emula        | tion Considerations                                      | 11 |  |  |  |  |  |
| 6    | Regist       | ers                                                      | 12 |  |  |  |  |  |
|      | 6.1          | RTO Controller Revision ID Register (REVID)              | 12 |  |  |  |  |  |
|      | 6.2          | RTO Controller Control and Status Register (CTRL_STATUS) | 13 |  |  |  |  |  |



## List of Figures

| 1 | RTO Controller Block Diagram                             | 8  |
|---|----------------------------------------------------------|----|
| 2 | RTO Outputs State Diagram                                | 10 |
| 3 | RTO Controller Revision ID Register (REVID)              | 12 |
| 4 | RTO Controller Control and Status Register (CTRL_STATUS) | 13 |
|   |                                                          |    |

### List of Tables

| 1 | RTO Outputs State Table                                                     | 10 |
|---|-----------------------------------------------------------------------------|----|
| 2 | RTO Controller Revision ID Register (REVID) Field Descriptions              | 12 |
| 3 | RTO Controller Control and Status Register (CTRL_STATUS) Field Descriptions | 13 |



Read This First SPRUFH7–March 2009

This document describes the Real Time Out (RTO) controller on the TMS320DM36x Digital Media System-on-Chip (DMSoC).

#### **Notational Conventions**

This document uses the following conventions.

- Hexadecimal numbers are shown with the suffix h. For example, the following number is 40 hexadecimal (decimal 64): 40h.
- Registers in this document are shown in figures and described in tables.
  - Each register figure shows a rectangle divided into fields that represent the fields of the register.
    Each field is labeled with its bit name, its beginning and ending bit numbers above, and its read/write properties below. A legend explains the notation used for the properties.
  - Reserved bits in a register figure designate a bit that is used for future device expansion.

#### **Related Documentation from Texas Instruments**

The following documents describe the TMS320DM36x Digital Media System-on-Chip (DMSoC). Copies of these documents are available on the internet at <u>www.ti.com</u>.

SPRUFG5 — TMS320DM365 Digital Media System-on-Chip (DMSoC) ARM Subsystem Reference Guide This document describes the ARM Subsystem in the TMS320DM36x Digital Media System-on-Chip (DMSoC). The ARM subsystem is designed to give the ARM926EJ-S (ARM9) master control of the device. In general, the ARM is responsible for configuration and control of the device; including the components of the ARM Subsystem, the peripherals, and the external memories.

SPRUFG8 — TMS320DM36x Digital Media System-on-Chip (DMSoC) Video Processing Front End (VPFE) Users Guide This document describes the Video Processing Front End (VPFE) in the TMS320DM36x Digital Media System-on-Chip (DMSoC).

<u>SPRUFG9</u> — TMS320DM36x Digital Media System-on-Chip (DMSoC) Video Processing Back End (VPBE) Users Guide This document describes the Video Processing Back End (VPBE) in the TMS320DM36x Digital Media System-on-Chip (DMSoC).

- <u>SPRUFH0</u> TMS320DM36x Digital Media System-on-Chip (DMSoC) 64-bit Timer Users Guide This document describes the operation of the software-programmable 64-bit timers in the TMS320DM36x Digital Media System-on-Chip (DMSoC).
- SPRUFH1 TMS320DM36x Digital Media System-on-Chip (DMSoC) Serial Peripheral Interface (SPI) Users Guide This document describes the serial peripheral interface (SPI) in the TMS320DM36x Digital Media System-on-Chip (DMSoC). The SPI is a high-speed synchronous serial input/output port that allows a serial bit stream of programmed length (1 to 16 bits) to be shifted into and out of the device at a programmed bit-transfer rate. The SPI is normally used for communication between the DMSoC and external peripherals. Typical applications include an interface to external I/O or peripheral expansion via devices such as shift registers, display drivers, SPI EPROMs and analog-to-digital converters.

<u>SPRUFH2</u> — *TMS320DM36x Digital Media System-on-Chip (DMSoC) Universal Asynchronous Receiver/Transmitter (UART) Users Guide* This document describes the universal asynchronous receiver/transmitter (UART) peripheral in the TMS320DM36x Digital Media System-on-Chip (DMSoC). The UART peripheral performs serial-to-parallel conversion on data received from a peripheral device, and parallel-to-serial conversion on data received from the CPU.





- SPRUFH3 TMS320DM36x Digital Media System-on-Chip (DMSoC) Inter-Integrated Circuit (I2C) Peripheral Users Guide This document describes the inter-integrated circuit (I2C) peripheral in the TMS320DM36x Digital Media System-on-Chip (DMSoC). The I2C peripheral provides an interface between the DMSoC and other devices compliant with the I2C-bus specification and connected by way of an I2C-bus.
- <u>SPRUFH5</u> TMS320DM36x Digital Media System-on-Chip (DMSoC) Multimedia Card (MMC)/Secure Digital (SD) Card Controller Users Guide This document describes the multimedia card (MMC)/secure digital (SD) card controller in the TMS320DM36x Digital Media System-on-Chip (DMSoC).
- <u>SPRUFH6</u> *TMS320DM36x Digital Media System-on-Chip (DMSoC) Pulse-Width Modulator (PWM) Users Guide* This document describes the pulse-width modulator (PWM) peripheral in the TMS320DM36x Digital Media System-on-Chip (DMSoC).
- <u>SPRUFH7</u> TMS320DM36x Digital Media System-on-Chip (DMSoC) Real-Time Out (RTO) Controller Users Guide This document describes the Real Time Out (RTO) controller in the TMS320DM36x Digital Media System-on-Chip (DMSoC).
- <u>SPRUFH8</u> *TMS320DM36x Digital Media System-on-Chip (DMSoC) General-Purpose Input/Output (GPIO) Users Guide* This document describes the general-purpose input/output (GPIO) peripheral in the TMS320DM36x Digital Media System-on-Chip (DMSoC). The GPIO peripheral provides dedicated general-purpose pins that can be configured as either inputs or outputs.
- SPRUFH9 TMS320DM36x Digital Media System-on-Chip (DMSoC) Universal Serial Bus (USB) Controller Users Guide This document describes the universal serial bus (USB) controller in the TMS320DM36x Digital Media System-on-Chip (DMSoC). The USB controller supports data throughput rates up to 480 Mbps. It provides a mechanism for data transfer between USB devices and also supports host negotiation.
- SPRUFI0 TMS320DM36x Digital Media System-on-Chip (DMSoC) Enhanced Direct Memory Access (EDMA) Controller Users Guide This document describes the operation of the enhanced direct memory access (EDMA3) controller in the TMS320DM36x Digital Media System-on-Chip (DMSoC). The EDMA controller's primary purpose is to service user-programmed data transfers between two memory-mapped slave endpoints on the DMSoC.
- <u>SPRUFI1</u> *TMS320DM36x Digital Media System-on-Chip (DMSoC) Asynchronous External Memory Interface (EMIF) Users Guide* This document describes the asynchronous external memory interface (EMIF) in the TMS320DM36x Digital Media System-on-Chip (DMSoC). The EMIF supports a glueless interface to a variety of external devices.
- SPRUFI2 TMS320DM36x Digital Media System-on-Chip (DMSoC) DDR2/Mobile DDR (DDR2/mDDR) Memory Controller Users Guide This document describes the DDR2/mDDR memory controller in the TMS320DM36x Digital Media System-on-Chip (DMSoC). The DDR2/mDDR memory controller is used to interface with JESD79D-2A standard compliant DDR2 SDRAM and mobile DDR devices.
- SPRUFI3 TMS320DM36x Digital Media System-on-Chip (DMSoC) Multibuffered Serial Port Interface (McBSP) User's Guide This document describes the operation of the multibuffered serial host port interface in the TMS320DM36x Digital Media System-on-Chip (DMSoC). The primary audio modes that are supported by the McBSP are the AC97 and IIS modes. In addition to the primary audio modes, the McBSP supports general serial port receive and transmit operation.
- SPRUFI4 TMS320DM36x Digital Media System-on-Chip (DMSoC) Universal Host Port Interface (UHPI) User's Guide This document describes the operation of the universal host port interface in the TMS320DM36x Digital Media System-on-Chip (DMSoC).
- <u>SPRUFI5</u> TMS320DM36x Digital Media System-on-Chip (DMSoC) Ethernet Media Access Controller (EMAC) User's Guide This document describes the operation of the ethernet media access controllerface in the TMS320DM36x Digital Media System-on-Chip (DMSoC).



- SPRUFI7 TMS320DM36x Digital Media System-on-Chip (DMSoC) Analog to Digital Converter (ADC) User's Guide This document describes the operation of the analog to digital conversion in the TMS320DM36x Digital Media System-on-Chip (DMSoC).
- <u>SPRUFI8</u> TMS320DM36x Digital Media System-on-Chip (DMSoC) Key Scan User's Guide This document describes the key scan peripheral in the TMS320DM36x Digital Media System-on-Chip (DMSoC).
- SPRUFI9 TMS320DM36x Digital Media System-on-Chip (DMSoC) Voice Codec User's Guide This document describes the voice codec peripheral in the TMS320DM36x Digital Media System-on-Chip (DMSoC). This module can access ADC/DAC data with internal FIFO (Read FIFO/Write FIFO). The CPU communicates to the voice codec module using 32-bit-wide control registers accessible via the internal peripheral bus.
- SPRUFJ0 TMS320DM36x Digital Media System-on-Chip (DMSoC) Power Management and Real-Time Clock Subsystem (PRTCSS) User's Guide This document provides a functional description of the Power Management and Real-Time Clock Subsystem (PRTCSS) in the TMS320DM36x Digital Media System-on-Chip (DMSoC) and PRTC interface (PRTCIF).

Trademarks



## Real Time Out (RTO) Controller

#### 1 Introduction

The Real Time Out (RTO) controller works in conjunction with Timer 3 to provide signals to control external components, such as motors.

#### 1.1 Features

The DM36x RTO controller supports the following:

- Trigger on Timer 3 events
- Four separate output signals

#### 1.2 Functional Block Diagram

The RTO controller takes input from the Timer 3 module and generates output signals on the RTO pins (RTO[3:0]). You can select the input from Timer 3 to be either the signal generated by the Timer 1:2 side or the Timer 3:4 side of Timer 3. The Timer signals are generated when the timer times-out.

For additional information on the .Timer 3 module, see the *TMS320DM36x Digital Media System-on-Chip* (*DMSoC*) *Timer/Watchdog Timer User's Guide* (<u>SPRUFH0</u>).



#### Figure 1. RTO Controller Block Diagram

#### 1.3 Industry Standard(s) Compliance Statement

The RTO controller does not conform to any recognized industry standards.



#### 2 Peripheral Architecture

#### 2.1 Clock Control

The RTO controller is driven by the auxiliary clock of the PLL controller. The frequency of the auxiliary clock is equal to the input reference clock of the PLL controller, and therefore is not affected by the multiplier and divider values of the PLL controller.

For more information on device clocking, refer to the *TMS320DM365 Digital Media System-on-Chip* (*DMSoC*) *ARM Subsystem Reference Guide* (<u>SPRUFG5</u>).

#### 2.2 Signal Descriptions

The RTO controller generates signals on four separate pins: RTO[3:0]. See the device-specific data manual for more information on these pins.

#### 2.3 RTO Output Generation

As shown in Figure 1, the RTO controller takes input from the Timer 3 module and generates output signals on the RTO pins: RTO[3:0]. Using the select input event source bit (SELECTBIT) in the control and status register (CTRL\_STATUS), you can select the input from Timer 3 to be either the signal generated by the Timer 1:2 side or the Timer 3:4 side of Timer 3. The Timer signals are generated when the timer times-out. Using the event condition detect bit (DETECTBIT) in the control and status register (CTRL\_STATUS), you can configure the RTO controller to detect the timer events. When these events are detected the RTO controller will change the state of RTO[3:0] depending on the output mode bits (OUTPUTMODE), the output mask bits (OPMASKDATA), and the output pattern bits (OPPATTERNDATA).

The output mode bits (OUTPUTMODE), select the output mode of which there are two options: Direct Out mode and Toggle mode. The output mask bits (OPMASKDATA) determine which RTO output pins (RTO[3:0]) are masked. If a pin is masked, it's state is not changed the next time an input event is detected. The output pattern bits (OPPATTERNDATA) specify the next output pattern on RTO[3:0]. The relationship between these bits and the output pattern on RTO[3:0] is shown in the state table and diagram: Table 1 and Figure 2.

The RTO controller generates an interrupt when the output pattern bit field (OPPATTERNDATA) in the control and status register (CTRL\_STATUS) is not written prior to receiving the next input event (see Figure 2). The status of this interrupt is reflected in the overrun condition bit (OVERRUN) in the control and status register (CTRL\_STATUS).



Peripheral Architecture

| Mode<br>(OUTPUTMODE) | Mask Bits<br>(OPMASKDATA) | Data Pattern Bits<br>(OPPATTERNDATA) | Previous Pin State<br>(RTO[3:0]) | Next Pin State<br>(RTO[3:0]) | Description            |  |  |  |
|----------------------|---------------------------|--------------------------------------|----------------------------------|------------------------------|------------------------|--|--|--|
|                      | Maskad                    |                                      | 0                                | 0                            | No state change when   |  |  |  |
| Direct Out Made      | Masked                    | х                                    | 1                                | 1                            | masked                 |  |  |  |
| Direct Out Mode      | No mask                   | 0                                    | х                                | 0                            | Next state forced to 0 |  |  |  |
|                      | No mask                   | 1                                    | х                                | 1                            | Next state forced to 1 |  |  |  |
|                      | Masked<br>No mask         | x                                    | 0                                | 0                            | No state change wher   |  |  |  |
|                      |                           |                                      | 1                                | 1                            | masked                 |  |  |  |
|                      |                           | 0                                    | 0                                | 0                            | Next state does not    |  |  |  |
| Toggle Mode          |                           | 0                                    | 1                                | 1                            | toggle                 |  |  |  |
|                      | Ne meete                  |                                      |                                  | 1                            |                        |  |  |  |
|                      | No mask                   | 1                                    | 1                                | 0                            | Next state toggles     |  |  |  |

#### Table 1. RTO Outputs State Table



#### 2.4 Reset Considerations

#### 2.4.1 Software Reset Considerations

A software reset (such as a reset generated by the emulator) causes the RTO controller registers to return to their default state after reset.

#### 2.4.2 Hardware Reset Considerations

A hardware reset of the processor causes the RTO controller registers to return to their default values after reset.



#### 2.5 Initialization

- To initialize the RTO controller, execute the following steps:
- 1. Select the input event source polarity (SOURCEPOLARITY): Not inverted or Inverted
- 2. Select the input event source (SELECTBIT): TINT12 or TINT34
- 3. Select the input event condition (DETECTBIT): Falling edge. It is recommended to set DETECTBIT to 2h.
- 4. Select the output mode (OUTPUTMODE): Direct Out Mode or Toggle Mode
- 5. Configure the output mask (OPMASKDATA)
- 6. Enable the RTO controller (ENABLE)

#### 2.6 Interrupt Support

#### 2.6.1 Interrupt Events and Requests

The RTO controller generates an interrupt when the output pattern bit field (OPPATTERNDATA) in the control and status register (CTRL\_STATUS) is not written prior to receiving an input event. The status of this interrupt is reflected in the overrun condition bit (OVERRUN) in the control and status register (CTRL\_STATUS).

#### 2.6.2 Interrupt Multiplexing

The RTO controller is supported by the ARM Interrupt Controller (AINTC) module. The register ARM\_INTMUX in the System Control Module must be used to select the interrupt source for multiplexed interrupts. In particular, the RTO interrupt is multiplexed with other interrupts. For more information on the System Control Module and ARM Interrupt Controller, see the, see the *TMS320DM365 Digital Media System-on-Chip (DMSoC) ARM Subsystem Reference Guide* (SPRUFG5).

#### 3 EDMA Event Support

The EDMA module has access to the registers of the RTO controller, therefore the EDMA may program the RTO registers. Also, the RTO controller generates an EDMA synchronization event at the same time that it generates an ARM interrupt. For EDMA synchronization events assignment, see the *TMS320DM365 Digital Media System-on-Chip (DMSoC) ARM Subsystem Reference Guide* (SPRUFG5).

#### 4 Power Management

The RTO controller can be placed in reduced-power modes to conserve power during periods of low activity. The power management of the RTO controller is controlled by the processor Power and Sleep Controller (PSC). The PSC acts as a master controller for power management for all of the peripherals on the device. For detailed information on power management procedures using the PSC, see the *TMS320DM365 Digital Media System-on-Chip (DMSoC) ARM Subsystem Reference Guide* (SPRUFG5).

#### 5 Emulation Considerations

The RTO controller is not affected by emulation halt events (such as breakpoints). The interface will continue to operate, even if an emulation halt event occurs.



#### 6 Registers

The RTO controller registers are listed in and described throughout this section.

#### 6.1 RTO Controller Revision ID Register (REVID)

The RTO controller Revision ID register is shown in Figure 3 and described in Table 2.

### Figure 3. RTO Controller Revision ID Register (REVID)

| 31 30  | 29 28    | 27 |       |   |     |       |      |       | 16 |
|--------|----------|----|-------|---|-----|-------|------|-------|----|
| SCHEME | RESERVED |    |       |   |     | FU    | NC   |       |    |
| R-1    | R-0      |    |       |   |     | R - 0 | x4D0 |       |    |
| 15     |          | 11 | 10    | 8 | 7   | 6     | 5    |       | 0  |
|        | RTL      |    | MAJOR |   | CUS | ТОМ   |      | MINOR |    |
|        | R-0      |    | R-1   |   | R   | -0    |      | R-1   |    |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### Table 2. RTO Controller Revision ID Register (REVID) Field Descriptions

| Bit   | Field    | Value  | Description  |
|-------|----------|--------|--------------|
| 31-30 | SCHEME   | 0-3h   | Scheme value |
| 29-28 | Reserved | 0      | Reserved     |
| 27-16 | FUNC     | 0-FFFh | Function     |
| 15-11 | RTL      | 0-1Fh  | RTL revision |
| 10-8  | MAJOR    | 0-7h   | Major number |
| 7-6   | CUSTOM   | 0-3h   | Custom       |
| 5-0   | MINOR    | 03Fh   | Minor Number |



### 6.2 RTO Controller Control and Status Register (CTRL\_STATUS)

The RTO controller Control and Status Register (CTRL\_STATUS) is shown in Figure 4 and described in Table 3.

#### Figure 4. RTO Controller Control and Status Register (CTRL\_STATUS)

| 31      |                 |    |     |          | 22 21     |                     |        | 18        | 17        |       | 16          |
|---------|-----------------|----|-----|----------|-----------|---------------------|--------|-----------|-----------|-------|-------------|
|         | RESERVED        |    |     |          |           |                     | TSTATE |           | SOURCEPOL | ARITY | OVER<br>RUN |
|         |                 | R  | - 0 |          |           |                     | R - 0  |           | R/W - 0   |       | R/W -<br>0  |
| 15      |                 | 12 | 11  | 8        | 7         | 6                   | 5      | 4         | 1         |       | 0           |
|         | OPMASKDATA OPP/ |    |     | FERNDATA | OUTPUTMOD | JTPUTMODE DETECTBIT |        | SELECTBIT |           | EN/   | ABLE        |
| R/W - 0 |                 |    | R/  | W - 0    | R/W - 0   | R                   | /W - 0 |           | R/W - 0   | R/V   | V - 0       |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### Table 3. RTO Controller Control and Status Register (CTRL\_STATUS) Field Descriptions

| Bit     | Field          | Value  | Description                                                                                                                                                |
|---------|----------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31 - 22 | RESERVED       | 0      | Reserved                                                                                                                                                   |
| 21 - 18 | OUTSTATE       | 0-Fh   | Output signal status. Reflects the actual state of the output pins. The bits in this field [3:0] may to RTO outputs [3:0].                                 |
| 17      | SOURCEPOLARITY |        | Event source bit. Shows the source of the event.                                                                                                           |
|         |                | 0      | Event source signal is active high                                                                                                                         |
|         |                | 1      | Event source signal is active low                                                                                                                          |
| 16      | OVERRUN        |        | Overrun condition bit. Shows the status of overrun condition.                                                                                              |
|         |                | 0      | Overrun condition has not occurred. This bit is cleared by writing 0                                                                                       |
|         |                | 1      | Overrun condition has occurred. Writing 1 to this bit has no effect.                                                                                       |
| 15 - 12 | OPMASKDATA     |        | Output mask. The bits in this field [3:0] map to RTO outputs [3:0].                                                                                        |
|         |                | 0      | Do not change state of output pin.                                                                                                                         |
|         |                | 1      | Change state of output pin depending on output pattern and output mode.                                                                                    |
| 11 - 8  | OPPATTERNDATA  |        | Output pattern. The bits in this field [3:0] map to RTO outputs [3:0].                                                                                     |
|         |                | 0      | State of '0' on output pin in Direct Out mode. No state change on output pin in Toggle mode. Use bit OUTPUTMODE to select Direct Out mode or Toggle mode.  |
|         |                | 1      | State of '1' on output pin in Direct Out mode. State is toggled on output pin in Toggle mode. Use bit OUTPUTMODE to select Direct Out mode or Toggle mode. |
| 7       | OUTPUTMODE     |        | Output Mode.                                                                                                                                               |
|         |                | 0      | Select Direct Out mode                                                                                                                                     |
|         |                | 1      | Select Toggle mode                                                                                                                                         |
| 6 - 5   | DETECTBIT      |        | Input event condition detect. Select the condition on which the input event will trigger RTO output.                                                       |
|         |                | 00     | Detect no events                                                                                                                                           |
|         |                | 01     | Detect rising edge                                                                                                                                         |
|         |                | 10     | Detect falling edge                                                                                                                                        |
|         |                | 11     | Detect both rising and falling edge                                                                                                                        |
| 4 - 1   | SELECTBIT      |        | Select input event source:                                                                                                                                 |
|         |                | 0000   | Select Timer 1:2 side of Timer 3 to be the input event                                                                                                     |
|         |                | 0001   | Select Timer 3:4 side of Timer 3 to be the input event                                                                                                     |
|         |                | Others | Reserved                                                                                                                                                   |
| 0       | ENABLE         |        | RTO Enable                                                                                                                                                 |
|         |                | 0      | Disable RTO                                                                                                                                                |
|         |                | 1      | Enable RTO                                                                                                                                                 |

Registers



www.ti.com

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products                    |                        | Applications       |                           |
|-----------------------------|------------------------|--------------------|---------------------------|
| Amplifiers                  | amplifier.ti.com       | Audio              | www.ti.com/audio          |
| Data Converters             | dataconverter.ti.com   | Automotive         | www.ti.com/automotive     |
| DLP® Products               | www.dlp.com            | Broadband          | www.ti.com/broadband      |
| DSP                         | dsp.ti.com             | Digital Control    | www.ti.com/digitalcontrol |
| Clocks and Timers           | www.ti.com/clocks      | Medical            | www.ti.com/medical        |
| Interface                   | interface.ti.com       | Military           | www.ti.com/military       |
| Logic                       | logic.ti.com           | Optical Networking | www.ti.com/opticalnetwork |
| Power Mgmt                  | power.ti.com           | Security           | www.ti.com/security       |
| Microcontrollers            | microcontroller.ti.com | Telephony          | www.ti.com/telephony      |
| RFID                        | www.ti-rfid.com        | Video & Imaging    | www.ti.com/video          |
| RF/IF and ZigBee® Solutions | www.ti.com/lprf        | Wireless           | www.ti.com/wireless       |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2009, Texas Instruments Incorporated