

# **TPS70728EVM-612**

This user's guide describes operational use of the TLV70728EVM-612 evaluation module (EVM) as a reference design for engineering demonstration and evaluation of the TLV70728, low dropout (LDO) linear regulator. Included in this user's guide are setup instructions, a schematic diagram, layout and thermal guidelines, a bill of materials, and test results.

## **Contents**

|     |                                                       |   |
|-----|-------------------------------------------------------|---|
| 1   | Introduction .....                                    | 2 |
| 2   | Setup .....                                           | 2 |
| 2.1 | Input/Output Connectors and Jumper Descriptions ..... | 2 |
| 2.2 | Soldering Guidelines .....                            | 2 |
| 2.3 | Equipment Interconnect .....                          | 2 |
| 3   | Operation .....                                       | 2 |
| 4   | Test Results .....                                    | 2 |
| 4.1 | Turnon Sequence .....                                 | 3 |
| 4.2 | Output Load Transient .....                           | 3 |
| 5   | Thermal Guidelines and Layout Recommendations .....   | 4 |
| 6   | Board Layout .....                                    | 4 |
| 7   | Schematic and Bill of Materials .....                 | 6 |
| 7.1 | Schematic .....                                       | 6 |
| 7.2 | Bill of Materials .....                               | 7 |

## **List of Figures**

|   |                                                                                                                           |   |
|---|---------------------------------------------------------------------------------------------------------------------------|---|
| 1 | Turnon Sequence: C4 EN – Turnon to 3 V, C3 OUT – 2.8-V Turnon Ramp, C2 – Input Rush Current at Turnon .....               | 3 |
| 2 | Step Load and Transient Response: C2 – Full Load Step Current Transient, C3 OUT – Output Voltage Transient Response ..... | 3 |
| 3 | Assembly Layer .....                                                                                                      | 4 |
| 4 | Top Layer Routing .....                                                                                                   | 5 |
| 5 | Bottom Layer Routing .....                                                                                                | 5 |
| 6 | TLV70728EVM-612 Schematic .....                                                                                           | 6 |

## **List of Tables**

|   |                                                                             |   |
|---|-----------------------------------------------------------------------------|---|
| 1 | EVM Thermal Resistance, $\theta_{ja}$ , and Maximum Power Dissipation ..... | 4 |
| 2 | TLV70728EVM-612 Bill of Materials.....                                      | 7 |

## 1 Introduction

The Texas Instruments TLV70728EVM-612 evaluation module helps design engineers to evaluate the operation and performance of the TLV707xx family of linear regulators for possible use in their own circuit application. This particular EVM configuration contains a single linear regulator with internal thermal and current limit shutdowns, and enable (disable) circuitry in an extremely small, 1-mm × 1-mm, package. The regulator, including external components, is capable of delivering up to 150 mA to the load depending on the input-output power dissipation across the part. The TLV707xx does not require an input capacitor, and the output capacitor only need be 0.47  $\mu$ F (effective minimum) for stability; however, for conservative design practice accounting for widely varying noise environments, and dynamic line/load conditions, a 1- $\mu$ F capacitor has been used at the input and output ports.

## 2 Setup

This section describes the jumpers and connectors on the EVM as well as how to properly connect, set up, and use the TLV70728EVM.

### 2.1 Input/Output Connectors and Jumper Descriptions

- **J1 – VIN** – Input power supply voltage connector. Twist the positive input lead and ground return lead from the input power supply and keep them as short as possible to minimize EMI transmission. Add additional bulk capacitance between J1 and J2 if the supply leads are greater than six inches. For example, an additional 47- $\mu$ F electrolytic capacitor connected from J1 to ground can improve the transient response of the TLV70728 while eliminating unwanted ringing on the input due to long wire connections.
- **J2 – GND** – Ground-return connector for the input power supply.
- **J3 – OUT** – Regulated output voltage connector.
- **J4 – GND** – Output ground-return connector.
- **JP1–EN** – Output enable. To enable the output, connect a jumper to short the VIN pin 1 to the EN center pin 2. To disable the output, connect a jumper to short EN pin 2 to GND pin 3.

### 2.2 Soldering Guidelines

Any solder re-work to modify the EVM for the purpose of repair or other application reasons must be performed using a hot-air system to avoid damaging the integrated circuit (IC) especially.

### 2.3 Equipment Interconnect

- Turn off the input power supply after verifying that its output voltage is set to less than 5.5 V. Connect the positive voltage lead from input power supply to VIN, at the J1 connector of the EVM. Connect the ground lead from the input power supply to GND at the J2 connector of the EVM.
- Connect a 0-mA to 150-mA load between the output, OUT, at connector J3, and ground, GND, at connector J4.
- Disable the output by jumpering JP1, the EN pin to the GND pin.

## 3 Operation

- Turn on the input power supply. For initial operation, it is recommended that the input power supply, VIN – J1, be set to 3.8 V
- Enable the output by reconnecting the jumper on JP1 from the EN pin to the VIN pin.
- Vary the respective loads and VIN voltages as necessary for test purposes.

## 4 Test Results

This section provides typical performance waveforms for the TLV70728EVM-612 printed-circuit board (PCB).

#### 4.1 Turnon Sequence

Figure 1 shows the turnon/off characteristic where VIN is preset to 3 V, the output drives full load, and the EN turnon is stepped to 3 V (C4, green). The output soft start (C3, blue) shows a monotonic rise time of approximately 50 $\mu$ s after a built in delay of approximately 70 $\mu$ s. The input rush current (C2, red) follows the output voltage ramp. The output voltage startup ramp is not load dependant.



**Figure 1. Turnon Sequence: C4 EN – Turnon to 3 V, C3 OUT – 2.8-V Turnon Ramp, C2 – Input Rush Current at Turnon**

#### 4.2 Output Load Transient

Figure 2 shows the load transient response – oscilloscope C3 – for a full-load step transient. The load current, transient step is shown on oscilloscope C2.



**Figure 2. Step Load and Transient Response: C2 – Full Load Step Current Transient, C3 OUT – Output Voltage Transient Response**

## 5 Thermal Guidelines and Layout Recommendations

Thermal management is a key component of design of any power converter and is especially important when the power dissipation in the LDO is high. Use the following formula to approximate the maximum power dissipation for the particular ambient temperature:

$$T_j = T_a + P_d \times \theta_{ja}$$

where  $T_j$  is the junction temperature,  $T_a$  is the ambient temperature,  $P_d$  is the power dissipation in the device (Watts), and  $\theta_{ja}$  is the thermal resistance from junction to ambient. All temperatures are in degrees Celcius. The maximum silicon junction temperature,  $T_j$ , must not be allowed to exceed 150°C. The layout design must use copper trace and plane areas effectively as thermal sinks, in order not to allow  $T_j$  to exceed the absolute maximum rating under all temperature conditions and voltage conditions across the part.

The designer must consider the layout carefully so that the thermal design of the PCB achieves optimal performance over temperature. For this EVM, Figure 5 shows that the DQN package footprint uses a thermal pad to further cool the part. The thermal pad contains a single, 6-mil thermal via connection to the bottom-side copper ground plane as well as a direct connection to the top-side surface copper over the ground pad/pin for the IC. The PCB is a two-layer board with 2 ounces of copper on top and bottom layers. The DQN package drawing can be found at the Texas Instruments Web site in the product folder for the TPS707 LDO.

Table 1 repeats information from the Dissipation Ratings Table of the TPS707 (SLVS718) data sheet for comparison with the thermal resistance,  $\theta_{ja}$ , calculated for this EVM layout to show the wide variation in thermal resistances for given copper areas. The high-K value is determined using a standard JEDEC high-k (2s2p) board having dimensions of 3 inch  $\times$  3 inch with 1-ounce internal power and ground planes and 2-ounce copper traces on top and bottom of the board.

**Table 1. EVM Thermal Resistance,  $\theta_{ja}$ , and Maximum Power Dissipation**

| Board           | Package | $\theta_{ja}$ | Max. Dissipation Without Derating<br>( $T_A = 25^\circ\text{C}$ ) | Max. Dissipation Without Derating<br>( $T_A = 70^\circ\text{C}$ ) |
|-----------------|---------|---------------|-------------------------------------------------------------------|-------------------------------------------------------------------|
| High-K          | DQN     | 206°C/W       | 485 mW                                                            | 269 mW                                                            |
| TPS70728EVM-612 | DQN     | 88°C/W        | 1.136 W                                                           | 625 mW                                                            |

The thermal resistance for the TPS70728EVM-612,  $\theta_{ja}$ , is the measured value for this particular layout scheme. The maximum power dissipation is proportional to the volume of copper volume connected to the package.

## 6 Board Layout



**Figure 3. Assembly Layer**



Figure 4. Top Layer Routing



Figure 5. Bottom Layer Routing

## 7 Schematic and Bill of Materials

### 7.1 Schematic



**Figure 6. TLV70728EVM-612 Schematic**

## 7.2 Bill of Materials

**Table 2. TLV70728EVM-612 Bill of Materials**

| -001 | RefDes         | Value       | Description                                        | Size             | Part Number   | MFR     |
|------|----------------|-------------|----------------------------------------------------|------------------|---------------|---------|
| 2    | C1, C2         | 1.0 $\mu$ F | Capacitor, Ceramic, Low Inductance, 6.3V, X7R, 10% | 0603             | Std           | Murata  |
| 4    | J1, J2, J3, J4 | PEC02SAAN   | Header, 2-pin, 100mil spacing                      | 0.100 inch x 2   | PEC02SAAN     | Sullins |
| 1    | JP1            | PEC03SAAN   | Header, 3-pin, 100mil spacing                      | 0.100 inch x 3   | PEC03SAAN     | Sullins |
| 1    | U2             | TLV70728DQN | IC, 150mA, Low IQ, LDO Regulator                   | DQN              | TLV70728DQN   | TI      |
| 1    |                |             | Label                                              | 1.25 x 0.25 inch | THT-13-457-10 | Brady   |
| 1    | –              |             | Shunt, 100-mil, Black                              | 0.100            | 929950-00     | 3M      |
| 1    | –              |             | PCB, 1.070 In x1.660 In x 0.062 In                 | –                | PCB           | Any     |

Notes:

1. These assemblies are ESD sensitive, ESD precautions shall be observed.
2. These assemblies must be clean and free from flux and all contaminants. Use of no clean flux is not acceptable.
3. These assemblies must comply with workmanship standards IPC-A-610 Class 2. Ref designators marked with an asterisk (\*\*) cannot be substituted.
4. All other components can be substituted with equivalent MFG's components.
5. Install label after final wash. Text shall be 8 pt font. Text shall be per Table 1 below.

| Table 1         |                 |
|-----------------|-----------------|
| Assembly number | Text            |
| HPA612-001      | TLV70728EVM-612 |

## Evaluation Board/Kit Important Notice

Texas Instruments (TI) provides the enclosed product(s) under the following conditions:

This evaluation board/kit is intended for use for **ENGINEERING DEVELOPMENT, DEMONSTRATION, OR EVALUATION PURPOSES ONLY** and is not considered by TI to be a finished end-product fit for general consumer use. Persons handling the product(s) must have electronics training and observe good engineering practice standards. As such, the goods being provided are not intended to be complete in terms of required design-, marketing-, and/or manufacturing-related protective considerations, including product safety and environmental measures typically found in end products that incorporate such semiconductor components or circuit boards. This evaluation board/kit does not fall within the scope of the European Union directives regarding electromagnetic compatibility, restricted substances (RoHS), recycling (WEEE), FCC, CE or UL, and therefore may not meet the technical requirements of these directives or other related directives.

Should this evaluation board/kit not meet the specifications indicated in the User's Guide, the board/kit may be returned within 30 days from the date of delivery for a full refund. **THE FOREGOING WARRANTY IS THE EXCLUSIVE WARRANTY MADE BY SELLER TO BUYER AND IS IN LIEU OF ALL OTHER WARRANTIES, EXPRESSED, IMPLIED, OR STATUTORY, INCLUDING ANY WARRANTY OF MERCHANTABILITY OR FITNESS FOR ANY PARTICULAR PURPOSE.**

The user assumes all responsibility and liability for proper and safe handling of the goods. Further, the user indemnifies TI from all claims arising from the handling or use of the goods. Due to the open construction of the product, it is the user's responsibility to take any and all appropriate precautions with regard to electrostatic discharge.

**EXCEPT TO THE EXTENT OF THE INDEMNITY SET FORTH ABOVE, NEITHER PARTY SHALL BE LIABLE TO THE OTHER FOR ANY INDIRECT, SPECIAL, INCIDENTAL, OR CONSEQUENTIAL DAMAGES.**

TI currently deals with a variety of customers for products, and therefore our arrangement with the user **is not exclusive**.

TI assumes **no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein**.

Please read the User's Guide and, specifically, the Warnings and Restrictions notice in the User's Guide prior to handling the product. This notice contains important safety information about temperatures and voltages. For additional information on TI's environmental and/or safety programs, please contact the TI application engineer or visit [www.ti.com/esh](http://www.ti.com/esh).

No license is granted under any patent right or other intellectual property right of TI covering or relating to any machine, process, or combination in which such TI products or services might be or are used.

## FCC Warning

This evaluation board/kit is intended for use for **ENGINEERING DEVELOPMENT, DEMONSTRATION, OR EVALUATION PURPOSES ONLY** and is not considered by TI to be a finished end-product fit for general consumer use. It generates, uses, and can radiate radio frequency energy and has not been tested for compliance with the limits of computing devices pursuant to part 15 of FCC rules, which are designed to provide reasonable protection against radio frequency interference. Operation of this equipment in other environments may cause interference with radio communications, in which case the user at his own expense will be required to take whatever measures may be required to correct this interference.

## EVM Warnings and Restrictions

It is important to operate this EVM within the input voltage range of 2 V to 5.5 V and the output voltage range of 0.7 V to 3.6 V.

Exceeding the specified input range may cause unexpected operation and/or irreversible damage to the EVM. If there are questions concerning the input range, please contact a TI field representative prior to connecting the input power.

Applying loads outside of the specified output range may result in unintended operation and/or possible permanent damage to the EVM. Please consult the EVM User's Guide prior to connecting any load to the EVM output. If there is uncertainty as to the load specification, please contact a TI field representative.

During normal operation, some circuit components may have case temperatures greater than 125° C. The EVM is designed to operate properly with certain components above 125° C as long as the input and output ranges are maintained. These components include but are not limited to linear regulators, switching transistors, pass transistors, and current sense resistors. These types of devices can be identified using the EVM schematic located in the EVM User's Guide. When placing measurement probes near these devices during operation, please be aware that these devices may be very warm to the touch.

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to [TI's Terms of Sale](#), [TI's General Quality Guidelines](#), or other applicable terms available either on [ti.com](#) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2026, Texas Instruments Incorporated

Last updated 10/2025