## Application Report TCAN1145-Q1 Functional Safety FIT Rate, FMD and Pin FMA

# Texas Instruments

## **Table of Contents**

| 1 Overview                                      | 2 |
|-------------------------------------------------|---|
| 2 Functional Safety Failure In Time (FIT) Rates |   |
| 3 Failure Mode Distribution (FMD)               |   |
| 4 Pin Failure Mode Analysis (Pin FMA)           |   |
| ······································          |   |

## **List of Figures**

| Figure 1-1. Functional Block Diagram                | 2 |
|-----------------------------------------------------|---|
| Figure 4-1. 14-pin SOIC (D) Pin Diagram, Top View   |   |
| Figure 4-2. 14-pin VSON (DMT) Pin Diagram, Top View |   |
| Figure 4-3. 14-pin SOT (DYY) Pin Diagram, Top View  |   |

## **List of Tables**

| Table 2-1. Component Failure Rates per IEC TR 62380 / ISO 26262 Part 11 | 3 |
|-------------------------------------------------------------------------|---|
| Table 2-2. Component Failure Rates per Siemens Norm SN 29500-2          | 3 |
| Table 3-1. Die Failure Modes and Distribution                           |   |
| Table 4-1. TI Classification of Failure Effects                         |   |
| Table 4-2. Pin FMA for Device Pins Short-Circuited to Ground            | 6 |
| Table 4-3. Pin FMA for Device Pins Open-Circuited                       | 7 |
| Table 4-4. Pin FMA for Device Pins Short-Circuited to Adjacent Pin      |   |
| Table 4-5. Pin FMA for Device Pins Short-Circuited to VSUP supply       |   |
| Table 4-6. Pin FMA for Device Pins Short-Circuited to VCC supply        |   |
| Table 4-7. Pin FMA for Device Pins Short-Circuited to VIO supply        |   |
|                                                                         |   |

## Trademarks

All trademarks are the property of their respective owners.

1

## 1 Overview

This document contains information for TCAN1145-Q1 which is a controller area network flexible data rate (CAN FD) transceiver in 14-pin SOIC (D), 14-pin VSON (DMT) and 14-pin SOT23 (DYY) packages to aid in a functional safety system design. Available Information:

- Functional Safety Failure In Time (FIT) rates of the semiconductor component estimated by the application of industry reliability standards
- · Component failure modes and their distribution (FMD) based on the primary function of the device
- Pin failure mode analysis (Pin FMA)

Figure 1-1 shows the device functional block diagram for reference.



Figure 1-1. Functional Block Diagram

TCAN1145-Q1 was developed using a quality-managed development process, but was not developed in accordance with the IEC 61508 or ISO 26262 standards.



## 2 Functional Safety Failure In Time (FIT) Rates

This section provides Functional Safety Failure In Time (FIT) rates for the 14-pin SOIC (D), 14-pin VSON (DMT) and 14-pin SOT23 (DYY) packages of the TCAN1145-Q1 based on two different industry-wide used reliability standards:

- Table 2-1 provides FIT rates based on IEC TR 62380 / ISO 26262 part 11
- Table 2-2 provides FIT rates based on the Siemens Norm SN 29500-2

#### Table 2-1. Component Failure Rates per IEC TR 62380 / ISO 26262 Part 11

| FIT IEC TR 62380 / ISO 26262 | FIT (Failures Per 10 <sup>9</sup> Hours) 14-<br>pin SOIC (D) | FIT (Failures Per 10 <sup>9</sup> Hours) 14-<br>pin VSON (DMT) | FIT (Failures Per 10 <sup>9</sup> Hours) 14-<br>pin SOT (DYY) |
|------------------------------|--------------------------------------------------------------|----------------------------------------------------------------|---------------------------------------------------------------|
| Total Component FIT Rate     | 21                                                           | 9                                                              | 9                                                             |
| Die FIT Rate                 | 5                                                            | 3                                                              | 5                                                             |
| Package FIT Rate             | 16                                                           | 6                                                              | 4                                                             |

The failure rate and mission profile information in Table 2-1 comes from the Reliability data handbook IEC TR 62380 / ISO 26262 part 11:

- Mission Profile: Motor Control from Table 11
- Power dissipation: 290 mW
- Climate type: World-wide Table 8
- Package factor (lambda 3): Table 17b
- Substrate Material: FR4
- EOS FIT rate assumed: 0 FIT

#### Table 2-2. Component Failure Rates per Siemens Norm SN 29500-2

| Table | Category                              | Reference FIT Rate | Reference Virtual T <sub>J</sub> |  |
|-------|---------------------------------------|--------------------|----------------------------------|--|
| 5     | CMOS, BICMOS<br>Digital, analog/mixed | 60 FIT             | 70°C                             |  |

The Reference FIT Rate and Reference Virtual  $T_J$  (junction temperature) in Table 2-2 come from the Siemens Norm SN 29500-2 tables 1 through 5. Failure rates under operating conditions are calculated from the reference failure rate and virtual junction temperature using conversion information in SN 29500-2 section 4.



## 3 Failure Mode Distribution (FMD)

The failure mode distribution estimation for TCAN1145-Q1 in Table 3-1 comes from the combination of common failure modes listed in standards such as IEC 61508 and ISO 26262, the ratio of sub-circuit function size and complexity and from best engineering judgment.

The failure modes listed in this section reflect random failure events and do not include failures due to misuse or overstress.

| Die Failure Modes                | Failure Mode Distribution (%) |
|----------------------------------|-------------------------------|
| CAN transceiver transmitter fail | 20                            |
| CAN transceiver receiver fail    | 10                            |
| Power rail fail                  | 14                            |
| Input/output fail                | 33                            |
| Digital core fail                | 23                            |

#### Table 3-1. Die Failure Modes and Distribution



## 4 Pin Failure Mode Analysis (Pin FMA)

This section provides a Failure Mode Analysis (FMA) for the pins of the TCAN1145-Q1. The failure modes covered in this document include the typical pin-by-pin failure scenarios:

- Pin short-circuited to Ground (see Table 4-2)
- Pin open-circuited (see Table 4-3)
- Pin short-circuited to an adjacent pin (see Table 4-4)
- Pin short-circuited to VSUP (see Table 4-5)
- Pin short-circuited to VCC (see Table 4-6)
- Pin short-circuited to VIO (see Table 4-7)

Table 4-2 through Table 4-7 also indicate how these pin conditions can affect the device as per the failure effects classification in Table 4-1.

| Class | Failure Effects                                             |
|-------|-------------------------------------------------------------|
| A     | Potential device damage that affects functionality          |
| В     | No device damage, but loss of functionality                 |
| С     | No device damage, but performance degradation               |
| D     | No device damage, no impact to functionality or performance |

#### Table 4-1. TI Classification of Failure Effects

Figure 4-1 shows the TCAN114x-Q1 pin diagrams. For TCAN1145-Q1 pin 6 only supports SDO output and pin 7 only supports INH output. For a detailed description of the device pins please refer to the *Pin Configuration and Functions* section in the TCAN114x-Q1 data sheet.







Figure 4-2. 14-pin VSON (DMT) Pin Diagram, Top View

5





Figure 4-3. 14-pin SOT (DYY) Pin Diagram, Top View

Following are the assumptions of use and the device configuration assumed for the pin FMA in this section:

- · All conditions are within recommended operating conditions
- VSUP = see recommended conditions in device data sheet
- VCC = 4.5 V to 5.5 V
- VIO = 1.71 V to 5.5 V

| Pin Name | Pin No. | Description of Potential Failure Effect(s)                                                                     | Failure<br>Effect<br>Class |
|----------|---------|----------------------------------------------------------------------------------------------------------------|----------------------------|
| TXD      | 1       | Device will enter dominant time out mode. Unable to transmit data from processor to CAN bus                    | В                          |
| GND      | 2       | None                                                                                                           | D                          |
| VCC      | 3       | Transceiver unpowered, high I <sub>CC</sub> current                                                            | В                          |
| RXD      | 4       | Transceiver output biased dominant. Unable to send data from CAN bus to processor                              | В                          |
| VIO      | 5       | Digital pins unpowered, high ${\rm I}_{\rm IO}$ current. No communiation between device and processor possible | В                          |
| SDO      | 6       | SDO biased low, no SPI read capability from device to processor                                                | В                          |
| INH      | 7       | INH will not function, excessive VSUP current and not able to perform power enable function                    | В                          |
| SCLK     | 8       | SCLK biased low, no SPI read/write capability between device and processor                                     | В                          |
| WAKE     | 9       | Will not be able to transition to high, which will not allow device to recognize a local wake up function      | В                          |
| VSUP     | 10      | Device unpowered, high I <sub>SUP</sub> current.                                                               | В                          |
| SDI      | 11      | SDI biased low, no SPI write capability from processor to device                                               | В                          |
| CANL     | 12      | V <sub>O(REC)</sub> spec violated. Degrade EMC performance                                                     | В                          |
| CANH     | 13      | Device cannot drive dominant to the bus, no communication possible                                             | В                          |
| nCS      | 14      | nCS biased low, SPI always active                                                                              | D                          |

#### Table 4-2. Pin FMA for Device Pins Short-Circuited to Ground

#### Note

The VSON (DMT) package includes a thermal pad that may or may not be soldered to GND.

| Pin Name | Pin No. | Description of Potential Failure Effect(s)                                                        | Failure<br>Effect<br>Class |
|----------|---------|---------------------------------------------------------------------------------------------------|----------------------------|
| TXD      | 1       | Unable to transmit data from processor to CAN bus                                                 | В                          |
| GND      | 2       | Device is unpowered                                                                               | В                          |
| VCC      | 3       | Transceiver unpowered                                                                             | В                          |
| RXD      | 4       | Unable to send data from CAN bus to processor                                                     | В                          |
| VIO      | 5       | Digital pins unpowered. No communication between device and processor possible                    | В                          |
| SDO      | 6       | SDO internally biased to VIO. No SPI read capability from device to processor                     | В                          |
| INH      | 7       | INH will not able to perform system power enable function                                         | В                          |
| SCLK     | 8       | SCLK internally biased to VIO. No SPI read/write capability between device and processor          | В                          |
| WAKE     | 9       | Will not be able to transition, which will not allow device to recognize a local wake up function | В                          |
| VSUP     | 10      | Device unpowered                                                                                  | В                          |
| SDI      | 11      | SDI internally biased to VIO. No SPI write capability from processor to device                    | В                          |
| CANL     | 12      | Device cannot drive dominant to the bus, unable to communicate                                    | В                          |
| CANH     | 13      | Device cannot drive dominant to the bus, unable to communicate                                    | В                          |
| nCS      | 14      | nCS internally biased to VIO. No SPI read/write capability between device and processor           | В                          |

#### Table 4-3. Pin FMA for Device Pins Open-Circuited

Note

The VSON (DMT) package includes a thermal pad that may or may not be soldered to GND

7



| Pin Name | Pin No. | Shorted to | Description of Potential Failure Effect(s)                                                                                  | Failure<br>Effect<br>Class |
|----------|---------|------------|-----------------------------------------------------------------------------------------------------------------------------|----------------------------|
| TXD      | 1       | GND        | Device will enter dominant time out mode. Unable to transmit data from processor to CAN bus                                 | В                          |
| GND      | 2       | VCC        | Device unpowered, high I <sub>CC</sub> current                                                                              | В                          |
| VCC      | 3       | RXD        | RXD output biased recessive, unable to communicate bus data to processor.                                                   | В                          |
| RXD      | 4       | VIO        | RXD output biased recessive, unable to communicate bus data to processor.                                                   | В                          |
| VIO      | 5       | SDO        | No SPI read capability from device to processor                                                                             | В                          |
| SDO      | 6       | INH        | SDO pin will be damaged due to high voltage                                                                                 | A                          |
| SCLK     | 8       | WAKE       | SCLK pin may be damaged if WAKE pin connected to VSUP                                                                       | A                          |
| WAKE     | 9       | VSUP       | Will not be able to transition to low, which will not allow device to recognize a local wake up function                    | В                          |
| VSUP     | 10      | SDI        | SDI pin will be damaged and no SPI write communication from processor to device                                             | A                          |
| SDI      | 11      | CANL       | SPI SDI bus line will toggle on and off based upon CAN traffic. During SPI communication CANL may toggle due to SDI traffic | В                          |
| CANL     | 12      | CANH       | Bus biased recessive, not communication possible. ${\rm I}_{\rm OS}$ current may be reached on CANH/CANL                    | В                          |
| CANH     | 13      | nCS        | During SPI communication CANH may be biased dominant                                                                        | В                          |

#### Table 4-4. Pin FMA for Device Pins Short-Circuited to Adjacent Pin

#### Note

The VSON (DMT) package includes a thermal pad .

There is a chance the thermal pad if soldered down could short to any pin on device. What the thermal pad is soldered to determines the behavior.

Example: if soldered to a ground plane then the adjacent pins would behave as if shorted to ground.

| Pin Name | Pin No. | Description of Potential Failure Effect(s)                                                                           | Failure<br>Effect<br>Class |
|----------|---------|----------------------------------------------------------------------------------------------------------------------|----------------------------|
| TXD      | 1       | Absolute maximum violation, pin may be damaged. Unable to communicate from processor to CAN bus                      | A                          |
| GND      | 2       | Device unpowered, high I <sub>SUP</sub> current, may damage device                                                   | Α                          |
| VCC      | 3       | Absolute maximum violation, pin may be damaged. Unable to communicate from processor to CAN bus                      | A                          |
| RXD      | 4       | Absolute maximum violation, pin may be damaged. Unable to communicate from CAN bus to processor                      | A                          |
| VIO      | 5       | Absolute maximum violation, pin may be damaged                                                                       | A                          |
| SDO      | 6       | Absolute maximum violation, pin may be damaged. No SPI read capability from device to processor                      | A                          |
| INH      | 7       | INH will be biased on and will not be able to turn off                                                               | В                          |
| SCLK     | 8       | Absolute maximum violation, pin may be damaged. No SPI read/write capability between device and processor            | A                          |
| WAKE     | 9       | Will not be able to transition which will not allow device to recognize a local wake up function                     | В                          |
| VSUP     | 10      | None                                                                                                                 | D                          |
| SDI      | 11      | Absolute maximum violation, pin may be damaged, no SPI write capability from processor to device                     | A                          |
| CANL     | 12      | RXD biased recessive, no communication from CAN bus to processor possible. ${\rm I}_{\rm OS}$ current may be reached | В                          |
| CANH     | 13      | V <sub>O(REC)</sub> spec violated. May degrade EMC performance                                                       | С                          |
| nCS      | 14      | Absolute maximum violation, transceiver may be damaged. No SPI read/write capability between device and processor    | A                          |

#### Table 4-5. Pin FMA for Device Pins Short-Circuited to VSUP supply

Note

The VSON (DMT) package includes a thermal pad

| Pin Name | Pin No. | Description of Potential Failure Effect(s)                                                                                                                                        | Failure<br>Effect<br>Class |
|----------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| TXD      | 1       | TXD biased recessive. Unable to transmit data from processor to CAN bus. Processor may be damaged if VCC > VIO                                                                    | В                          |
| GND      | 2       | Device unpowered, high I <sub>CC</sub> current                                                                                                                                    | В                          |
| VCC      | 3       | None                                                                                                                                                                              | D                          |
| RXD      | 4       | Transceiver output biased recessive. Unable to send data from CAN bus to processor. Processor may be damaged if VCC > VIO                                                         | В                          |
| VIO      | 5       | IO pins will operate as 5V input/outputs. Processor may be damaged if VCC > VIO                                                                                                   | С                          |
| SDO      | 6       | No SPI read capability from device to processor. Processor may be damaged if VCC > VIO                                                                                            | В                          |
| INH      | 7       | May damage transceiver as absolute maximum voltage on VCC may be exceeded                                                                                                         | А                          |
| SCLK     | 8       | No SPI read/write capability between device and processor. Processor may be damaged if VCC > VIO                                                                                  | В                          |
| WAKE     | 9       | May damage transceiver as absolute maximum voltage on VCC may be exceeded. May not be able to transition states which will not allow device to recognize a local wake up function | А                          |
| VSUP     | 10      | Absolute maximum violation on VCC, transceiver may be damaged. Unable to communicate from processor to CAN bus                                                                    | А                          |
| SDI      | 11      | No SPI write capability from processor to device. Processor may be damaged if VCC > VIO                                                                                           | В                          |
| CANL     | 12      | RXD always recessive, no communication possible. I <sub>OS</sub> current may be reached                                                                                           | В                          |
| CANH     | 13      | V <sub>O(REC)</sub> spec violated, degraded EMC performance.                                                                                                                      | С                          |
| nCS      | 14      | No SPI read/write capability between device and processor. Processor may be damaged if VCC > VIO                                                                                  | В                          |

#### Table 4-6. Pin FMA for Device Pins Short-Circuited to VCC supply

#### Note

The VSON (DMT) package includes a thermal pad

| Pin Name | Pin No. | Description of Potential Failure Effect(s)                                                                                                                                        | Failure<br>Effect<br>Class |
|----------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| TXD      | 1       | TXD biased recessive. Unable to transmit data from processor to CAN bus                                                                                                           | В                          |
| GND      | 2       | Device unpowered, high I <sub>IO</sub> current                                                                                                                                    | В                          |
| VCC      | 3       | IO pins will operate as 5V input/outputs. Processor may be damaged if VCC > VIO.                                                                                                  | С                          |
| RXD      | 4       | Transceiver output biased recessive. Unable to send data from CAN bus to processor                                                                                                | В                          |
| VIO      | 5       | None                                                                                                                                                                              | D                          |
| SDO      | 6       | No SPI read capability from device to processor                                                                                                                                   | В                          |
| INH      | 7       | May damage transceiver as absolute maximum voltage on VIO may be exceeded                                                                                                         | Α                          |
| SCLK     | 8       | SCLK biased high. No SPI read/write capability between device and processor                                                                                                       | В                          |
| WAKE     | 9       | May damage transceiver as absolute maximum voltage on VIO may be exceeded. May not be able to transition states which will not allow device to recognize a local wake up function | A                          |
| VSUP     | 10      | Absolute maximum violation on VIO pin, transceiver may be damaged                                                                                                                 | A                          |
| SDI      | 11      | SDI biased high. No SPI write capability from processor to device                                                                                                                 | В                          |
| CANL     | 12      | RXD biased recessive, no communication from bus to processor. $I_{OS}$ current may be reached if VIO $\geq$ 3.3V.                                                                 | В                          |
| CANH     | 13      | V <sub>O(REC)</sub> spec violated. May degrade EMC performance                                                                                                                    | С                          |
| nCS      | 14      | nCS biased high. No SPI read/write capability between device and processor                                                                                                        | В                          |

#### Table 4-7. Pin FMA for Device Pins Short-Circuited to VIO supply

Note

The VSON (DMT) package includes a thermal pad

### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated