

# TMDS171 Schematic Checklist

Ikechukwu Anyiam

## ABSTRACT

This schematic checklist provides a brief explanation of each TMDS171 device pin, and the recommended configuration of TMDS171 device pins for default operation. The TMDS171 device is an HDMI signal to transition-minimized differential signal (TMDS) redtimer supporting digital video interface (DVI) 1.0 and high-definition multimedia interface (HDMI) 1.4 b output signals. The TMDS171 supports four TMDS channels and Digital Display Control (DDC) interfaces. The TMDS171 has the ability to be configured through pin strap or I2C. Use this information to check the connectivity for each TMDS171 device on a system schematic.

This document is intended to aid design at the system level for general applications, but must not be the only resource used. In addition to this list, use the information in the *TMDS171/I 3.4 Gbps TMDS RETIMER*, *TMDS171 RGZ EVM User's Guide*, and associated documents to gain a full understanding of device functionality.

## Contents

| 1 | TMDS171 Schematic Checklist | 2 |
|---|-----------------------------|---|
| 2 | References                  | 4 |

## List of Figures

## List of Tables

1 Enable (OE) Pin Timing Based on Capacitance...... 3

# Trademarks

All trademarks are the property of their respective owners.

1

www.ti.com

# 1 TMDS171 Schematic Checklist

| PIN NAME         | PIN<br>NUMBER(S)          | PIN DESCRIPTION                                     | RECOMMENDATION                                                                                                                                                                                                                                                                                                                                | ADDITIONAL PIN CONSIDERATIONS                                                                                 |
|------------------|---------------------------|-----------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|
| Main Link Input  | Pins                      | L                                                   |                                                                                                                                                                                                                                                                                                                                               |                                                                                                               |
| IN_D[0:2]p/n     | 2, 3, 5, 6, 8, 9          | Main link differential<br>input                     |                                                                                                                                                                                                                                                                                                                                               | Direction connection from sink<br>connector/GPU to TMDS171                                                    |
| IN_CLKp/n        | 11, 12                    | Main link clock differential input                  | Direct connection from sink<br>connector/GPU to TMDS171                                                                                                                                                                                                                                                                                       |                                                                                                               |
| Main Link Outpu  | ıt Pins                   | -                                                   |                                                                                                                                                                                                                                                                                                                                               |                                                                                                               |
| OUT_D[0:2]p/n    | 28, 29, 31, 32,<br>34, 35 | TMDS data differential<br>output                    | Direct connection from TMDS171 to source connector/sink                                                                                                                                                                                                                                                                                       |                                                                                                               |
| OUT_CLKp/n       | 25, 26                    | TMDS clock differential<br>output                   | Direct connection from TMDS171 to<br>source connector/sink                                                                                                                                                                                                                                                                                    |                                                                                                               |
| Configuration ar | nd Miscellaneous          | Pins                                                |                                                                                                                                                                                                                                                                                                                                               |                                                                                                               |
| SDA_SRC          | 47                        | Source side TMDS<br>bidirectional DDC data<br>line  | Snoop mode, tie it to GND.                                                                                                                                                                                                                                                                                                                    |                                                                                                               |
| SCL_SRC          | 46                        | Source side TMDS<br>bidirectional DDC clock<br>line | Snoop mode, tie it to GND                                                                                                                                                                                                                                                                                                                     |                                                                                                               |
| SDA_SNK          | 39                        | Sink side TMDS<br>bidirectional DDC data<br>line    | SDA/SCL from the source is connected<br>directly to the SDA/SCL sink. The<br>TMDS171 needs its SDA_SNK and<br>SCL_SNK pins connected to this link in<br>order to correctly configure the<br>TMDS_CLOCK_RATIO_STATUS bit.<br>Sink application: 47 k pullups to 5 V<br>Source application: 2 k pullups to 5 V                                   | Consider adding an external I2C buffer for DDC capacitance isolation.                                         |
| SCL_SNK          | 32                        | Sink side TMDS<br>bidirectional DDC clock<br>line   | SDA/SCL from the source is connected<br>directly to the SDA/SCL sink. The<br>TMDS171 needs its SDA_SNK and<br>SCL_SNK pins connected to this link in<br>order to correctly configure the<br>TMDS_CLOCK_RATIO_STATUS bit.<br>Sink application: 47 k pullups to 5 V<br>Source application: 2 k pullups to 5 V                                   | Consider adding an external I2C buffer for DDC capacitance isolation.                                         |
| SPDIF_IN         | 45                        | SPDIF signal input                                  | 500 k pulldown to GND if ARC is not used                                                                                                                                                                                                                                                                                                      |                                                                                                               |
| ARC_OUT          | 44                        | Audio return channel output                         | Implementation specific 55 $\Omega$ pulldown to GND — resistor may not be needed if it is implemented elsewhere                                                                                                                                                                                                                               | Leave floating if unused                                                                                      |
| HOT PLUG DE      | TECT PINS                 |                                                     |                                                                                                                                                                                                                                                                                                                                               |                                                                                                               |
| HPD_SNK          | 33                        | Hot plug detect input<br>from sink side             | Connect to HPD output of the display<br>or source connector. For snoop mode:<br>Connect directly to GPU of the sink<br>(check GPU supported voltage).<br>Directly connected HPD line<br>HPD_SNK has internal 190 k pulldown.<br>Consider adding an external switch to<br>isolate potential leakage voltage from<br>sink HPD when sink is off. | Consider adding an external switch to<br>isolate potential leakage voltage from<br>sink HPD when sink is off. |
| HPD_SRC          | 4                         | Hot plug detect output to source side               | If HPD_SRC goes to the source<br>connector, a level shifter from 3.3 V to<br>5 V is needed.<br>If HPD_SRC goes to GPU, check the<br>supported GPU voltages. If HPD snoop<br>mode is implemented, leave<br>HPD_SRC floating.                                                                                                                   |                                                                                                               |
| CONTROL PIN      | S                         |                                                     |                                                                                                                                                                                                                                                                                                                                               |                                                                                                               |
| OE               | 42                        | Enable/reset pin                                    | Start with 0.2 $\mu$ F, tune depending on<br>the RC time constant delay (Tr)<br>requirement in regards to power ramp<br>up time.                                                                                                                                                                                                              | See Table 1 for different timing values based on capacitance.                                                 |



www.ti.com

| PIN NAME                                                                                                                                                            | PIN<br>NUMBER(S)      | PIN DESCRIPTION                                           | RECOMMENDATION                                                                                                                                                                                                                                                                                  | ADDITIONAL PIN CONSIDERATIONS                                     |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-----------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|
| V <sub>sadj</sub>                                                                                                                                                   | 22                    | TMDS-compliant<br>voltage swing control                   | Start with 7.09 k resistor to ground, resistor value tuning depends on                                                                                                                                                                                                                          |                                                                   |
| • sadj                                                                                                                                                              |                       | resistor                                                  | compliance result                                                                                                                                                                                                                                                                               |                                                                   |
| SCL_CTL                                                                                                                                                             | 15                    | I2C clock signal                                          | For pin strap mode, 1 k pulldown to GND                                                                                                                                                                                                                                                         | 2 k pullups to 3.3 V or value required by I2C master in I2C mode  |
| SDA_CTL                                                                                                                                                             | 16                    | I2C data signal                                           | For pin strap mode, 1 k pulldown to GND                                                                                                                                                                                                                                                         | 2 k pullups to 3.3 V or value required by I2C master in I2C mode. |
| I2C_EN/PIN                                                                                                                                                          | 10                    | I2C control mode                                          | 65 k (+/- 10%) pulldown to GND for pin<br>strap mode<br>0 - 65 k (+/- 10%) pullup to 3.3 V for<br>I2C mode                                                                                                                                                                                      |                                                                   |
| EQ_SEL/A0                                                                                                                                                           | 21                    | I2C address bit 0 or receiver equalization control        | For pin strap mode, 65 k (+/- 10%)<br>pullup to 3.3 V, 0 - 65 k (+/- 10%)<br>pulldown to GND, or NC<br>EQ_SEL/A0 = L, Fixed EQ at 7.5 dB<br>EQ_SEL/A0 = NC, Adaptive EQ<br>EQ_SEL/A0 = Fixed EQ at 14 dB                                                                                        | Set address bit 0 in I2C mode                                     |
| A1                                                                                                                                                                  | 27                    | I2C address bit 1                                         | For pin strap mode, leave unconnected                                                                                                                                                                                                                                                           | Set address bit 1 in I2C mode                                     |
| SIG_EN                                                                                                                                                              | 17                    | Signal detector circuit<br>enable                         | For pin strap mode, 65 k (± 10%)<br>pullup to 3.3 V or 65 k (+/- 10%)<br>pulldown to GND<br>SIG_EN = L: Signal detect circuit<br>disabled, termination resistors always<br>connected<br>SIG_EN = H: Signal detect circuit<br>enabled, device enters tandby mode<br>when no valid clock detected |                                                                   |
| TX_TERM_CT<br>L                                                                                                                                                     | 16                    | Transmitter termination control                           | For pin strap mode, 65 k (± 10%)<br>pullup to 3.3 V or NC<br>TX_TERM_CTL = L, Reserved<br>TX_TERM_CTL = NC, automatically<br>selects termination impedance<br>TERM = H, No transmit termination                                                                                                 | Do not pulldown                                                   |
| NC                                                                                                                                                                  | 18, 40                | No connect                                                | Leave unconnected                                                                                                                                                                                                                                                                               |                                                                   |
| PRE_SEL       20       De-emphasis control       For pin strap mode, 0 - 65 k (± 10% pulldown to GND or NC PRE_SEL = L, -2 dB PRE_SEL = NC, 0 dB PRE_SEL = NC, 0 dB |                       | PRE_SEL = L, -2 dB<br>PRE_SEL = NC, 0 dB                  | Do not pullhigh                                                                                                                                                                                                                                                                                 |                                                                   |
| SWAP/POL                                                                                                                                                            | 1                     | Receive Polarity Swap<br>and Receive Lane<br>Swap control | For pin strap mode, 65 k (± 10%)<br>pullup to 3.3 V, 0 - 65 k (+/- 10%)<br>pulldown to GND, or NC<br>SWAP/POL = L, Receive lanes swap<br>(retimer and redriver mode)<br>SWAP/POL = NC, Normal operation<br>SWAP/POL = H, Receive lanes<br>polarity swap (retimer mode only)                     |                                                                   |
| POWER PINS                                                                                                                                                          | T                     |                                                           |                                                                                                                                                                                                                                                                                                 |                                                                   |
| VCC                                                                                                                                                                 | 13, 43                | 3.3 V power supply                                        | One 100 nF cap on each power pin.<br>4.7 pF and 10 pF on each power node.<br>One bulky cap per power node                                                                                                                                                                                       |                                                                   |
| VDD                                                                                                                                                                 | 14, 23, 24, 37,<br>48 | 1.2 V power supply                                        | One 100 nF cap on each power pin.<br>4.7 pF and 10 pF on each power node.<br>One bulky cap per power node                                                                                                                                                                                       |                                                                   |
| GND                                                                                                                                                                 | 7, 19, 30, 41         | Ground                                                    | Connect to board ground                                                                                                                                                                                                                                                                         |                                                                   |
| Thermal Pad                                                                                                                                                         | 49                    | Ground                                                    | Connect to board ground                                                                                                                                                                                                                                                                         |                                                                   |
|                                                                                                                                                                     |                       |                                                           |                                                                                                                                                                                                                                                                                                 |                                                                   |

# Table 1. Enable (OE) Pin Timing Based on Capacitance

| RISE TIME (T <sub>r</sub> ) (ms) | CAPACITOR VALUE (µF) |  |
|----------------------------------|----------------------|--|
| 25                               | 0.1                  |  |
| 50                               | 0.2                  |  |



www.ti.com

| Table 1. Enable (OE) Pin Timing E | Based on Capacitance (continued) |  |
|-----------------------------------|----------------------------------|--|
| <br>-                             |                                  |  |

| RISE TIME (T,) (ms) | CAPACITOR VALUE (µF) |
|---------------------|----------------------|
| 100                 | 0.4                  |
| 200                 | 0.8                  |
| 500                 | 2                    |

# 2 References

- TMDS171/I 3.4 Gbps TMDS RETIMER Datasheet
- TMDS171 RGZ Evaluation Module User's Guide

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2019, Texas Instruments Incorporated