

Application Report SLAA423A–December 2009–Revised November 2018

# XOSC8 Guidance

MSP430

#### ABSTRACT

Erratum XOSC8 for some MSP430<sup>™</sup> microcontrollers (MCUs) places an extra consideration upon the crystal oscillator design beyond that found in the crystal oscillator design guide, MSP430 32-kHz Crystal Oscillators. Specifically, the erratum requires that the crystal oscillator circuit provides a minimum level of impedance to force the oscillator circuit of the MSP430 MCU to work harder. This can be done with increased load capacitance, increased ESR, or by placing a resistor from the crystal input to ground.

Each of these workarounds has potential side effects for the crystal-oscillator circuit. A positive side effect is increased noise immunity. The negative side effects include increased power consumption and a decrease in the safety factor. With the decrease in safety factor, the maintenance of an acceptable safety factor becomes more challenging.

Due to the numerous factors that influence the crystal-oscillator circuit, it is not possible to recommend a solution that works in all situations. This application report describes the different components of the crystal oscillator circuit that can be used to mitigate XOSC8, as well as workarounds and the implications of each. The workarounds include choosing a larger ESR crystal and using a shunt resistance on the oscillator input.

|   | Contents                                                                 |   |
|---|--------------------------------------------------------------------------|---|
| 1 | Introduction                                                             | 2 |
| 2 | Contribution of ESR, Load Capacitance, V <sub>cc</sub> , and Temperature | 3 |
|   | 2.1 Crystal ESR                                                          | 3 |
|   | 2.2 Load Capacitance                                                     | 4 |
|   | 2.3 Temperature and V <sub>cc</sub>                                      |   |
| 3 | Using a Shunt Resistor From XIN to GND                                   | 4 |
| 4 | Failsafe Mechanisms                                                      |   |
|   | 4.1 2xx Family                                                           |   |
|   | 4.2 4xx Family                                                           | 5 |
| 5 | Summary                                                                  |   |
| 6 | References                                                               | 5 |
|   |                                                                          |   |

#### Trademarks

MSP430 is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.



#### 1 Introduction

The LFXT1 OSC circuit regulates the amount of energy supplied to the crystal-oscillator circuit. This regulation provides the smallest amount of energy to the circuit that still maintains oscillation. The benefits are to provide more energy at start-up to improve reliability and to reduce the amount of energy that maintains the oscillation during operation.

The energy associated with the oscillator circuit is directly related to the energy provided to the comparator, which converts the analog oscillation into the digital clock LFXT1. When the energy supplied to the oscillator is decreased, the energy is also decreased to the comparator. If the decrease is large enough, then the comparator does not recognize a valid analog input. The crystal-oscillator circuit is still functional, but the coupling between the analog circuit and the digital clock (LFXT1) is broken. This can be typically seen as a failure to meet the 30% duty cycle that the data sheet specifies for ACLK or the stopping of ACLK. This bug is referred to as XOSC8:

XOSC8 LFXT1 Module
Function ACLK failure when crystal ESR is below 40 kΩ
Description When ACLK is sourced by a low-frequency crystal with an ESR below 40 kΩ, the duty cycle of ACLK may fall below the specification, the OFIFG may become set or, in some instances, ACLK may stop completely.
Workaround Use a crystal with an ESR greater than 40 kΩ.

The performance of the comparator is affected by the temperature,  $V_{CC}$ , and the energy required for oscillation. The amount on energy required for oscillation is impacted by the board layout, the crystal ESR, and the load capacitance seen by the oscillator. As a reference point, the discussion in this document is based upon a board layout that is in accordance with MSP430 32-kHz Crystal Oscillators. With the board layout being 'held constant', the other parameters are varied to show the impact of each. The worst corner case is low temperature, high  $V_{CC}$ , low ESR, and low load capacitance. ESR and load capacitance are the most easily controlled by the designer and are the basis for the workarounds provided in this application report



## 2 Contribution of ESR, Load Capacitance, V<sub>cc</sub>, and Temperature

 $V_{cc}$  and temperature are more related to the occurrence of XOSC8, while the ESR and load capacitance impact both the occurrence of XOSC8 and the oscillation allowance of the crystal-oscillator circuit.

# 2.1 Crystal ESR

In the 2xx and 4xx family of devices that exhibit XOSC8, the increase in crystal ESR causes an increase in oscillator output in an attempt to maintain the same level of oscillation allowance (robustness). This provides the flexibility to choose higher ESR crystals without significantly impacting operation. While unintentional, this is extremely important in addressing XOSC8, where a higher ESR crystal is recommended.

Table 1 shows the parameters of several crystals tested. Testing with test crystal 1a at -40°C resulted in failures for all combinations of  $V_{CC}$  and load settings. The failure rate was approximately 1%.

| Test Crystal | f <sub>s</sub><br>(Hz) | F <sub>∟</sub> (nom)<br>(Hz) | R <sub>M</sub><br>(Ω) | L <sub>M</sub><br>(H) | C <sub>M</sub><br>(fF) | С₀<br>(pF) | C <sub>L</sub> (nom)<br>(pF) |
|--------------|------------------------|------------------------------|-----------------------|-----------------------|------------------------|------------|------------------------------|
| 1a           | 32762.83               | 32768.000                    | 16331.20              | 7506.01               | 3.14                   | 2.05       | 7.92                         |
| 1b           | 32762.972              | 32768.000                    | 13907.60              | 8985.880              | 2.626                  | 2.004      | 6.552                        |
| 2            | 32763.917              | 32768.000                    | 41128.600             | 9626.190              | 2.451                  | 1.689      | 8.147                        |

Table 1. Crystal Parameters for Test Crystals

When the same units are tested with test crystal 2, there were no failures for the 10-pF and 12.5-pF load cases. This confirms the higher resistance crystal ( $R_M > 40 \text{ k}\Omega$ ) requirement found in the XOSC8 erratum, but also indicates the importance of using the correct or greater load capacitance.

#### 2.1.1 ESR and Start-up Reliability

The crystal ESR is directly related to the oscillator allowance and safety factor. Both the oscillator allowance and safety factor are figures of merit used to establish a level of reliability of the crystal-oscillator start-up. Typically, choosing a low-ESR crystal is done to improve the start-up time and reliability. Conversely, choosing a high-ESR crystal or adding a series resistance within the circuit increases the start-up time and decreases reliability.

The MSP430 MCU data sheet provides the typical values of oscillator allowance for the LFXT1 module shown in Table 2:

|                    | PARAMETER                             | TEST CONDITIONS                                                             | TYP | UNIT |
|--------------------|---------------------------------------|-----------------------------------------------------------------------------|-----|------|
| OA <sub>lf</sub> C | Oscillation allowance for LE crystals | XTS = 0, LFXT1Sx = 0, $f_{LFXT1,LF}$ = 32768 kHz, $C_{L,eff}$ = 6 pF        | 500 | kO   |
|                    |                                       | $XTS = 0$ , $LFXT1Sx = 0$ , $f_{LFXT1,LF} = 32768$ kHz, $C_{L,eff} = 12$ pF | 200 | kΩ   |

Using equation 5 from MSP430 32-kHz Crystal Oscillators, the change in safety factor by increasing the ESR by 15 to 20 k $\Omega$  still results in a safe qualification (see Table 3).

| Table 3 | 3. ( | Change | in | Safety | Factor |
|---------|------|--------|----|--------|--------|
|---------|------|--------|----|--------|--------|

| Safet                  | y Factor = OA / ESR |     |
|------------------------|---------------------|-----|
| Original Safety Factor | 200 kΩ / 25 kΩ      | 8   |
| New Safety Factor      | 200 kΩ / 45 kΩ      | 4.4 |



#### 2.1.2 ESR Specification

Most crystal data sheets specify a typical and maximum ESR value for the crystal. For those vendors that do not provide a typical value, a good rule of thumb is 15 k $\Omega$  below the maximum. For example, if the vendor specifies a 50-k $\Omega$  maximum, the typical ESR is probably approximately 35 k $\Omega$ , while a 60-k $\Omega$  maximum ESR crystal is typically approximately 45 k $\Omega$  and is above the erratum requirement.

Taking the 50-k $\Omega$  (maximum) ESR crystal in the pervious example and adding 10 to 15 k $\Omega$  of series resistance does not address the XOSC8 erratum. ESR is a function of the mechanical losses due to vibration (R<sub>M</sub>), parasitic capacitance of the package (C<sub>0</sub>), and the required load capacitance (C<sub>L</sub>) (see equation 1 in MSP430 32-kHz Crystal Oscillators). In some cases, applying as much as 90 k $\Omega$  or greater series resistance was required to prevent the XOSC8 failure with a 14-k $\Omega$  ESR crystal (crystal 1b) instead of simply adding 26 k $\Omega$  to reach the 40-k $\Omega$  requirement. The impacts of adding such a large series resistance are a decreased safety factor and an increased start-up time.

#### 2.2 Load Capacitance

A larger load capacitance value significantly reduces the probability of a failure even if the ESR condition is not met and  $V_{cc}$  and temperature are at the worst case conditions. The failure rate for test crystal 3a, at -40°C, with 0-pF, 6-pF, and 10-pF loads was 17%, 15%, and 2% respectively. When the load capacitance was increased to 12.5 pF, the failure rate became 0%. Similarly, the failure rate was 0% when crystal 3b was tested with a 10-pF load (see Table 4).

| Test Crystal       | f <sub>s</sub><br>(Hz) | F <sub>∟</sub> (nom)<br>(Hz) | R <sub>M</sub><br>(Ω) | L <sub>M</sub><br>(H) | C <sub>м</sub><br>(fF) | C₀<br>(pF) | C <sub>∟</sub> (nom)<br>(pF) |
|--------------------|------------------------|------------------------------|-----------------------|-----------------------|------------------------|------------|------------------------------|
| 3a (Citizen)       | 32761.488              | 32768.000                    | 26753.600             | 8506.470              | 2.774                  | 1.416      | 5.563                        |
| 3b (Micro Crystal) | 32765.367              | 32768.000                    | 34247.900             | 10816.200             | 2.181                  | 1.061      | 12.511                       |

| Table 4. Crys | stal Parameters for | Crystal 3a | , 3b |
|---------------|---------------------|------------|------|
|---------------|---------------------|------------|------|

Increasing the load capacitance beyond the recommended loading of the crystal results in a frequency error. This is further described in MSP430 LFXT1 Oscillator Accuracy. Also see the crystal manufacturer's data sheet.

It is highly recommended to use at least the minimum load capacitance for the crystal. The load capacitance settings used in this testing are the internal load settings of the MSP430 MCU. External capacitance can be used to achieve the same loading. Using too small or no load capacitance is not recommended. Using both internal and external load capacitors is also not recommended.

### 2.3 Temperature and V<sub>cc</sub>

Failures with low-ESR crystals were not completely eliminated by increasing temperature and decreasing  $V_{CC}$ . Therefore, bounding  $V_{CC}$  and temperature is not considered an effective workaround and is not recommended.

#### 3 Using a Shunt Resistor From XIN to GND

An alternative to increasing the ESR or load capacitance to increase the power output of the oscillator is to apply a shunt resistance between the oscillator input pin (XIN) and ground (AV<sub>SS</sub>). Retesting crystal 1a (ESR = 14 k $\Omega$ ) with a load capacitance of 6 pF, the failure rate was improved to 0% with the addition of a 750-k $\Omega$  shunt resistor. The addition of the shunt resistance had very little impact and the safety factor was still "very safe" (greater than 5).

Generally, the impedance of the shunt resistance should increase with the ESR of the crystal until the crystal exceeds 40 k $\Omega$ , at which point the shunt resistance should be removed (infinite impedance).



#### www.ti.com

#### 4 Failsafe Mechanisms

#### 4.1 2xx Family

The OFIFG fault flag can be used to detect an LFXT1 fault caused by XOSC8. In the event of an LFXT1 oscillator failure, the MSP430 MCU can be switched to the VLO to maintain (a slower) operation. Software handling can also be put in place to transfer operation back to the LFXT1 once the fault is cleared.

#### 4.2 4xx Family

The 4xx family does not provide another low-frequency source for ACLK, such as the VLO in the 2xx family. The ACLK can be monitored in software with the use of a timer resource to verify either the frequency or the duty cycle. In either case, this information can be used to decouple the DCO from ACLK by turning off the FLL within the FLL+ module. The software can continue to monitor the ACLK and turn the FLL back on when the ACLK returns to regular operation.

#### 5 Summary

The occurrence of XOSC8 can be controlled with V<sub>CC</sub>, temperature, load capacitance, ESR, and impedance. However, only ESR and impedance adjustments provide solutions over the entire V<sub>CC</sub> and temperature range. It is recommended to use the highest amount of load capacitance possible, regardless of the workaround chosen. Using too little or no load capacitance is not recommended. The first workaround is the workaround found in the XOSC8 erratum: use a crystal with an ESR greater than 40 k $\Omega$ . The second workaround is to use a shunt or load resistor from XIN to ground (AV<sub>SS</sub>).

The workarounds and descriptions in this application report are based upon good design practices for lowfrequency crystal oscillator circuits found in MSP430 32-kHz Crystal Oscillators. While disregarding good practices can actually mitigate the occurrence of XOSC8 (forcing the oscillator to work harder), doing so makes the impedance and capacitance values discussed in this report inapplicable.

#### 6 References

- 1. MSP430 32-kHz Crystal Oscillators
- 2. MSP430 LFXT1 Oscillator Accuracy





**Revision History** 

www.ti.com

Page

# **Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Changes from December 15, 2009 to November 29, 2018 |  |
|-----------------------------------------------------|--|
|-----------------------------------------------------|--|

| Editorial and formatting changes throughout document | 1 |
|------------------------------------------------------|---|
|------------------------------------------------------|---|

# IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated