## Table of Contents

1 Overview ..... 2
2 Functional Safety Failure In Time (FIT) Rates .....  3
3 Failure Mode Distribution (FMD) .....  4
4 Pin Failure Mode Analysis (Pin FMA) .....  5

## Trademarks

All trademarks are the property of their respective owners.

## 1 Overview

This document contains information for the ADS131M06-Q1 (TSSOP package) to aid in a functional safety system design. Information provided are:

- Functional safety failure in time (FIT) rates of the semiconductor component estimated by the application of industry reliability standards
- Component failure modes and their distribution (FMD) based on the primary function of the device
- Pin failure mode analysis (pin FMA)

Figure 1-1 shows the device functional block diagram for reference.


Figure 1-1. Functional Block Diagram
The ADS131M06-Q1 was developed using a quality-managed development process, but was not developed in accordance with the IEC 61508 or ISO 26262 standards. INSTRUMENTS

## 2 Functional Safety Failure In Time (FIT) Rates

This section provides functional safety failure in time (FIT) rates for the ADS131M06-Q1 based on two different industry-wide used reliability standards:

- Table 2-1 provides FIT rates based on IEC TR 62380 / ISO 26262 part 11
- Table 2-2 provides FIT rates based on the Siemens Norm SN 29500-2

Table 2-1. Component Failure Rates per IEC TR 62380 / ISO 26262 Part 11

| FIT IEC TR 62380 / ISO 26262 | FIT (Failures Per $\mathbf{1 0}^{\mathbf{9}}$ Hours) |
| :---: | :---: |
| Total component FIT rate | 18 |
| Die FIT rate | 2 |
| Package FIT rate | 16 |

The failure rate and mission profile information in Table 2-1 comes from the reliability data handbook IEC TR 62380 / ISO 26262 part 11:

- Mission profile: Motor control from table 11
- Power dissipation: 19.8 mW
- Climate type: World-wide table 8
- Package factor (lambda 3): Table 17b
- Substrate material: FR4
- EOS FIT rate assumed: 0 FIT

Table 2-2. Component Failure Rates per Siemens Norm SN 29500-2

| Table | Category | Reference FIT Rate | Reference Virtual $T_{J}$ |
| :---: | :---: | :---: | :---: |
| 5 | CMOS, BICMOS <br> Digital, analog, or mixed | 60 FIT | $70^{\circ} \mathrm{C}$ |

The reference FIT rate and reference virtual $T_{J}$ (junction temperature) in Table 2-2 come from the Siemens Norm SN 29500-2 tables 1 through 5 . Failure rates under operating conditions are calculated from the reference failure rate and virtual junction temperature using conversion information in SN 29500-2 section 4.

## 3 Failure Mode Distribution (FMD)

The failure mode distribution estimation for the ADS131M06-Q1 in Table 3-1 comes from the combination of common failure modes listed in standards such as IEC 61508 and ISO 26262, the ratio of sub-circuit function size and complexity, and from best engineering judgment.
The failure modes listed in this section reflect random failure events and do not include failures resulting from misuse or overstress.

Table 3-1. Die Failure Modes and Distribution

| Die Failure Modes | Failure Mode Distribution (\%) |
| :---: | :---: |
| Incorrect conversion result of an individual ADC ${ }^{(1)}$ <br> (for example, if the ADC output code is at positive or negative full scale, 0 V , undetermined, or is otherwise incorrect). | 45\% |
| SPI communication error | 10\% |
| Register bit error leading to incorrect device configuration (device behavior depends on which user or internal register bit is affected.) | 5\% |
| Gain error of an individual ADC out of specification ${ }^{(1)}$ | 5\% |
| Offset error of an individual ADC out of specification ${ }^{(1)}$ | 5\% |
| Noise of the conversion result of an individual ADC out of specification ${ }^{(1)}$ | 5\% |
| INL of an individual ADC out of specification ${ }^{(1)}$ | 5\% |
| Gain error, INL, or noise of the conversion results of all four ADCs out of specification because of common circuitry (common circuitry includes the internal supplies, voltage reference, bias current generator, and clock). | 5\% |
| Crystal oscillator fault leading to incorrect data rate <br> (for example, if the oscillator frequency is too high or low, or if the oscillator output is stuck-at). | 5\% |
| The ADC output code bit is stuck-at | 5\% |
| Device behavior is undetermined | 5\% |

(1) The failure mode percentage provided is for the sum of all four ADCs. For a single ADC, divide the failure mode percentage by $6 x$. INSTRUMENTS

## 4 Pin Failure Mode Analysis (Pin FMA)

This section provides a failure mode analysis (FMA) for the pins of the ADS131M06-Q1. The failure modes covered in this document include the typical pin-by-pin failure scenarios:

- Pin short-circuited to ground (see Table 4-2)
- Pin open-circuited (see Table 4-3)
- Pin short-circuited to an adjacent pin (see Table 4-4)
- Pin short-circuited to supply (see Table 4-5)

Table 4-2 through Table 4-5 also indicate how these pin conditions can affect the device as per the failure effects classification in Table 4-1.

Table 4-1. TI Classification of Failure Effects

| Class | Failure Effects |
| :---: | :---: |
| A | Potential device damage that affects functionality. |
| B | No device damage, but loss of functionality. |
| C | No device damage, but performance degradation. |
| D | No device damage, no impact to functionality or performance. |

Figure 4-1 shows the ADS131M06-Q1 pin diagram. For a detailed description of the device pins, see the Pin Configuration and Functions section in the ADS131M06-Q1 data sheet.


Figure 4-1. Pin Diagram
Following are the assumptions of use and the device configuration assumed for the pin FMA in this section:

- AVDD and DVDD use the same $3.3-\mathrm{V}$ supply voltage.
- Short-circuit to supply means short AVDD to DVDD.
- Short-circuit to ground means short AGND to DGND.
- Differential RC filters on every ADC channel.

Series resistors are sized to limit the input currents into the analog inputs to $<10 \mathrm{~mA}$ in all circumstances (for example, if the device is unpowered and an input signal is applied).

- The device is the only peripheral on the SPI bus.

Table 4-2. Pin FMA for Device Pins Short-Circuited to Ground

| Pin Name | Pin No. | Description of Potential Failure Effect(s) | Failure Effect Class |
| :---: | :---: | :---: | :---: |
| AIN2P | 1 | AIN2P is stuck low. $\mathrm{V}_{\text {IN2 }}=\mathrm{V}_{\text {AIN2P }}-\mathrm{V}_{\text {AIN2N }}=A G N D-\mathrm{V}_{\text {AIN2N }}$. Conversion results of ADC2 are incorrect. | B |
| AIN2N | 2 | AIN2N is stuck low. $\mathrm{V}_{\text {IN2 }}=\mathrm{V}_{\text {AIN2P }}-\mathrm{V}_{\text {AIN2N }}=\mathrm{V}_{\text {AIN2P }}-\mathrm{AGND}$. The conversion results of ADC2 are incorrect. | B |
| AIN3N | 3 | AIN3N is stuck low. $\mathrm{V}_{\text {IN3 }}=\mathrm{V}_{\text {AIN3P }}-\mathrm{V}_{\text {AIN3N }}=\mathrm{V}_{\text {AIN3P }}-\mathrm{AGND}$. The conversion results of ADC3 are incorrect. | B |
| AIN3P | 4 | AIN3P is stuck low. $\mathrm{V}_{\text {IN3 }}=\mathrm{V}_{\text {AIN3P }}-\mathrm{V}_{\text {AIN3N }}=\mathrm{AGND}-\mathrm{V}_{\text {AIN3N }}$. The conversion results of ADC3 are incorrect. | B |
| AIN4P | 5 | AIN4P is stuck low. $\mathrm{V}_{\mathrm{IN} 4}=\mathrm{V}_{\text {AIN4P }}-\mathrm{V}_{\text {AIN4N }}=\mathrm{AGND}-\mathrm{V}_{\text {AIN4N }}$. The conversion results of ADC4 are incorrect. | B |
| AIN4N | 6 | AIN4N is stuck low. $\mathrm{V}_{\text {IN4 }}=\mathrm{V}_{\text {AIN4P }}-\mathrm{V}_{\text {AIN4N }}=\mathrm{V}_{\text {AIN4P }}-$ AGND. The conversion results of ADC4 are incorrect. | B |
| AIN5N | 7 | AIN5N is stuck low. $\mathrm{V}_{\text {IN } 5}=\mathrm{V}_{\text {AIN5P }}-\mathrm{V}_{\text {AIN5N }}=\mathrm{V}_{\text {AIN5P }}-\mathrm{AGND}$. The conversion results of ADC5 are incorrect. | B |
| AIN5P | 8 | AIN5P is stuck low. $\mathrm{V}_{\text {IN5 }}=\mathrm{V}_{\text {AIN5P }}-\mathrm{V}_{\text {AIN5N }}=A G N D-\mathrm{V}_{\text {AIN5N }}$. The conversion results of ADC5 are incorrect. | B |
| NC | 9 | No effect. Normal operation. | D |
| NC | 10 | No effect. Normal operation. | D |
| NC | 11 | No effect. Normal operation. | D |
| NC | 12 | No effect. Normal operation. | D |
| AGND | 13 | No effect. Normal operation. | D |
| REFIN | 14 | REFIN is stuck low. The conversion results of all ADCs are incorrect. | B |
| AVDD | 15 | The device is unpowered and not functional. Observe that the absolute maximum ratings for all pins of the device are met, otherwise device damage may be plausible. | A |
| SYNC/RESET | 16 | $\overline{S Y N C / R E S E T}$ is stuck low. The device is held in reset. | B |
| $\overline{\text { CS }}$ | 17 | $\overline{\mathrm{CS}}$ is stuck low. Normal operation when trying to communicate with the ADS131M06-Q1. | B |
| $\overline{\text { DRDY }}$ | 18 | DRDY is stuck low. No data-ready indication through the DRDY pin to the host is possible. An increase in supply current occurs when DRDY tries to drive high if the DRDY_HiZ bit = Ob. Device damage plausible if DRDY drives high for an extended period of time. | A |
| SCLK | 19 | SCLK is stuck low. No SPI communication with the device is possible. | B |
| DOUT | 20 | DOUT is stuck low. No SPI communication back to the host is possible. An increase in supply current occurs when DOUT tries to drive high. Device damage plausible if DOUT drives high for an extended period of time. | A |
| DIN | 21 | DIN is stuck low. No SPI communication with the device is possible. | B |
| XTAL2 | 22 | The device is configured for use with a chrystal oscillator: XTAL2 is stuck low. A clock is not provided to device. The device is not functional, but SPI communication with the device is possible. | B |
|  |  | The device is configured for use with an external clock: XTAL2 is stuck low. No effect. Normal operation. | D |
| XTAL1/CLKIN | 23 | XTAL1/CLKIN is stuck low. A clock is not provided to the device. The device is not functional, but SPI communication with the device is possible. | B |
| CAP | 24 | The device is unpowered and not functional. | B |
| DGND | 25 | No effect. Normal operation. | D |
| DVDD | 26 | The device is unpowered and not functional. Observe that the absolute maximum ratings for all pins of the device are met, otherwise device damage may be plausible. | A |
| NC | 27 | No effect. Normal operation. | D |
| AGND | 28 | No effect. Normal operation. | D |
| AINOP | 29 | AINOP is stuck low. $\mathrm{V}_{\text {INO }}=\mathrm{V}_{\text {AINOP }}-\mathrm{V}_{\text {AINON }}=A G N D-\mathrm{V}_{\text {AINON }}$. The conversion results of ADC0 incorrect. | B |
| AINON | 30 | AINON is stuck low. $\mathrm{V}_{\text {INO }}=\mathrm{V}_{\text {AINOP }}-\mathrm{V}_{\text {AINON }}=\mathrm{V}_{\text {AINOP }}-$ AGND. The conversion results of ADCO are incorrect. | B |

Table 4-2. Pin FMA for Device Pins Short-Circuited to Ground (continued)

| Pin Name | Pin No. | Failure <br> Effect <br> Class |  |
| :---: | :---: | :--- | :---: |
| AIN1N | 31 | AIN1N is stuck low. $V_{I N 1}=V_{\text {AIN1P }}-V_{\text {AIN1N }}=V_{\text {AIN1P }}-A G N D . ~ T h e ~ c o n v e r s i o n ~ r e s u l t s ~ o f ~ A D C 1 ~ a r e ~$ <br> incorrect. | $B$ |
| AIN1P | 32 | AIN1P is stuck low. $V_{I N 1}$ <br> incorrect. | $V_{\text {AIN1P }}-V_{\text {AIN1N }}=A G N D-V_{\text {AIN1N }}$. The conversion results of ADC1 are |

Table 4-3. Pin FMA for Device Pins Open-Circuited

| Pin Name | Pin No. | Description of Potential Failure Effect(s) | Failure Effect Class |
| :---: | :---: | :---: | :---: |
| AIN2P | 1 | The state of the AIN2P input is undetermined. The conversion results of ADC2 are undetermined. | B |
| AIN2N | 2 | The state of the AIN2N input is undetermined. The conversion results of ADC2 are undetermined. | B |
| AIN3N | 3 | The state of the AIN3N input is undetermined. The conversion results of ADC3 are undetermined. | B |
| AIN3P | 4 | The state of the AIN3P input is undetermined. The conversion results of ADC3 are undetermined. | B |
| AIN4P | 5 | The state of the AIN4P input is undetermined. The conversion results of ADC4 are undetermined. | B |
| AIN4N | 6 | The state of the AIN4N input is undetermined. The conversion results of ADC4 are undetermined. | B |
| AIN5N | 7 | The state of the AIN5N input is undetermined. The conversion results of ADC5 are undetermined. | B |
| AIN5P | 8 | The state of the AIN5P input is undetermined. The conversion results of ADC5 are undetermined. | B |
| NC | 9 | No effect. Normal operation. | D |
| NC | 10 | No effect. Normal operation. | D |
| NC | 11 | No effect. Normal operation. | D |
| NC | 12 | No effect. Normal operation. | D |
| AGND | 13 | Device functionality is undetermined. The device can be unpowered or connected to ground internally through an alternate pin ESD diode and power up. | B |
| REFIN | 14 | The state of the REFIN input is undetermined. The conversion results of all ADCs are undetermined. | B |
| AVDD | 15 | Device functionality is undetermined. The device is unpowered and not functional if all external analog pins are held low. The device can power up through internal ESD diodes to AVDD if voltages above the device power-on reset threshold are present on any of the analog pins. | B |
| $\overline{\text { SYNC/RESET }}$ | 16 | The state of the $\overline{S Y N C} / \overline{R E S E T}$ input is undetermined. Device functionality is undetermined. The device can operate normally or be held in reset. | B |
| $\overline{\mathrm{CS}}$ | 17 | The state of the $\overline{\mathrm{CS}}$ input is undetermined. SPI communication is corrupted. | B |
| $\overline{\text { DRDY }}$ | 18 | The state of the $\overline{\mathrm{DRDY}}$ output is undetermined. No data-ready indication through the $\overline{\mathrm{DRDY}}$ pin to the host is possible. | B |
| SCLK | 19 | The state of the SCLK input is undetermined. No SPI communication with the device is possible. | B |
| DOUT | 20 | The state of the DOUT output is undetermined. No SPI communication back to the host is possible. | B |
| DIN | 21 | The state of the DIN input is undetermined. No SPI communication with the device is possible. | B |
| XTAL2 | 22 | The device is configured for use with chrystal oscillator: the state of the XTAL2 input is undetermined. A clock is not provided to the device. The device is not functional, but SPI communication with the device is possible. | B |
|  |  | The device is configured for use with an external clock: the state of the XTAL2 input is undetermined. No effect. Normal operation. | D |
| XTAL1/CLKIN | 23 | The state of the XTAL1/CLKIN input is undetermined. A clock is not provided to the device. The device is not functional, but SPI communication with the device is possible. | B |
| CAP | 24 | The internal digital LDO is unstable. Device functionality is undetermined. | B |
| DGND | 25 | Device functionality is undetermined. The device can be unpowered or connected to ground internally through an alternate pin ESD diode and power up. | B |
| DVDD | 26 | Device functionality is undetermined. The device is unpowered and not functional if all external digital pins are held low. The device can power up through internal ESD diodes to DVDD if voltages above the device power-on reset threshold are present on any of the digital pins. | B |
| NC | 27 | No effect. Normal operation. | D |
| AGND | 28 | Device functionality is undetermined. The device can be unpowered or connected to ground internally through an alternate pin ESD diode and power up. | B |
| AINOP | 29 | The state of the AINOP input is undetermined. The conversion results of ADC0 are undetermined. | B |
| AINON | 30 | The state of the AINON input is undetermined. The conversion results of ADC0 are undetermined. | B |
| AIN1N | 31 | The state of the AIN1N input is undetermined. The conversion results of ADC1 are undetermined. | B |
| AIN1P | 32 | The state of the AIN1P input is undetermined. The conversion results of ADC1 are undetermined. | B |

Table 4-4. Pin FMA for Device Pins Short-Circuited to Adjacent Pin

| Pin Name | Pin No. | Shorted to | Description of Potential Failure Effect(s) | Failure Effect Class |
| :---: | :---: | :---: | :---: | :---: |
| AIN2P | 1 | AIN2N | $\mathrm{V}_{\text {IN2 }}=\mathrm{V}_{\text {AIN2P }}-\mathrm{V}_{\text {AIN2N }}=0 \mathrm{~V}$. The conversion result of ADC2 is approximately 0 V . | B |
| AIN2N | 2 | AIN3N | The conversion results of ADC2 and ADC3 are undetermined. | B |
| AIN3N | 3 | AIN3P | $\mathrm{V}_{\text {IN3 }}=\mathrm{V}_{\text {AIN3P }}-\mathrm{V}_{\text {AIN3N }}=0 \mathrm{~V}$. The conversion result of ADC3 is approximately 0 V . | B |
| AIN3P | 4 | AIN4P | The conversion results of ADC3 and ADC4 are undetermined. | B |
| AIN4P | 5 | AIN4N | $\mathrm{V}_{\text {IN4 }}=\mathrm{V}_{\text {AIN4P }}-\mathrm{V}_{\text {AIN4N }}=0 \mathrm{~V}$. The conversion result of ADC4 is approximately 0 V . | B |
| AIN4N | 6 | AIN5N | The conversion results of ADC4 and ADC5 are undetermined. | B |
| AIN5N | 7 | AIN5P | $\mathrm{V}_{\text {IN5 }}=\mathrm{V}_{\text {AIN5P }}-\mathrm{V}_{\text {AIN5N }}=0 \mathrm{~V}$. The conversion result of ADC5 is approximately 0 V . | B |
| AIN5P | 8 | NC | Not considered. Corner pin. | D |
| NC | 9 | NC | No effect. Normal operation. | D |
| NC | 10 | NC | No effect. Normal operation. | D |
| NC | 11 | NC | No effect. Normal operation. | D |
| NC | 12 | AGND | No effect. Normal operation. | D |
| AGND | 13 | REFIN | REFIN is stuck low. The conversion results of all ADCs are incorrect. | B |
| REFIN | 14 | AVDD | REFIN is stuck high. The conversion results of all ADCs are incorrect. | B |
| AVDD | 15 | SYNC/RESET | No effect. Normal operation. The device cannot be reset or synchronized using the SYNC/RESET pin anymore. | B |
| SYNC/RESET | 16 | $\overline{\text { CS }}$ | Not considered. Corner pin. | D |
| $\overline{\text { CS }}$ | 17 | $\overline{\text { DRDY }}$ | SPI communication is corrupted. No SPI communication with the device is possible. An increase in supply current is possible when $\overline{\mathrm{DRDY}}$ tries to drive low when $\overline{\mathrm{CS}}$ is driven high and vice versa. Device damage plausible if this condition exists for an extended period of time. | A |
| $\overline{\text { DRDY }}$ | 18 | SCLK | SPI communication is corrupted. No SPI communication with the device is possible. An increase in supply current is possible when DRDY tries to drive low when SCLK is driven high and vice versa. Device damage plausible if this condition exists for an extended period of time. | A |
| SCLK | 19 | DOUT | SPI communication is corrupted. No SPI communication with the device is possible. An increase in supply current is possible when DOUT tries to drive low when SCLK is driven high and vice versa. Device damage plausible if this condition exists for an extended period of time. | A |
| DOUT | 20 | DIN | SPI communication is corrupted. No SPI communication with the device is possible. An increase in supply current is possible when DOUT tries to drive low when DIN is driven high and vice versa. Device damage plausible if this condition exists for an extended period of time. | A |
| DIN | 21 | XTA 2 | The device is configured for use with crystal oscillator: SPI communication is corrupted. No SPI communication with the device is possible. The XTAL2 signal is corrupted. Device behavior is undetermined. | B |
| DIN | 21 | XTAL2 | The device is configured for use with an external clock: no effect. Normal operation as long as DIN can drive the pulldown resistor between XTAL2 and DGND. | D |
| XTAL2 | 22 | XTAL1/CLKIN | XTAL1/CLKIN and XTAL2 are shorted. A clock is not provided to the device. The device is not functional, but SPI communication with the device is possible. | B |
| XTAL1/CLKIN | 23 | CAP | Device behavior is undetermined. Device damage plausible when the XTAL1/ CLKIN pin drives the digital core LDO output on the CAP pin to $>1.8 \mathrm{~V}$. | A |
| CAP | 24 | DGND | Not considered. Corner pin. | D |
| DGND | 25 | DVDD | The device is unpowered and not functional. Observe that the absolute maximum ratings for all pins of the device are met, otherwise device damage may be plausible. | A |
| DVDD | 26 | NC | No effect. Normal operation. | D |
| NC | 27 | AGND | No effect. Normal operation. | D |

Table 4-4. Pin FMA for Device Pins Short-Circuited to Adjacent Pin (continued)

| Pin Name | Pin No. | Shorted to | Description of Potential Failure Effect(s) | Failure Effect Class |
| :---: | :---: | :---: | :---: | :---: |
| AGND | 28 | AINOP | AINOP is stuck low. $\mathrm{V}_{\text {INO }}=\mathrm{V}_{\text {AINOP }}-\mathrm{V}_{\text {AINON }}=\mathrm{AGND}-\mathrm{V}_{\text {AINON }}$. The conversion results of ADCO are incorrect. | B |
| AINOP | 29 | AINON | $\mathrm{V}_{\text {INO }}=\mathrm{V}_{\text {AINOP }}-\mathrm{V}_{\text {AINON }}=0 \mathrm{~V}$. The conversion result of ADCO is approximately 0 V . | B |
| AINON | 30 | AIN1N | The conversion results of ADC0 and ADC1 are undetermined. | B |
| AIN1N | 31 | AIN1P | $\mathrm{V}_{\mathrm{IN} 1}=\mathrm{V}_{\text {AIN1P }}-\mathrm{V}_{\text {AIN1N }}=0 \mathrm{~V}$. The conversion result of ADC1 is approximately 0 V . | B |
| AIN1P | 32 | AIN2P | Not considered. Corner pin. | D |

Table 4-5. Pin FMA for Device Pins Short-Circuited to Supply

| Pin Name | Pin No. | Description of Potential Failure Effect(s) | Failure Effect Class |
| :---: | :---: | :---: | :---: |
| AIN2P | 1 | AIN2P is stuck high. $\mathrm{V}_{\text {IN2 }}=\mathrm{V}_{\text {AIN2P }}-\mathrm{V}_{\text {AIN2N }}=$ AVDD $-\mathrm{V}_{\text {AIN2N }}$. The conversion results of ADC2 are incorrect. | B |
| AIN2N | 2 | AIN2N is stuck high. $\mathrm{V}_{\text {IN2 }}=\mathrm{V}_{\text {AIN2P }}-\mathrm{V}_{\text {AIN2N }}=\mathrm{V}_{\text {AIN2P }}-$ AVDD. The conversion results of ADC2 are incorrect. | B |
| AIN3N | 3 | AIN3N is stuck high. $\mathrm{V}_{\text {IN3 }}=\mathrm{V}_{\text {AIN3P }}-\mathrm{V}_{\text {AIN3N }}=\mathrm{V}_{\text {AIN3P }}-$ AVDD. The conversion results of ADC3 are incorrect. | B |
| AIN3P | 4 | AIN3P is stuck high. $\mathrm{V}_{\text {IN3 }}=\mathrm{V}_{\text {AIN3P }}-\mathrm{V}_{\text {AIN3N }}=$ AVDD $-\mathrm{V}_{\text {AIN3N }}$. The conversion results of ADC3 are incorrect. | B |
| AIN4P | 5 | AIN4P is stuck high. $\mathrm{V}_{\text {IN4 }}=\mathrm{V}_{\text {AIN4P }}-\mathrm{V}_{\text {AIN4N }}=$ AVDD $-\mathrm{V}_{\text {AIN4N }}$. The conversion results of ADC4 are incorrect. | B |
| AIN4N | 6 | AIN4N is stuck high. $\mathrm{V}_{\text {IN4 }}=\mathrm{V}_{\text {AIN4P }}-\mathrm{V}_{\text {AIN4N }}=\mathrm{V}_{\text {AIN4P }}-$ AVDD. The conversion results of ADC4 are incorrect. | B |
| AIN5N | 7 | AIN5N is stuck high. $\mathrm{V}_{\text {IN5 }}=\mathrm{V}_{\text {AIN5P }}-\mathrm{V}_{\text {AIN5N }}=\mathrm{V}_{\text {AIN5P }}-$ AVDD. The conversion results of ADC5 are incorrect. | B |
| AIN5P | 8 | AIN5P is stuck high. $\mathrm{V}_{\text {IN5 }}=\mathrm{V}_{\text {AIN5P }}-\mathrm{V}_{\text {AIN5N }}=\mathrm{AVDD}-\mathrm{V}_{\text {AIN5N }}$. The conversion results of ADC5 are incorrect. | B |
| NC | 9 | No effect. Normal operation. | D |
| NC | 10 | No effect. Normal operation. | D |
| NC | 11 | No effect. Normal operation. | D |
| NC | 12 | No effect. Normal operation. | D |
| AGND | 13 | The device is unpowered and not functional. Observe that the absolute maximum ratings for all pins of the device are met, otherwise device damage may be plausible. | A |
| REFIN | 14 | REFIN is stuck high. The conversion results of all ADCs are incorrect. | B |
| AVDD | 15 | No effect. Normal operation. | D |
| $\overline{\text { SYNC/RESET }}$ | 16 | No effect. Normal operation. The device cannot be reset or synchronized using the SYNC/RESET pin anymore. | B |
| $\overline{\text { CS }}$ | 17 | $\overline{\mathrm{CS}}$ is stuck high. No SPI communication with the device is possible. | B |
| $\overline{\text { DRDY }}$ | 18 | $\overline{\mathrm{DRDY}}$ is stuck high. No data-ready indication through the $\overline{\mathrm{DRDY}}$ pin to the host is possible. An increase in supply current occurs when $\overline{\text { DRDY }}$ tries to drive low. Device damage plausible if $\overline{\text { DRDY }}$ drives low for an extended period of time. | A |
| SCLK | 19 | SCLK is stuck high. No SPI communication with the device is possible. | B |
| DOUT | 20 | DOUT is stuck high. No SPI communication back to the host is possible. An increase in supply current occurs when DOUT tries to drive low. Device damage plausible if DOUT drives low for an extended period of time. | A |
| DIN | 21 | DIN is stuck high. No SPI communication with the device is possible. | B |
| XTAL2 | 22 | The device is configured for use with a crystal oscillator: XTAL2 is stuck high. A clock is not provided to the device. The device is not functional, but SPI communication with the device is possible. | B |
|  |  | The device is configured for use with an external clock: XTAL2 is stuck high. No effect. Normal operation. | D |
| XTAL1/CLKIN | 23 | XTAL1/CLKIN is stuck high. A clock is not provided to the device. The device is not functional, but SPI communication with the device is possible. | B |
| CAP | 24 | The device can operate normally, but permanent device damage within a short period of time is very plausible. The device is not functional anymore in case of damage. | A |
| DGND | 25 | The device is unpowered and not functional. Observe that the absolute maximum ratings for all pins of the device are met, otherwise device damage may be plausible. | A |
| DVDD | 26 | No effect. Normal operation. | D |
| NC | 27 | No effect. Normal operation. | D |
| AGND | 28 | The device is unpowered and not functional. Observe that the absolute maximum ratings for all pins of the device are met, otherwise device damage may be plausible. | A |
| AINOP | 29 | AINOP is stuck high. $\mathrm{V}_{\text {INO }}=\mathrm{V}_{\text {AINOP }}-\mathrm{V}_{\text {AINON }}=\mathrm{AVDD}-\mathrm{V}_{\text {AINON }}$. The conversion results of ADCO are incorrect. | B |

## Table 4-5. Pin FMA for Device Pins Short-Circuited to Supply (continued)

| Pin Name | Pin No. | Description of Potential Failure Effect(s) | Failure Effect Class |
| :---: | :---: | :---: | :---: |
| AINON | 30 | AINON is stuck high. $\mathrm{V}_{\text {INO }}=\mathrm{V}_{\text {AINOP }}-\mathrm{V}_{\text {AINON }}=\mathrm{V}_{\text {AINOP }}-\mathrm{AVDD}$. The conversion results of ADCO are incorrect. | B |
| AIN1N | 31 | AIN1N is stuck high. $\mathrm{V}_{\mathrm{IN} 1}=\mathrm{V}_{\mathrm{AIN} 1 \mathrm{P}}-\mathrm{V}_{\mathrm{AIN} 1 \mathrm{~N}}=\mathrm{V}_{\text {AIN1P }}-\mathrm{AVDD}$. The conversion results of ADC1 are incorrect. | B |
| AIN1P | 32 | AIN1P is stuck high. $\mathrm{V}_{\mathrm{IN} 1}=\mathrm{V}_{\text {AIN1P }}-\mathrm{V}_{\text {AIN1N }}=\mathrm{AVDD}-\mathrm{V}_{\text {AIN1N }}$. The conversion results of ADC1 are incorrect. | B |

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.
These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.
These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other Tl intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

Tl's products are provided subject to Tl's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for TI products.
TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2022, Texas Instruments Incorporated

