# Functional Safety Information

# TPSM82821, TPSM82822, TPSM82823, TPSM82821A, TPSM82822A, and TPSM82823A Pin Failure Mode Analysis (Pin FMA)



### **Table of Contents**

| 1 Overview                            | 2 |
|---------------------------------------|---|
| 2 Pin Failure Mode Analysis (Pin FMA) | 3 |

### **Trademarks**

All trademarks are the property of their respective owners.

Pin Failure Mode Analysis (Pin FMA)

Overview www.ti.com

# 1 Overview

This document contains the Pin failure mode analysis (pin FMA) information for the TPSM82821, TPSM82822, TPSM82823, TPSM82821A, TPSM82822A, and TPSM82823A (uSiP package).

Figure 1-1 shows the device functional block diagram for reference.



Figure 1-1. Functional Block Diagram

The TPSM8282x was developed using a quality-managed development process, but was not developed in accordance with the IEC 61508 or ISO 26262 standards.



# 2 Pin Failure Mode Analysis (Pin FMA)

This section provides a failure mode analysis (FMA) for the pins of the TPSM8282x. The failure modes covered in this document include the typical pin-by-pin failure scenarios:

- Pin short-circuited to ground (see Table 2-2)
- Pin open-circuited (see Table 2-3)
- Pin short-circuited to an adjacent pin (see Table 2-4)
- Pin short-circuited to VIN (see Table 2-5)

Table 2-2 through Table 2-5 also indicate how these pin conditions can affect the device as per the failure effects classification in Table 2-1.

Table 2-1. TI Classification of Failure Effects

| Class | Failure Effects                                              |
|-------|--------------------------------------------------------------|
| А     | Potential device damage that affects functionality.          |
| В     | No device damage, but loss of functionality.                 |
| С     | No device damage, but performance degradation.               |
| D     | No device damage, no impact to functionality or performance. |

Figure 2-1 shows the TPSM8282x pin diagram. For a detailed description of the device pins, see the *Pin Configuration and Functions* section in the TPSM8282x data sheet.



Figure 2-1. Pin Diagram

Following are the assumptions of use and the device configuration assumed for the pin FMA in this section:

• The device is operating in the typical application, please refer to the *Simplified Application* on the first page in the TPSM8282x datasheet.

Table 2-2. Pin FMA for Device Pins Short-Circuited to Ground

| Pin Name | Pin No. | Description of Potential Failure Effect(s)                         | Failure<br>Effect<br>Class |
|----------|---------|--------------------------------------------------------------------|----------------------------|
| VIN      | 1,2     | Device will not be powered up                                      | Α                          |
| EN       | 3       | Device will not be enabled                                         | В                          |
| PG       | 4       | Loss of PG functionality                                           | В                          |
| VOUT     | 5,6,7   | Device not functional                                              | Α                          |
| FB       | 8       | Output voltage will not be regulated. Device will enter 100% mode. | В                          |
| GND      | 9,10    | Intended functionality                                             | D                          |



# Table 2-3. Pin FMA for Device Pins Open-Circuited

| Pin Name | Pin No. | Description of Potential Failure Effect(s)                                                                   | Failure<br>Effect<br>Class |
|----------|---------|--------------------------------------------------------------------------------------------------------------|----------------------------|
| VIN      | 1,2     | Redundant pin. If one of the pins are open, no functionality loss but potential impact on device performance | С                          |
| EN       | 3       | Undetermined state of the pin; device may or may not be enabled                                              | В                          |
| PG       | 4       | Loss of PG functionality                                                                                     | В                          |
| VOUT     | 5,6,7   | Redundant pin. If one of the pins are open, no functionality loss but potential impact on device performance | С                          |
| FB       | 8       | Device not functional; Open loop operation                                                                   | В                          |
| GND      | 9,10    | Redundant pin. If one of the pins are open, no functionality loss but potential impact on device performance | С                          |

# Table 2-4. Pin FMA for Device Pins Short-Circuited to Adjacent Pin

| Pin Name | Pin No. | Shorted<br>to | Pin No. | Description of Potential Failure Effect(s)                                                                       | Failure<br>Effect<br>Class |
|----------|---------|---------------|---------|------------------------------------------------------------------------------------------------------------------|----------------------------|
| VIN      | 2       | EN            | 3       | Loss of Enable functionality                                                                                     | В                          |
| EN       | 3       | PG            | 4       | Loss of Enable functionality; Potential device damage                                                            | Α                          |
| PG       | 4       | VOUT          | 5       | Loss of PG functionality; Potential device damage                                                                | Α                          |
| VOUT     | 7       | FB            | 8       | For adjustable versions output voltage will be regulated to 0.6V (Intended functionality for Fixed Vout devices) | В                          |
| FB       | 8       | GND           | 9       | Output voltage will not be regulated. Device will enter 100% mode.                                               | В                          |

# Table 2-5. Pin FMA for Device Pins Short-Circuited to VIN

| Pin Name | Pin No. | Description of Potential Failure Effect(s)        | Failure<br>Effect<br>Class |
|----------|---------|---------------------------------------------------|----------------------------|
| VIN      | 1       | Intended functionality                            | D                          |
| EN       | 3       | Loss of Enable functionality                      | В                          |
| PG       | 4       | Loss of PG functionality; Potential device damage | Α                          |
| VOUT     | 5,6,7   | Potential device damage                           | Α                          |
| FB       | 8       | Device not functional; Open loop operation        | В                          |
| GND      | 9,10    | Potential device damage                           | Α                          |

# IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated