# Functional Safety Information

# TPS61088-Q1

# Functional Safety FIT Rate, FMD and Pin FMA



## **Table of Contents**

| 1 Overview                                      |   |
|-------------------------------------------------|---|
| 2 Functional Safety Failure In Time (FIT) Rates |   |
| 3 Failure Mode Distribution (FMD)               | 4 |
| 4 Pin Failure Mode Analysis (Pin FMA)           | ! |



#### 1 Overview

This document contains information for the TPS61088-Q1 (VQFN package) to aid in a functional safety system design. Information provided are:

- Functional safety failure in time (FIT) rates of the semiconductor component estimated by the application of industry reliability standards
- · Component failure modes and their distribution (FMD) based on the primary function of the device
- Pin failure mode analysis (pin FMA)

Figure 1-1 shows the device functional block diagram for reference.



Figure 1-1. Functional Block Diagram

The TPS61088-Q1 was developed using a quality-managed development process, but was not developed in accordance with the IEC 61508 or ISO 26262 standards.

3



# 2 Functional Safety Failure In Time (FIT) Rates

This section provides functional safety failure in time (FIT) rates for the TPS61088-Q1 based on two different industry-wide used reliability standards:

- Table 2-1 provides FIT rates based on IEC TR 62380 / ISO 26262 part 11
- Table 2-2 provides FIT rates based on the Siemens Norm SN 29500-2

Table 2-1. Component Failure Rates per IEC TR 62380 / ISO 26262 Part 11

| FIT IEC TR 62380 / ISO 26262 | FIT (Failures Per 10 <sup>9</sup> Hours) |
|------------------------------|------------------------------------------|
| Total component FIT rate     | 17                                       |
| Die FIT rate                 | 8                                        |
| Package FIT rate             | 9                                        |

The failure rate and mission profile information in Table 2-1 comes from the reliability data handbook IEC TR 62380 / ISO 26262 part 11:

Mission profile: motor control from table 11

Power dissipation: 1000 mW
Climate type: world-wide table 8
Package factor (lambda 3): table 17b

Substrate material: FR4EOS FIT rate assumed: 0 FIT

Table 2-2. Component Failure Rates per Siemens Norm SN 29500-2

| Table | Category                                  | Reference FIT Rate | Reference Virtual T <sub>J</sub> |
|-------|-------------------------------------------|--------------------|----------------------------------|
| 5     | CMOS, BICMOS<br>Digital, analog, or mixed | 25 FIT             | 55°C                             |

The reference FIT rate and reference virtual  $T_J$  (junction temperature) in Table 2-2 come from the Siemens Norm SN 29500-2 tables 1 through 5. Failure rates under operating conditions are calculated from the reference failure rate and virtual junction temperature using conversion information in SN 29500-2 section 4.



# 3 Failure Mode Distribution (FMD)

The failure mode distribution estimation for the TPS61088-Q1 in Table 3-1 comes from the combination of common failure modes listed in standards such as IEC 61508 and ISO 26262, the ratio of sub-circuit function size and complexity, and from best engineering judgment.

The failure modes listed in this section reflect random failure events and do not include failures resulting from misuse or overstress.

Table 3-1. Die Failure Modes and Distribution

| Die Failure Modes                      | Failure Mode Distribution (%) |
|----------------------------------------|-------------------------------|
| VO No output GND or HIZ                | 25                            |
| VO output not in specification voltage | 25                            |
| VO/VIN short to GND                    | 40                            |
| Functional, out of spec                | 10                            |



# 4 Pin Failure Mode Analysis (Pin FMA)

This section provides a failure mode analysis (FMA) for the pins of the TPS61088-Q1. The failure modes covered in this document include the typical pin-by-pin failure scenarios:

- Pin short-circuited to ground (see Table 4-2)
- Pin open-circuited (see Table 4-3)
- Pin short-circuited to an adjacent pin (see Table 4-4)
- Pin short-circuited to supply (see Table 4-5)

Table 4-2 through Table 4-5 also indicate how these pin conditions can affect the device as per the failure effects classification in Table 4-1.

Table 4-1. TI Classification of Failure Effects

| Class | Failure Effects                                              |
|-------|--------------------------------------------------------------|
| A     | Potential device damage that affects functionality.          |
| В     | No device damage, but loss of functionality.                 |
| С     | No device damage, but performance degradation.               |
| D     | No device damage, no impact to functionality or performance. |

Figure 4-1 shows the TPS61088-Q1 pin diagram. For a detailed description of the device pins, see the *Pin Configuration and Functions* section in the TPS61088-Q1 data sheet.



Figure 4-1. Pin Diagram

Following are the assumptions of use and the device configuration assumed for the pin FMA in this section:

- Device used within the 'Recommended Operating Conditions' and the 'Absolute Maximum Ratings' found in the TPS61088-Q1 data sheet.
- Configuration as shown in the 'Application and Implementation' found in the TPS61088-Q1 data sheet.



## Table 4-2. Pin FMA for Device Pins Short-Circuited to Ground

| Pin Name | Pin No. | Description of Potential Failure Effect(s)                         | Failure<br>Effect<br>Class |
|----------|---------|--------------------------------------------------------------------|----------------------------|
| VCC      | 1       | Output voltage out of regulation                                   | В                          |
| EN       | 2       | Loss of ENABLE functionality. The device remains in shutdown mode. | В                          |
| FSW      | 3       | The device does not operate.                                       | В                          |
| SW       | 4       | Potential damage to inductor and pin                               | А                          |
| SW       | 5       | Potential damage to inductor and pin                               | А                          |
| SW       | 6       | Potential damage to inductor and pin                               | А                          |
| SW       | 7       | Potential damage to inductor and pin                               | A                          |
| воот     | 8       | Potential damage to device                                         | A                          |
| VIN      | 9       | The device does not operate. The power supply is short.            | В                          |
| SS       | 10      | The device does not operate.                                       | В                          |
| NC       | 11      | No effect                                                          | D                          |
| NC       | 12      | No effect                                                          | D                          |
| MODE     | 13      | The device remains in PWM, PFM is lost.                            | С                          |
| VOUT     | 14      | Potential damage to device                                         | А                          |
| VOUT     | 15      | Potential damage to device                                         | A                          |
| VOUT     | 16      | Potential damage to device                                         | A                          |
| FB       | 17      | OVP is triggered and output voltage is out of regulation.          | В                          |
| COMP     | 18      | No output voltage                                                  | В                          |
| ILIM     | 19      | Correct output voltage. No current limit                           | С                          |
| AGND     | 20      | No effect                                                          | D                          |
| PGND     | 21      | No effect                                                          | D                          |

## Table 4-3. Pin FMA for Device Pins Open-Circuited

| Pin Name | n Name Pin No. Description of Potential Failure Effect(s) |                                                                |   |  |
|----------|-----------------------------------------------------------|----------------------------------------------------------------|---|--|
| VCC      | 1                                                         | High ripple on the VCC pin. Efficiency is lower.               | С |  |
| EN       | 2                                                         | Loss of ENABLE functionality. Device remains in shutdown mode. | В |  |
| FSW      | 3                                                         | The device does not operate.                                   | В |  |
| SW       | 4                                                         | Potential damage to inductor and pin                           | Α |  |
| SW       | 5                                                         | Potential damage to inductor and pin.                          | А |  |
| SW       | 6                                                         | Potential damage to inductor and pin.                          | Α |  |
| SW       | 7                                                         | Potential damage to inductor and pin.                          | Α |  |
| воот     | 8                                                         | Possible device damage                                         | А |  |
| VIN      | 9                                                         | The device does not work. V <sub>OUT</sub> = 0 V               | В |  |
| SS       | 10                                                        | Loss of soft start functionality                               | С |  |
| NC       | 11                                                        | Worse thermal dissipation                                      | С |  |
| NC       | 12                                                        | Worse thermal dissipation                                      | С |  |
| MODE     | 13                                                        | The device remains in PFM, PWM is lost.                        | С |  |
| VOUT     | 14                                                        | Potential damage to inductor and pin                           | А |  |



Table 4-3. Pin FMA for Device Pins Open-Circuited (continued)

| Pin Name | Pin No. | Description of Potential Failure Effect(s)                  |   |
|----------|---------|-------------------------------------------------------------|---|
| VOUT     | 15      | Potential damage to inductor and pin                        | Α |
| VOUT     | 16      | Potential damage to inductor and pin                        | Α |
| FB       | 17      | Output voltage is out of regulation                         | В |
| COMP     | 18      | Output voltage is out of regulation                         | В |
| ILIM     | 19      | Triggers minimum on time. The output voltage cannot be set. | В |
| AGND     | 20      | Possible device damage                                      | Α |
| PGND     | 21      | Possible device damage                                      | Α |

Table 4-4. Pin FMA for Device Pins Short-Circuited to Adjacent Pin

| Pin Name | Pin No. | Shorted to | Description of Potential Failure Effect(s)                          | Failure<br>Effect<br>Class |
|----------|---------|------------|---------------------------------------------------------------------|----------------------------|
| VCC      | 1       | EN         | Loss of ENABLE functionality. The device remains in operating mode. | С                          |
| EN       | 2       | FSW        | Unstable working frequency                                          | С                          |
| FSW      | 3       | sw         | Maximum working frequency                                           | С                          |
| SW       | 4       | SW         | No effect                                                           | D                          |
| SW       | 5       | SW         | No effect                                                           | D                          |
| SW       | 6       | SW         | No effect                                                           | D                          |
| SW       | 7       | воот       | Bad thermal performance                                             | С                          |
| воот     | 8       | IN         | Possible device damage                                              | А                          |
| VIN      | 9       | SS         | The SS pin is damaged if supply voltage is higher than 7 V.         | А                          |
| SS       | 10      | NC         | The device does not operate if NC is grounded.                      | В                          |
| NC       | 11      | NC         | No effect                                                           | D                          |
| NC       | 12      | MODE       | The device remains in PWM. PFM is lost if NC is grounded.           | С                          |
| MODE     | 13      | VOUT       | The MODE pin damaged if output voltage is higher than 7 V.          | А                          |
| VOUT     | 14      | VOUT       | No effect                                                           | D                          |
| VOUT     | 15      | VOUT       | No effect                                                           | D                          |
| VOUT     | 16      | FB         | The FB pin damaged if VOUT voltage is higher than 3.6 V.            | А                          |
| FB       | 17      | COMP       | Triggers minimum on time. The output voltage is out of regulation.  | В                          |
| COMP     | 18      | ILIM       | Triggers minimum on time. The output voltage is out of regulation.  | В                          |
| ILIM     | 19      | AGND       | Correct output voltage. No current limit                            | С                          |
| AGND     | 20      | PGND       | No effect                                                           | D                          |

Table 4-5. Pin FMA for Device Pins Short-Circuited to supply

| Pin Name | Pin No. | Description of Potential Failure Effect(s)                | Failure<br>Effect<br>Class |
|----------|---------|-----------------------------------------------------------|----------------------------|
| VCC      | 1       | The VCC pin damaged if supply voltage is higher than 7 V. | Α                          |
| EN       | 2       | The EN pin damaged if supply voltage is higher than 7 V.  | Α                          |
| FSW      | 3       | Maximum working frequency                                 | С                          |
| SW       | 4       | Damage to internal power FETs                             | Α                          |
| SW       | 5       | Damage to internal power FETs                             | А                          |



Table 4-5. Pin FMA for Device Pins Short-Circuited to supply (continued)

| Pin Name Pin No. |    | Pin Name                                                        | Pin No. | Description of Potential Failure Effect(s) | Failure<br>Effect<br>Class |
|------------------|----|-----------------------------------------------------------------|---------|--------------------------------------------|----------------------------|
| SW               | 6  | Damage to internal power FETs                                   | A       |                                            |                            |
| SW               | 7  | Damage to internal power FETs                                   | A       |                                            |                            |
| воот             | 8  | Possible device damage                                          | А       |                                            |                            |
| VIN              | 9  | No effect                                                       | D       |                                            |                            |
| SS               | 10 | The SS pin is damaged if supply voltage is higher than 7 V.     | A       |                                            |                            |
| NC               | 11 | Possible device damage due to large current when NC is grounded | А       |                                            |                            |
| NC               | 12 | Possible device damage due to large current when NC is grounded | А       |                                            |                            |
| MODE             | 13 | The MODE pin damaged if supply voltage is higher than 7 V.      | А       |                                            |                            |
| VOUT             | 14 | $V_O = V_{IN}$                                                  | В       |                                            |                            |
| VOUT             | 15 | $V_O = V_{IN}$                                                  | В       |                                            |                            |
| VOUT             | 16 | $V_O = V_{IN}$                                                  | В       |                                            |                            |
| FB               | 17 | The FB pin is damaged if supply voltage is higher than 3.6 V.   | А       |                                            |                            |
| COMP             | 18 | The COMP pin is damaged if supply voltage is higher than 7 V.   | A       |                                            |                            |
| ILIM             | 19 | The ILIM pin is damaged if supply voltage is higher than 3.6 V. | А       |                                            |                            |
| AGND             | 20 | Possible device damage due to large current                     | A       |                                            |                            |
| PGND             | 21 | Possible device damage due to large current                     | А       |                                            |                            |

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated